1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Intel Gemini Lake SoC pinctrl/GPIO driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Intel Corporation
6*4882a593Smuzhiyun * Author: Mika Westerberg <mika.westerberg@linux.intel.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "pinctrl-intel.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define GLK_PAD_OWN 0x020
18*4882a593Smuzhiyun #define GLK_PADCFGLOCK 0x080
19*4882a593Smuzhiyun #define GLK_HOSTSW_OWN 0x0b0
20*4882a593Smuzhiyun #define GLK_GPI_IS 0x100
21*4882a593Smuzhiyun #define GLK_GPI_IE 0x110
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define GLK_COMMUNITY(s, e) \
24*4882a593Smuzhiyun { \
25*4882a593Smuzhiyun .padown_offset = GLK_PAD_OWN, \
26*4882a593Smuzhiyun .padcfglock_offset = GLK_PADCFGLOCK, \
27*4882a593Smuzhiyun .hostown_offset = GLK_HOSTSW_OWN, \
28*4882a593Smuzhiyun .is_offset = GLK_GPI_IS, \
29*4882a593Smuzhiyun .ie_offset = GLK_GPI_IE, \
30*4882a593Smuzhiyun .gpp_size = 32, \
31*4882a593Smuzhiyun .pin_base = (s), \
32*4882a593Smuzhiyun .npins = ((e) - (s) + 1), \
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* GLK */
36*4882a593Smuzhiyun static const struct pinctrl_pin_desc glk_northwest_pins[] = {
37*4882a593Smuzhiyun PINCTRL_PIN(0, "TCK"),
38*4882a593Smuzhiyun PINCTRL_PIN(1, "TRST_B"),
39*4882a593Smuzhiyun PINCTRL_PIN(2, "TMS"),
40*4882a593Smuzhiyun PINCTRL_PIN(3, "TDI"),
41*4882a593Smuzhiyun PINCTRL_PIN(4, "TDO"),
42*4882a593Smuzhiyun PINCTRL_PIN(5, "JTAGX"),
43*4882a593Smuzhiyun PINCTRL_PIN(6, "CX_PREQ_B"),
44*4882a593Smuzhiyun PINCTRL_PIN(7, "CX_PRDY_B"),
45*4882a593Smuzhiyun PINCTRL_PIN(8, "GPIO_8"),
46*4882a593Smuzhiyun PINCTRL_PIN(9, "GPIO_9"),
47*4882a593Smuzhiyun PINCTRL_PIN(10, "GPIO_10"),
48*4882a593Smuzhiyun PINCTRL_PIN(11, "GPIO_11"),
49*4882a593Smuzhiyun PINCTRL_PIN(12, "GPIO_12"),
50*4882a593Smuzhiyun PINCTRL_PIN(13, "GPIO_13"),
51*4882a593Smuzhiyun PINCTRL_PIN(14, "GPIO_14"),
52*4882a593Smuzhiyun PINCTRL_PIN(15, "GPIO_15"),
53*4882a593Smuzhiyun PINCTRL_PIN(16, "GPIO_16"),
54*4882a593Smuzhiyun PINCTRL_PIN(17, "GPIO_17"),
55*4882a593Smuzhiyun PINCTRL_PIN(18, "GPIO_18"),
56*4882a593Smuzhiyun PINCTRL_PIN(19, "GPIO_19"),
57*4882a593Smuzhiyun PINCTRL_PIN(20, "GPIO_20"),
58*4882a593Smuzhiyun PINCTRL_PIN(21, "GPIO_21"),
59*4882a593Smuzhiyun PINCTRL_PIN(22, "GPIO_22"),
60*4882a593Smuzhiyun PINCTRL_PIN(23, "GPIO_23"),
61*4882a593Smuzhiyun PINCTRL_PIN(24, "GPIO_24"),
62*4882a593Smuzhiyun PINCTRL_PIN(25, "GPIO_25"),
63*4882a593Smuzhiyun PINCTRL_PIN(26, "ISH_GPIO_0"),
64*4882a593Smuzhiyun PINCTRL_PIN(27, "ISH_GPIO_1"),
65*4882a593Smuzhiyun PINCTRL_PIN(28, "ISH_GPIO_2"),
66*4882a593Smuzhiyun PINCTRL_PIN(29, "ISH_GPIO_3"),
67*4882a593Smuzhiyun PINCTRL_PIN(30, "ISH_GPIO_4"),
68*4882a593Smuzhiyun PINCTRL_PIN(31, "ISH_GPIO_5"),
69*4882a593Smuzhiyun PINCTRL_PIN(32, "ISH_GPIO_6"),
70*4882a593Smuzhiyun PINCTRL_PIN(33, "ISH_GPIO_7"),
71*4882a593Smuzhiyun PINCTRL_PIN(34, "ISH_GPIO_8"),
72*4882a593Smuzhiyun PINCTRL_PIN(35, "ISH_GPIO_9"),
73*4882a593Smuzhiyun PINCTRL_PIN(36, "GPIO_36"),
74*4882a593Smuzhiyun PINCTRL_PIN(37, "GPIO_37"),
75*4882a593Smuzhiyun PINCTRL_PIN(38, "GPIO_38"),
76*4882a593Smuzhiyun PINCTRL_PIN(39, "GPIO_39"),
77*4882a593Smuzhiyun PINCTRL_PIN(40, "GPIO_40"),
78*4882a593Smuzhiyun PINCTRL_PIN(41, "GPIO_41"),
79*4882a593Smuzhiyun PINCTRL_PIN(42, "GP_INTD_DSI_TE1"),
80*4882a593Smuzhiyun PINCTRL_PIN(43, "GP_INTD_DSI_TE2"),
81*4882a593Smuzhiyun PINCTRL_PIN(44, "USB_OC0_B"),
82*4882a593Smuzhiyun PINCTRL_PIN(45, "USB_OC1_B"),
83*4882a593Smuzhiyun PINCTRL_PIN(46, "DSI_I2C_SDA"),
84*4882a593Smuzhiyun PINCTRL_PIN(47, "DSI_I2C_SCL"),
85*4882a593Smuzhiyun PINCTRL_PIN(48, "PMC_I2C_SDA"),
86*4882a593Smuzhiyun PINCTRL_PIN(49, "PMC_I2C_SCL"),
87*4882a593Smuzhiyun PINCTRL_PIN(50, "LPSS_I2C0_SDA"),
88*4882a593Smuzhiyun PINCTRL_PIN(51, "LPSS_I2C0_SCL"),
89*4882a593Smuzhiyun PINCTRL_PIN(52, "LPSS_I2C1_SDA"),
90*4882a593Smuzhiyun PINCTRL_PIN(53, "LPSS_I2C1_SCL"),
91*4882a593Smuzhiyun PINCTRL_PIN(54, "LPSS_I2C2_SDA"),
92*4882a593Smuzhiyun PINCTRL_PIN(55, "LPSS_I2C2_SCL"),
93*4882a593Smuzhiyun PINCTRL_PIN(56, "LPSS_I2C3_SDA"),
94*4882a593Smuzhiyun PINCTRL_PIN(57, "LPSS_I2C3_SCL"),
95*4882a593Smuzhiyun PINCTRL_PIN(58, "LPSS_I2C4_SDA"),
96*4882a593Smuzhiyun PINCTRL_PIN(59, "LPSS_I2C4_SCL"),
97*4882a593Smuzhiyun PINCTRL_PIN(60, "LPSS_UART0_RXD"),
98*4882a593Smuzhiyun PINCTRL_PIN(61, "LPSS_UART0_TXD"),
99*4882a593Smuzhiyun PINCTRL_PIN(62, "LPSS_UART0_RTS_B"),
100*4882a593Smuzhiyun PINCTRL_PIN(63, "LPSS_UART0_CTS_B"),
101*4882a593Smuzhiyun PINCTRL_PIN(64, "LPSS_UART2_RXD"),
102*4882a593Smuzhiyun PINCTRL_PIN(65, "LPSS_UART2_TXD"),
103*4882a593Smuzhiyun PINCTRL_PIN(66, "LPSS_UART2_RTS_B"),
104*4882a593Smuzhiyun PINCTRL_PIN(67, "LPSS_UART2_CTS_B"),
105*4882a593Smuzhiyun PINCTRL_PIN(68, "PMC_SPI_FS0"),
106*4882a593Smuzhiyun PINCTRL_PIN(69, "PMC_SPI_FS1"),
107*4882a593Smuzhiyun PINCTRL_PIN(70, "PMC_SPI_FS2"),
108*4882a593Smuzhiyun PINCTRL_PIN(71, "PMC_SPI_RXD"),
109*4882a593Smuzhiyun PINCTRL_PIN(72, "PMC_SPI_TXD"),
110*4882a593Smuzhiyun PINCTRL_PIN(73, "PMC_SPI_CLK"),
111*4882a593Smuzhiyun PINCTRL_PIN(74, "THERMTRIP_B"),
112*4882a593Smuzhiyun PINCTRL_PIN(75, "PROCHOT_B"),
113*4882a593Smuzhiyun PINCTRL_PIN(76, "EMMC_RST_B"),
114*4882a593Smuzhiyun PINCTRL_PIN(77, "GPIO_212"),
115*4882a593Smuzhiyun PINCTRL_PIN(78, "GPIO_213"),
116*4882a593Smuzhiyun PINCTRL_PIN(79, "GPIO_214"),
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static const unsigned int glk_northwest_uart1_pins[] = { 26, 27, 28, 29 };
120*4882a593Smuzhiyun static const unsigned int glk_northwest_pwm0_pins[] = { 42 };
121*4882a593Smuzhiyun static const unsigned int glk_northwest_pwm1_pins[] = { 43 };
122*4882a593Smuzhiyun static const unsigned int glk_northwest_pwm2_pins[] = { 44 };
123*4882a593Smuzhiyun static const unsigned int glk_northwest_pwm3_pins[] = { 45 };
124*4882a593Smuzhiyun static const unsigned int glk_northwest_i2c0_pins[] = { 50, 51 };
125*4882a593Smuzhiyun static const unsigned int glk_northwest_i2c1_pins[] = { 52, 53 };
126*4882a593Smuzhiyun static const unsigned int glk_northwest_i2c2_pins[] = { 54, 55 };
127*4882a593Smuzhiyun static const unsigned int glk_northwest_i2c3_pins[] = { 56, 57 };
128*4882a593Smuzhiyun static const unsigned int glk_northwest_i2c4_pins[] = { 58, 59 };
129*4882a593Smuzhiyun static const unsigned int glk_northwest_uart0_pins[] = { 60, 61, 62, 63 };
130*4882a593Smuzhiyun static const unsigned int glk_northwest_uart2_pins[] = { 64, 65, 66, 67 };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static const struct intel_pingroup glk_northwest_groups[] = {
133*4882a593Smuzhiyun PIN_GROUP("uart1_grp", glk_northwest_uart1_pins, 2),
134*4882a593Smuzhiyun PIN_GROUP("pwm0_grp", glk_northwest_pwm0_pins, 2),
135*4882a593Smuzhiyun PIN_GROUP("pwm1_grp", glk_northwest_pwm1_pins, 2),
136*4882a593Smuzhiyun PIN_GROUP("pwm2_grp", glk_northwest_pwm2_pins, 2),
137*4882a593Smuzhiyun PIN_GROUP("pwm3_grp", glk_northwest_pwm3_pins, 2),
138*4882a593Smuzhiyun PIN_GROUP("i2c0_grp", glk_northwest_i2c0_pins, 1),
139*4882a593Smuzhiyun PIN_GROUP("i2c1_grp", glk_northwest_i2c1_pins, 1),
140*4882a593Smuzhiyun PIN_GROUP("i2c2_grp", glk_northwest_i2c2_pins, 1),
141*4882a593Smuzhiyun PIN_GROUP("i2c3_grp", glk_northwest_i2c3_pins, 1),
142*4882a593Smuzhiyun PIN_GROUP("i2c4_grp", glk_northwest_i2c4_pins, 1),
143*4882a593Smuzhiyun PIN_GROUP("uart0_grp", glk_northwest_uart0_pins, 1),
144*4882a593Smuzhiyun PIN_GROUP("uart2_grp", glk_northwest_uart2_pins, 1),
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static const char * const glk_northwest_uart1_groups[] = { "uart1_grp" };
148*4882a593Smuzhiyun static const char * const glk_northwest_pwm0_groups[] = { "pwm0_grp" };
149*4882a593Smuzhiyun static const char * const glk_northwest_pwm1_groups[] = { "pwm1_grp" };
150*4882a593Smuzhiyun static const char * const glk_northwest_pwm2_groups[] = { "pwm2_grp" };
151*4882a593Smuzhiyun static const char * const glk_northwest_pwm3_groups[] = { "pwm3_grp" };
152*4882a593Smuzhiyun static const char * const glk_northwest_i2c0_groups[] = { "i2c0_grp" };
153*4882a593Smuzhiyun static const char * const glk_northwest_i2c1_groups[] = { "i2c1_grp" };
154*4882a593Smuzhiyun static const char * const glk_northwest_i2c2_groups[] = { "i2c2_grp" };
155*4882a593Smuzhiyun static const char * const glk_northwest_i2c3_groups[] = { "i2c3_grp" };
156*4882a593Smuzhiyun static const char * const glk_northwest_i2c4_groups[] = { "i2c4_grp" };
157*4882a593Smuzhiyun static const char * const glk_northwest_uart0_groups[] = { "uart0_grp" };
158*4882a593Smuzhiyun static const char * const glk_northwest_uart2_groups[] = { "uart2_grp" };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static const struct intel_function glk_northwest_functions[] = {
161*4882a593Smuzhiyun FUNCTION("uart1", glk_northwest_uart1_groups),
162*4882a593Smuzhiyun FUNCTION("pmw0", glk_northwest_pwm0_groups),
163*4882a593Smuzhiyun FUNCTION("pmw1", glk_northwest_pwm1_groups),
164*4882a593Smuzhiyun FUNCTION("pmw2", glk_northwest_pwm2_groups),
165*4882a593Smuzhiyun FUNCTION("pmw3", glk_northwest_pwm3_groups),
166*4882a593Smuzhiyun FUNCTION("i2c0", glk_northwest_i2c0_groups),
167*4882a593Smuzhiyun FUNCTION("i2c1", glk_northwest_i2c1_groups),
168*4882a593Smuzhiyun FUNCTION("i2c2", glk_northwest_i2c2_groups),
169*4882a593Smuzhiyun FUNCTION("i2c3", glk_northwest_i2c3_groups),
170*4882a593Smuzhiyun FUNCTION("i2c4", glk_northwest_i2c4_groups),
171*4882a593Smuzhiyun FUNCTION("uart0", glk_northwest_uart0_groups),
172*4882a593Smuzhiyun FUNCTION("uart2", glk_northwest_uart2_groups),
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static const struct intel_community glk_northwest_communities[] = {
176*4882a593Smuzhiyun GLK_COMMUNITY(0, 79),
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data glk_northwest_soc_data = {
180*4882a593Smuzhiyun .uid = "1",
181*4882a593Smuzhiyun .pins = glk_northwest_pins,
182*4882a593Smuzhiyun .npins = ARRAY_SIZE(glk_northwest_pins),
183*4882a593Smuzhiyun .groups = glk_northwest_groups,
184*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(glk_northwest_groups),
185*4882a593Smuzhiyun .functions = glk_northwest_functions,
186*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(glk_northwest_functions),
187*4882a593Smuzhiyun .communities = glk_northwest_communities,
188*4882a593Smuzhiyun .ncommunities = ARRAY_SIZE(glk_northwest_communities),
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static const struct pinctrl_pin_desc glk_north_pins[] = {
192*4882a593Smuzhiyun PINCTRL_PIN(0, "SVID0_ALERT_B"),
193*4882a593Smuzhiyun PINCTRL_PIN(1, "SVID0_DATA"),
194*4882a593Smuzhiyun PINCTRL_PIN(2, "SVID0_CLK"),
195*4882a593Smuzhiyun PINCTRL_PIN(3, "LPSS_SPI_0_CLK"),
196*4882a593Smuzhiyun PINCTRL_PIN(4, "LPSS_SPI_0_FS0"),
197*4882a593Smuzhiyun PINCTRL_PIN(5, "LPSS_SPI_0_FS1"),
198*4882a593Smuzhiyun PINCTRL_PIN(6, "LPSS_SPI_0_RXD"),
199*4882a593Smuzhiyun PINCTRL_PIN(7, "LPSS_SPI_0_TXD"),
200*4882a593Smuzhiyun PINCTRL_PIN(8, "LPSS_SPI_2_CLK"),
201*4882a593Smuzhiyun PINCTRL_PIN(9, "LPSS_SPI_2_FS0"),
202*4882a593Smuzhiyun PINCTRL_PIN(10, "LPSS_SPI_2_FS1"),
203*4882a593Smuzhiyun PINCTRL_PIN(11, "LPSS_SPI_2_FS2"),
204*4882a593Smuzhiyun PINCTRL_PIN(12, "LPSS_SPI_2_RXD"),
205*4882a593Smuzhiyun PINCTRL_PIN(13, "LPSS_SPI_2_TXD"),
206*4882a593Smuzhiyun PINCTRL_PIN(14, "FST_SPI_CS0_B"),
207*4882a593Smuzhiyun PINCTRL_PIN(15, "FST_SPI_CS1_B"),
208*4882a593Smuzhiyun PINCTRL_PIN(16, "FST_SPI_MOSI_IO0"),
209*4882a593Smuzhiyun PINCTRL_PIN(17, "FST_SPI_MISO_IO1"),
210*4882a593Smuzhiyun PINCTRL_PIN(18, "FST_SPI_IO2"),
211*4882a593Smuzhiyun PINCTRL_PIN(19, "FST_SPI_IO3"),
212*4882a593Smuzhiyun PINCTRL_PIN(20, "FST_SPI_CLK"),
213*4882a593Smuzhiyun PINCTRL_PIN(21, "FST_SPI_CLK_FB"),
214*4882a593Smuzhiyun PINCTRL_PIN(22, "PMU_PLTRST_B"),
215*4882a593Smuzhiyun PINCTRL_PIN(23, "PMU_PWRBTN_B"),
216*4882a593Smuzhiyun PINCTRL_PIN(24, "PMU_SLP_S0_B"),
217*4882a593Smuzhiyun PINCTRL_PIN(25, "PMU_SLP_S3_B"),
218*4882a593Smuzhiyun PINCTRL_PIN(26, "PMU_SLP_S4_B"),
219*4882a593Smuzhiyun PINCTRL_PIN(27, "SUSPWRDNACK"),
220*4882a593Smuzhiyun PINCTRL_PIN(28, "EMMC_DNX_PWR_EN_B"),
221*4882a593Smuzhiyun PINCTRL_PIN(29, "GPIO_105"),
222*4882a593Smuzhiyun PINCTRL_PIN(30, "PMU_BATLOW_B"),
223*4882a593Smuzhiyun PINCTRL_PIN(31, "PMU_RESETBUTTON_B"),
224*4882a593Smuzhiyun PINCTRL_PIN(32, "PMU_SUSCLK"),
225*4882a593Smuzhiyun PINCTRL_PIN(33, "SUS_STAT_B"),
226*4882a593Smuzhiyun PINCTRL_PIN(34, "LPSS_I2C5_SDA"),
227*4882a593Smuzhiyun PINCTRL_PIN(35, "LPSS_I2C5_SCL"),
228*4882a593Smuzhiyun PINCTRL_PIN(36, "LPSS_I2C6_SDA"),
229*4882a593Smuzhiyun PINCTRL_PIN(37, "LPSS_I2C6_SCL"),
230*4882a593Smuzhiyun PINCTRL_PIN(38, "LPSS_I2C7_SDA"),
231*4882a593Smuzhiyun PINCTRL_PIN(39, "LPSS_I2C7_SCL"),
232*4882a593Smuzhiyun PINCTRL_PIN(40, "PCIE_WAKE0_B"),
233*4882a593Smuzhiyun PINCTRL_PIN(41, "PCIE_WAKE1_B"),
234*4882a593Smuzhiyun PINCTRL_PIN(42, "PCIE_WAKE2_B"),
235*4882a593Smuzhiyun PINCTRL_PIN(43, "PCIE_WAKE3_B"),
236*4882a593Smuzhiyun PINCTRL_PIN(44, "PCIE_CLKREQ0_B"),
237*4882a593Smuzhiyun PINCTRL_PIN(45, "PCIE_CLKREQ1_B"),
238*4882a593Smuzhiyun PINCTRL_PIN(46, "PCIE_CLKREQ2_B"),
239*4882a593Smuzhiyun PINCTRL_PIN(47, "PCIE_CLKREQ3_B"),
240*4882a593Smuzhiyun PINCTRL_PIN(48, "HV_DDI0_DDC_SDA"),
241*4882a593Smuzhiyun PINCTRL_PIN(49, "HV_DDI0_DDC_SCL"),
242*4882a593Smuzhiyun PINCTRL_PIN(50, "HV_DDI1_DDC_SDA"),
243*4882a593Smuzhiyun PINCTRL_PIN(51, "HV_DDI1_DDC_SCL"),
244*4882a593Smuzhiyun PINCTRL_PIN(52, "PANEL0_VDDEN"),
245*4882a593Smuzhiyun PINCTRL_PIN(53, "PANEL0_BKLTEN"),
246*4882a593Smuzhiyun PINCTRL_PIN(54, "PANEL0_BKLTCTL"),
247*4882a593Smuzhiyun PINCTRL_PIN(55, "HV_DDI0_HPD"),
248*4882a593Smuzhiyun PINCTRL_PIN(56, "HV_DDI1_HPD"),
249*4882a593Smuzhiyun PINCTRL_PIN(57, "HV_EDP_HPD"),
250*4882a593Smuzhiyun PINCTRL_PIN(58, "GPIO_134"),
251*4882a593Smuzhiyun PINCTRL_PIN(59, "GPIO_135"),
252*4882a593Smuzhiyun PINCTRL_PIN(60, "GPIO_136"),
253*4882a593Smuzhiyun PINCTRL_PIN(61, "GPIO_137"),
254*4882a593Smuzhiyun PINCTRL_PIN(62, "GPIO_138"),
255*4882a593Smuzhiyun PINCTRL_PIN(63, "GPIO_139"),
256*4882a593Smuzhiyun PINCTRL_PIN(64, "GPIO_140"),
257*4882a593Smuzhiyun PINCTRL_PIN(65, "GPIO_141"),
258*4882a593Smuzhiyun PINCTRL_PIN(66, "GPIO_142"),
259*4882a593Smuzhiyun PINCTRL_PIN(67, "GPIO_143"),
260*4882a593Smuzhiyun PINCTRL_PIN(68, "GPIO_144"),
261*4882a593Smuzhiyun PINCTRL_PIN(69, "GPIO_145"),
262*4882a593Smuzhiyun PINCTRL_PIN(70, "GPIO_146"),
263*4882a593Smuzhiyun PINCTRL_PIN(71, "LPC_ILB_SERIRQ"),
264*4882a593Smuzhiyun PINCTRL_PIN(72, "LPC_CLKOUT0"),
265*4882a593Smuzhiyun PINCTRL_PIN(73, "LPC_CLKOUT1"),
266*4882a593Smuzhiyun PINCTRL_PIN(74, "LPC_AD0"),
267*4882a593Smuzhiyun PINCTRL_PIN(75, "LPC_AD1"),
268*4882a593Smuzhiyun PINCTRL_PIN(76, "LPC_AD2"),
269*4882a593Smuzhiyun PINCTRL_PIN(77, "LPC_AD3"),
270*4882a593Smuzhiyun PINCTRL_PIN(78, "LPC_CLKRUNB"),
271*4882a593Smuzhiyun PINCTRL_PIN(79, "LPC_FRAMEB"),
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static const unsigned int glk_north_spi0_pins[] = { 3, 4, 5, 6, 7 };
275*4882a593Smuzhiyun static const unsigned int glk_north_spi1_pins[] = { 8, 9, 10, 11, 12, 13 };
276*4882a593Smuzhiyun static const unsigned int glk_north_i2c5_pins[] = { 34, 35 };
277*4882a593Smuzhiyun static const unsigned int glk_north_i2c6_pins[] = { 36, 37 };
278*4882a593Smuzhiyun static const unsigned int glk_north_i2c7_pins[] = { 38, 39 };
279*4882a593Smuzhiyun static const unsigned int glk_north_uart0_pins[] = { 62, 63, 64, 65 };
280*4882a593Smuzhiyun static const unsigned int glk_north_spi0b_pins[] = { 66, 67, 68, 69, 70 };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static const struct intel_pingroup glk_north_groups[] = {
283*4882a593Smuzhiyun PIN_GROUP("spi0_grp", glk_north_spi0_pins, 1),
284*4882a593Smuzhiyun PIN_GROUP("spi1_grp", glk_north_spi1_pins, 1),
285*4882a593Smuzhiyun PIN_GROUP("i2c5_grp", glk_north_i2c5_pins, 1),
286*4882a593Smuzhiyun PIN_GROUP("i2c6_grp", glk_north_i2c6_pins, 1),
287*4882a593Smuzhiyun PIN_GROUP("i2c7_grp", glk_north_i2c7_pins, 1),
288*4882a593Smuzhiyun PIN_GROUP("uart0_grp", glk_north_uart0_pins, 2),
289*4882a593Smuzhiyun PIN_GROUP("spi0b_grp", glk_north_spi0b_pins, 2),
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static const char * const glk_north_spi0_groups[] = { "spi0_grp", "spi0b_grp" };
293*4882a593Smuzhiyun static const char * const glk_north_spi1_groups[] = { "spi1_grp" };
294*4882a593Smuzhiyun static const char * const glk_north_i2c5_groups[] = { "i2c5_grp" };
295*4882a593Smuzhiyun static const char * const glk_north_i2c6_groups[] = { "i2c6_grp" };
296*4882a593Smuzhiyun static const char * const glk_north_i2c7_groups[] = { "i2c7_grp" };
297*4882a593Smuzhiyun static const char * const glk_north_uart0_groups[] = { "uart0_grp" };
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun static const struct intel_function glk_north_functions[] = {
300*4882a593Smuzhiyun FUNCTION("spi0", glk_north_spi0_groups),
301*4882a593Smuzhiyun FUNCTION("spi1", glk_north_spi1_groups),
302*4882a593Smuzhiyun FUNCTION("i2c5", glk_north_i2c5_groups),
303*4882a593Smuzhiyun FUNCTION("i2c6", glk_north_i2c6_groups),
304*4882a593Smuzhiyun FUNCTION("i2c7", glk_north_i2c7_groups),
305*4882a593Smuzhiyun FUNCTION("uart0", glk_north_uart0_groups),
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static const struct intel_community glk_north_communities[] = {
309*4882a593Smuzhiyun GLK_COMMUNITY(0, 79),
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data glk_north_soc_data = {
313*4882a593Smuzhiyun .uid = "2",
314*4882a593Smuzhiyun .pins = glk_north_pins,
315*4882a593Smuzhiyun .npins = ARRAY_SIZE(glk_north_pins),
316*4882a593Smuzhiyun .groups = glk_north_groups,
317*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(glk_north_groups),
318*4882a593Smuzhiyun .functions = glk_north_functions,
319*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(glk_north_functions),
320*4882a593Smuzhiyun .communities = glk_north_communities,
321*4882a593Smuzhiyun .ncommunities = ARRAY_SIZE(glk_north_communities),
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun static const struct pinctrl_pin_desc glk_audio_pins[] = {
325*4882a593Smuzhiyun PINCTRL_PIN(0, "AVS_I2S0_MCLK"),
326*4882a593Smuzhiyun PINCTRL_PIN(1, "AVS_I2S0_BCLK"),
327*4882a593Smuzhiyun PINCTRL_PIN(2, "AVS_I2S0_WS_SYNC"),
328*4882a593Smuzhiyun PINCTRL_PIN(3, "AVS_I2S0_SDI"),
329*4882a593Smuzhiyun PINCTRL_PIN(4, "AVS_I2S0_SDO"),
330*4882a593Smuzhiyun PINCTRL_PIN(5, "AVS_I2S1_MCLK"),
331*4882a593Smuzhiyun PINCTRL_PIN(6, "AVS_I2S1_BCLK"),
332*4882a593Smuzhiyun PINCTRL_PIN(7, "AVS_I2S1_WS_SYNC"),
333*4882a593Smuzhiyun PINCTRL_PIN(8, "AVS_I2S1_SDI"),
334*4882a593Smuzhiyun PINCTRL_PIN(9, "AVS_I2S1_SDO"),
335*4882a593Smuzhiyun PINCTRL_PIN(10, "AVS_HDA_BCLK"),
336*4882a593Smuzhiyun PINCTRL_PIN(11, "AVS_HDA_WS_SYNC"),
337*4882a593Smuzhiyun PINCTRL_PIN(12, "AVS_HDA_SDI"),
338*4882a593Smuzhiyun PINCTRL_PIN(13, "AVS_HDA_SDO"),
339*4882a593Smuzhiyun PINCTRL_PIN(14, "AVS_HDA_RSTB"),
340*4882a593Smuzhiyun PINCTRL_PIN(15, "AVS_M_CLK_A1"),
341*4882a593Smuzhiyun PINCTRL_PIN(16, "AVS_M_CLK_B1"),
342*4882a593Smuzhiyun PINCTRL_PIN(17, "AVS_M_DATA_1"),
343*4882a593Smuzhiyun PINCTRL_PIN(18, "AVS_M_CLK_AB2"),
344*4882a593Smuzhiyun PINCTRL_PIN(19, "AVS_M_DATA_2"),
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun static const struct intel_community glk_audio_communities[] = {
348*4882a593Smuzhiyun GLK_COMMUNITY(0, 19),
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data glk_audio_soc_data = {
352*4882a593Smuzhiyun .uid = "3",
353*4882a593Smuzhiyun .pins = glk_audio_pins,
354*4882a593Smuzhiyun .npins = ARRAY_SIZE(glk_audio_pins),
355*4882a593Smuzhiyun .communities = glk_audio_communities,
356*4882a593Smuzhiyun .ncommunities = ARRAY_SIZE(glk_audio_communities),
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static const struct pinctrl_pin_desc glk_scc_pins[] = {
360*4882a593Smuzhiyun PINCTRL_PIN(0, "SMB_ALERTB"),
361*4882a593Smuzhiyun PINCTRL_PIN(1, "SMB_CLK"),
362*4882a593Smuzhiyun PINCTRL_PIN(2, "SMB_DATA"),
363*4882a593Smuzhiyun PINCTRL_PIN(3, "SDCARD_LVL_WP"),
364*4882a593Smuzhiyun PINCTRL_PIN(4, "SDCARD_CLK"),
365*4882a593Smuzhiyun PINCTRL_PIN(5, "SDCARD_CLK_FB"),
366*4882a593Smuzhiyun PINCTRL_PIN(6, "SDCARD_D0"),
367*4882a593Smuzhiyun PINCTRL_PIN(7, "SDCARD_D1"),
368*4882a593Smuzhiyun PINCTRL_PIN(8, "SDCARD_D2"),
369*4882a593Smuzhiyun PINCTRL_PIN(9, "SDCARD_D3"),
370*4882a593Smuzhiyun PINCTRL_PIN(10, "SDCARD_CMD"),
371*4882a593Smuzhiyun PINCTRL_PIN(11, "SDCARD_CD_B"),
372*4882a593Smuzhiyun PINCTRL_PIN(12, "SDCARD_PWR_DOWN_B"),
373*4882a593Smuzhiyun PINCTRL_PIN(13, "GPIO_210"),
374*4882a593Smuzhiyun PINCTRL_PIN(14, "OSC_CLK_OUT_0"),
375*4882a593Smuzhiyun PINCTRL_PIN(15, "OSC_CLK_OUT_1"),
376*4882a593Smuzhiyun PINCTRL_PIN(16, "CNV_BRI_DT"),
377*4882a593Smuzhiyun PINCTRL_PIN(17, "CNV_BRI_RSP"),
378*4882a593Smuzhiyun PINCTRL_PIN(18, "CNV_RGI_DT"),
379*4882a593Smuzhiyun PINCTRL_PIN(19, "CNV_RGI_RSP"),
380*4882a593Smuzhiyun PINCTRL_PIN(20, "CNV_RF_RESET_B"),
381*4882a593Smuzhiyun PINCTRL_PIN(21, "XTAL_CLKREQ"),
382*4882a593Smuzhiyun PINCTRL_PIN(22, "SDIO_CLK_FB"),
383*4882a593Smuzhiyun PINCTRL_PIN(23, "EMMC0_CLK"),
384*4882a593Smuzhiyun PINCTRL_PIN(24, "EMMC0_CLK_FB"),
385*4882a593Smuzhiyun PINCTRL_PIN(25, "EMMC0_D0"),
386*4882a593Smuzhiyun PINCTRL_PIN(26, "EMMC0_D1"),
387*4882a593Smuzhiyun PINCTRL_PIN(27, "EMMC0_D2"),
388*4882a593Smuzhiyun PINCTRL_PIN(28, "EMMC0_D3"),
389*4882a593Smuzhiyun PINCTRL_PIN(29, "EMMC0_D4"),
390*4882a593Smuzhiyun PINCTRL_PIN(30, "EMMC0_D5"),
391*4882a593Smuzhiyun PINCTRL_PIN(31, "EMMC0_D6"),
392*4882a593Smuzhiyun PINCTRL_PIN(32, "EMMC0_D7"),
393*4882a593Smuzhiyun PINCTRL_PIN(33, "EMMC0_CMD"),
394*4882a593Smuzhiyun PINCTRL_PIN(34, "EMMC0_STROBE"),
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun static const unsigned int glk_scc_i2c7_pins[] = { 1, 2 };
398*4882a593Smuzhiyun static const unsigned int glk_scc_sdcard_pins[] = {
399*4882a593Smuzhiyun 3, 4, 5, 6, 7, 8, 9, 10, 11, 12,
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun static const unsigned int glk_scc_sdio_pins[] = { 16, 17, 18, 19, 20, 21, 22 };
402*4882a593Smuzhiyun static const unsigned int glk_scc_uart1_pins[] = { 16, 17, 18, 19 };
403*4882a593Smuzhiyun static const unsigned int glk_scc_emmc_pins[] = {
404*4882a593Smuzhiyun 23, 24, 25, 26, 27, 28, 29, 30, 31, 32, 33, 34,
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun static const struct intel_pingroup glk_scc_groups[] = {
408*4882a593Smuzhiyun PIN_GROUP("i2c7_grp", glk_scc_i2c7_pins, 2),
409*4882a593Smuzhiyun PIN_GROUP("sdcard_grp", glk_scc_sdcard_pins, 1),
410*4882a593Smuzhiyun PIN_GROUP("sdio_grp", glk_scc_sdio_pins, 2),
411*4882a593Smuzhiyun PIN_GROUP("uart1_grp", glk_scc_uart1_pins, 3),
412*4882a593Smuzhiyun PIN_GROUP("emmc_grp", glk_scc_emmc_pins, 1),
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static const char * const glk_scc_i2c7_groups[] = { "i2c7_grp" };
416*4882a593Smuzhiyun static const char * const glk_scc_sdcard_groups[] = { "sdcard_grp" };
417*4882a593Smuzhiyun static const char * const glk_scc_sdio_groups[] = { "sdio_grp" };
418*4882a593Smuzhiyun static const char * const glk_scc_uart1_groups[] = { "uart1_grp" };
419*4882a593Smuzhiyun static const char * const glk_scc_emmc_groups[] = { "emmc_grp" };
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun static const struct intel_function glk_scc_functions[] = {
422*4882a593Smuzhiyun FUNCTION("i2c7", glk_scc_i2c7_groups),
423*4882a593Smuzhiyun FUNCTION("sdcard", glk_scc_sdcard_groups),
424*4882a593Smuzhiyun FUNCTION("sdio", glk_scc_sdio_groups),
425*4882a593Smuzhiyun FUNCTION("uart1", glk_scc_uart1_groups),
426*4882a593Smuzhiyun FUNCTION("emmc", glk_scc_emmc_groups),
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun static const struct intel_community glk_scc_communities[] = {
430*4882a593Smuzhiyun GLK_COMMUNITY(0, 34),
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data glk_scc_soc_data = {
434*4882a593Smuzhiyun .uid = "4",
435*4882a593Smuzhiyun .pins = glk_scc_pins,
436*4882a593Smuzhiyun .npins = ARRAY_SIZE(glk_scc_pins),
437*4882a593Smuzhiyun .groups = glk_scc_groups,
438*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(glk_scc_groups),
439*4882a593Smuzhiyun .functions = glk_scc_functions,
440*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(glk_scc_functions),
441*4882a593Smuzhiyun .communities = glk_scc_communities,
442*4882a593Smuzhiyun .ncommunities = ARRAY_SIZE(glk_scc_communities),
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data *glk_pinctrl_soc_data[] = {
446*4882a593Smuzhiyun &glk_northwest_soc_data,
447*4882a593Smuzhiyun &glk_north_soc_data,
448*4882a593Smuzhiyun &glk_audio_soc_data,
449*4882a593Smuzhiyun &glk_scc_soc_data,
450*4882a593Smuzhiyun NULL
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun static const struct acpi_device_id glk_pinctrl_acpi_match[] = {
454*4882a593Smuzhiyun { "INT3453", (kernel_ulong_t)glk_pinctrl_soc_data },
455*4882a593Smuzhiyun { }
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, glk_pinctrl_acpi_match);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun static INTEL_PINCTRL_PM_OPS(glk_pinctrl_pm_ops);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun static struct platform_driver glk_pinctrl_driver = {
462*4882a593Smuzhiyun .probe = intel_pinctrl_probe_by_uid,
463*4882a593Smuzhiyun .driver = {
464*4882a593Smuzhiyun .name = "geminilake-pinctrl",
465*4882a593Smuzhiyun .acpi_match_table = glk_pinctrl_acpi_match,
466*4882a593Smuzhiyun .pm = &glk_pinctrl_pm_ops,
467*4882a593Smuzhiyun },
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun
glk_pinctrl_init(void)470*4882a593Smuzhiyun static int __init glk_pinctrl_init(void)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun return platform_driver_register(&glk_pinctrl_driver);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun subsys_initcall(glk_pinctrl_init);
475*4882a593Smuzhiyun
glk_pinctrl_exit(void)476*4882a593Smuzhiyun static void __exit glk_pinctrl_exit(void)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun platform_driver_unregister(&glk_pinctrl_driver);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun module_exit(glk_pinctrl_exit);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
483*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel Gemini Lake SoC pinctrl/GPIO driver");
484*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
485