1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Cherryview/Braswell pinctrl driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014, 2020 Intel Corporation
6*4882a593Smuzhiyun * Author: Mika Westerberg <mika.westerberg@linux.intel.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This driver is based on the original Cherryview GPIO driver by
9*4882a593Smuzhiyun * Ning Li <ning.li@intel.com>
10*4882a593Smuzhiyun * Alan Cox <alan@linux.intel.com>
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/acpi.h>
14*4882a593Smuzhiyun #include <linux/dmi.h>
15*4882a593Smuzhiyun #include <linux/gpio/driver.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/types.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
23*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
24*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "pinctrl-intel.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define CHV_INTSTAT 0x300
29*4882a593Smuzhiyun #define CHV_INTMASK 0x380
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define FAMILY_PAD_REGS_OFF 0x4400
32*4882a593Smuzhiyun #define FAMILY_PAD_REGS_SIZE 0x400
33*4882a593Smuzhiyun #define MAX_FAMILY_PAD_GPIO_NO 15
34*4882a593Smuzhiyun #define GPIO_REGS_SIZE 8
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define CHV_PADCTRL0 0x000
37*4882a593Smuzhiyun #define CHV_PADCTRL0_INTSEL_SHIFT 28
38*4882a593Smuzhiyun #define CHV_PADCTRL0_INTSEL_MASK GENMASK(31, 28)
39*4882a593Smuzhiyun #define CHV_PADCTRL0_TERM_UP BIT(23)
40*4882a593Smuzhiyun #define CHV_PADCTRL0_TERM_SHIFT 20
41*4882a593Smuzhiyun #define CHV_PADCTRL0_TERM_MASK GENMASK(22, 20)
42*4882a593Smuzhiyun #define CHV_PADCTRL0_TERM_20K 1
43*4882a593Smuzhiyun #define CHV_PADCTRL0_TERM_5K 2
44*4882a593Smuzhiyun #define CHV_PADCTRL0_TERM_1K 4
45*4882a593Smuzhiyun #define CHV_PADCTRL0_PMODE_SHIFT 16
46*4882a593Smuzhiyun #define CHV_PADCTRL0_PMODE_MASK GENMASK(19, 16)
47*4882a593Smuzhiyun #define CHV_PADCTRL0_GPIOEN BIT(15)
48*4882a593Smuzhiyun #define CHV_PADCTRL0_GPIOCFG_SHIFT 8
49*4882a593Smuzhiyun #define CHV_PADCTRL0_GPIOCFG_MASK GENMASK(10, 8)
50*4882a593Smuzhiyun #define CHV_PADCTRL0_GPIOCFG_GPIO 0
51*4882a593Smuzhiyun #define CHV_PADCTRL0_GPIOCFG_GPO 1
52*4882a593Smuzhiyun #define CHV_PADCTRL0_GPIOCFG_GPI 2
53*4882a593Smuzhiyun #define CHV_PADCTRL0_GPIOCFG_HIZ 3
54*4882a593Smuzhiyun #define CHV_PADCTRL0_GPIOTXSTATE BIT(1)
55*4882a593Smuzhiyun #define CHV_PADCTRL0_GPIORXSTATE BIT(0)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define CHV_PADCTRL1 0x004
58*4882a593Smuzhiyun #define CHV_PADCTRL1_CFGLOCK BIT(31)
59*4882a593Smuzhiyun #define CHV_PADCTRL1_INVRXTX_SHIFT 4
60*4882a593Smuzhiyun #define CHV_PADCTRL1_INVRXTX_MASK GENMASK(7, 4)
61*4882a593Smuzhiyun #define CHV_PADCTRL1_INVRXTX_TXDATA BIT(7)
62*4882a593Smuzhiyun #define CHV_PADCTRL1_INVRXTX_RXDATA BIT(6)
63*4882a593Smuzhiyun #define CHV_PADCTRL1_INVRXTX_TXENABLE BIT(5)
64*4882a593Smuzhiyun #define CHV_PADCTRL1_ODEN BIT(3)
65*4882a593Smuzhiyun #define CHV_PADCTRL1_INTWAKECFG_MASK GENMASK(2, 0)
66*4882a593Smuzhiyun #define CHV_PADCTRL1_INTWAKECFG_FALLING 1
67*4882a593Smuzhiyun #define CHV_PADCTRL1_INTWAKECFG_RISING 2
68*4882a593Smuzhiyun #define CHV_PADCTRL1_INTWAKECFG_BOTH 3
69*4882a593Smuzhiyun #define CHV_PADCTRL1_INTWAKECFG_LEVEL 4
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct intel_pad_context {
72*4882a593Smuzhiyun u32 padctrl0;
73*4882a593Smuzhiyun u32 padctrl1;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /**
77*4882a593Smuzhiyun * struct intel_community_context - community context for Cherryview
78*4882a593Smuzhiyun * @intr_lines: Mapping between 16 HW interrupt wires and GPIO offset (in GPIO number space)
79*4882a593Smuzhiyun * @saved_intmask: Interrupt mask saved for system sleep
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun struct intel_community_context {
82*4882a593Smuzhiyun unsigned int intr_lines[16];
83*4882a593Smuzhiyun u32 saved_intmask;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define PINMODE_INVERT_OE BIT(15)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define PINMODE(m, i) ((m) | ((i) * PINMODE_INVERT_OE))
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define CHV_GPP(start, end) \
91*4882a593Smuzhiyun { \
92*4882a593Smuzhiyun .base = (start), \
93*4882a593Smuzhiyun .size = (end) - (start) + 1, \
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define CHV_COMMUNITY(g, i, a) \
97*4882a593Smuzhiyun { \
98*4882a593Smuzhiyun .gpps = (g), \
99*4882a593Smuzhiyun .ngpps = ARRAY_SIZE(g), \
100*4882a593Smuzhiyun .nirqs = (i), \
101*4882a593Smuzhiyun .acpi_space_id = (a), \
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const struct pinctrl_pin_desc southwest_pins[] = {
105*4882a593Smuzhiyun PINCTRL_PIN(0, "FST_SPI_D2"),
106*4882a593Smuzhiyun PINCTRL_PIN(1, "FST_SPI_D0"),
107*4882a593Smuzhiyun PINCTRL_PIN(2, "FST_SPI_CLK"),
108*4882a593Smuzhiyun PINCTRL_PIN(3, "FST_SPI_D3"),
109*4882a593Smuzhiyun PINCTRL_PIN(4, "FST_SPI_CS1_B"),
110*4882a593Smuzhiyun PINCTRL_PIN(5, "FST_SPI_D1"),
111*4882a593Smuzhiyun PINCTRL_PIN(6, "FST_SPI_CS0_B"),
112*4882a593Smuzhiyun PINCTRL_PIN(7, "FST_SPI_CS2_B"),
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun PINCTRL_PIN(15, "UART1_RTS_B"),
115*4882a593Smuzhiyun PINCTRL_PIN(16, "UART1_RXD"),
116*4882a593Smuzhiyun PINCTRL_PIN(17, "UART2_RXD"),
117*4882a593Smuzhiyun PINCTRL_PIN(18, "UART1_CTS_B"),
118*4882a593Smuzhiyun PINCTRL_PIN(19, "UART2_RTS_B"),
119*4882a593Smuzhiyun PINCTRL_PIN(20, "UART1_TXD"),
120*4882a593Smuzhiyun PINCTRL_PIN(21, "UART2_TXD"),
121*4882a593Smuzhiyun PINCTRL_PIN(22, "UART2_CTS_B"),
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun PINCTRL_PIN(30, "MF_HDA_CLK"),
124*4882a593Smuzhiyun PINCTRL_PIN(31, "MF_HDA_RSTB"),
125*4882a593Smuzhiyun PINCTRL_PIN(32, "MF_HDA_SDIO"),
126*4882a593Smuzhiyun PINCTRL_PIN(33, "MF_HDA_SDO"),
127*4882a593Smuzhiyun PINCTRL_PIN(34, "MF_HDA_DOCKRSTB"),
128*4882a593Smuzhiyun PINCTRL_PIN(35, "MF_HDA_SYNC"),
129*4882a593Smuzhiyun PINCTRL_PIN(36, "MF_HDA_SDI1"),
130*4882a593Smuzhiyun PINCTRL_PIN(37, "MF_HDA_DOCKENB"),
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun PINCTRL_PIN(45, "I2C5_SDA"),
133*4882a593Smuzhiyun PINCTRL_PIN(46, "I2C4_SDA"),
134*4882a593Smuzhiyun PINCTRL_PIN(47, "I2C6_SDA"),
135*4882a593Smuzhiyun PINCTRL_PIN(48, "I2C5_SCL"),
136*4882a593Smuzhiyun PINCTRL_PIN(49, "I2C_NFC_SDA"),
137*4882a593Smuzhiyun PINCTRL_PIN(50, "I2C4_SCL"),
138*4882a593Smuzhiyun PINCTRL_PIN(51, "I2C6_SCL"),
139*4882a593Smuzhiyun PINCTRL_PIN(52, "I2C_NFC_SCL"),
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun PINCTRL_PIN(60, "I2C1_SDA"),
142*4882a593Smuzhiyun PINCTRL_PIN(61, "I2C0_SDA"),
143*4882a593Smuzhiyun PINCTRL_PIN(62, "I2C2_SDA"),
144*4882a593Smuzhiyun PINCTRL_PIN(63, "I2C1_SCL"),
145*4882a593Smuzhiyun PINCTRL_PIN(64, "I2C3_SDA"),
146*4882a593Smuzhiyun PINCTRL_PIN(65, "I2C0_SCL"),
147*4882a593Smuzhiyun PINCTRL_PIN(66, "I2C2_SCL"),
148*4882a593Smuzhiyun PINCTRL_PIN(67, "I2C3_SCL"),
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun PINCTRL_PIN(75, "SATA_GP0"),
151*4882a593Smuzhiyun PINCTRL_PIN(76, "SATA_GP1"),
152*4882a593Smuzhiyun PINCTRL_PIN(77, "SATA_LEDN"),
153*4882a593Smuzhiyun PINCTRL_PIN(78, "SATA_GP2"),
154*4882a593Smuzhiyun PINCTRL_PIN(79, "MF_SMB_ALERTB"),
155*4882a593Smuzhiyun PINCTRL_PIN(80, "SATA_GP3"),
156*4882a593Smuzhiyun PINCTRL_PIN(81, "MF_SMB_CLK"),
157*4882a593Smuzhiyun PINCTRL_PIN(82, "MF_SMB_DATA"),
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun PINCTRL_PIN(90, "PCIE_CLKREQ0B"),
160*4882a593Smuzhiyun PINCTRL_PIN(91, "PCIE_CLKREQ1B"),
161*4882a593Smuzhiyun PINCTRL_PIN(92, "GP_SSP_2_CLK"),
162*4882a593Smuzhiyun PINCTRL_PIN(93, "PCIE_CLKREQ2B"),
163*4882a593Smuzhiyun PINCTRL_PIN(94, "GP_SSP_2_RXD"),
164*4882a593Smuzhiyun PINCTRL_PIN(95, "PCIE_CLKREQ3B"),
165*4882a593Smuzhiyun PINCTRL_PIN(96, "GP_SSP_2_FS"),
166*4882a593Smuzhiyun PINCTRL_PIN(97, "GP_SSP_2_TXD"),
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static const unsigned southwest_uart0_pins[] = { 16, 20 };
170*4882a593Smuzhiyun static const unsigned southwest_uart1_pins[] = { 15, 16, 18, 20 };
171*4882a593Smuzhiyun static const unsigned southwest_uart2_pins[] = { 17, 19, 21, 22 };
172*4882a593Smuzhiyun static const unsigned southwest_i2c0_pins[] = { 61, 65 };
173*4882a593Smuzhiyun static const unsigned southwest_hda_pins[] = { 30, 31, 32, 33, 34, 35, 36, 37 };
174*4882a593Smuzhiyun static const unsigned southwest_lpe_pins[] = {
175*4882a593Smuzhiyun 30, 31, 32, 33, 34, 35, 36, 37, 92, 94, 96, 97,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun static const unsigned southwest_i2c1_pins[] = { 60, 63 };
178*4882a593Smuzhiyun static const unsigned southwest_i2c2_pins[] = { 62, 66 };
179*4882a593Smuzhiyun static const unsigned southwest_i2c3_pins[] = { 64, 67 };
180*4882a593Smuzhiyun static const unsigned southwest_i2c4_pins[] = { 46, 50 };
181*4882a593Smuzhiyun static const unsigned southwest_i2c5_pins[] = { 45, 48 };
182*4882a593Smuzhiyun static const unsigned southwest_i2c6_pins[] = { 47, 51 };
183*4882a593Smuzhiyun static const unsigned southwest_i2c_nfc_pins[] = { 49, 52 };
184*4882a593Smuzhiyun static const unsigned southwest_spi3_pins[] = { 76, 79, 80, 81, 82 };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Some of LPE I2S TXD pins need to have OE inversion set */
187*4882a593Smuzhiyun static const unsigned int southwest_lpe_altfuncs[] = {
188*4882a593Smuzhiyun PINMODE(1, 1), PINMODE(1, 0), PINMODE(1, 0), PINMODE(1, 0), /* 30, 31, 32, 33 */
189*4882a593Smuzhiyun PINMODE(1, 1), PINMODE(1, 0), PINMODE(1, 0), PINMODE(1, 0), /* 34, 35, 36, 37 */
190*4882a593Smuzhiyun PINMODE(1, 0), PINMODE(1, 0), PINMODE(1, 0), PINMODE(1, 1), /* 92, 94, 96, 97 */
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun * Two spi3 chipselects are available in different mode than the main spi3
195*4882a593Smuzhiyun * functionality, which is using mode 2.
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun static const unsigned int southwest_spi3_altfuncs[] = {
198*4882a593Smuzhiyun PINMODE(3, 0), PINMODE(2, 0), PINMODE(3, 0), PINMODE(2, 0), /* 76, 79, 80, 81 */
199*4882a593Smuzhiyun PINMODE(2, 0), /* 82 */
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static const struct intel_pingroup southwest_groups[] = {
203*4882a593Smuzhiyun PIN_GROUP("uart0_grp", southwest_uart0_pins, PINMODE(2, 0)),
204*4882a593Smuzhiyun PIN_GROUP("uart1_grp", southwest_uart1_pins, PINMODE(1, 0)),
205*4882a593Smuzhiyun PIN_GROUP("uart2_grp", southwest_uart2_pins, PINMODE(1, 0)),
206*4882a593Smuzhiyun PIN_GROUP("hda_grp", southwest_hda_pins, PINMODE(2, 0)),
207*4882a593Smuzhiyun PIN_GROUP("i2c0_grp", southwest_i2c0_pins, PINMODE(1, 1)),
208*4882a593Smuzhiyun PIN_GROUP("i2c1_grp", southwest_i2c1_pins, PINMODE(1, 1)),
209*4882a593Smuzhiyun PIN_GROUP("i2c2_grp", southwest_i2c2_pins, PINMODE(1, 1)),
210*4882a593Smuzhiyun PIN_GROUP("i2c3_grp", southwest_i2c3_pins, PINMODE(1, 1)),
211*4882a593Smuzhiyun PIN_GROUP("i2c4_grp", southwest_i2c4_pins, PINMODE(1, 1)),
212*4882a593Smuzhiyun PIN_GROUP("i2c5_grp", southwest_i2c5_pins, PINMODE(1, 1)),
213*4882a593Smuzhiyun PIN_GROUP("i2c6_grp", southwest_i2c6_pins, PINMODE(1, 1)),
214*4882a593Smuzhiyun PIN_GROUP("i2c_nfc_grp", southwest_i2c_nfc_pins, PINMODE(2, 1)),
215*4882a593Smuzhiyun PIN_GROUP("lpe_grp", southwest_lpe_pins, southwest_lpe_altfuncs),
216*4882a593Smuzhiyun PIN_GROUP("spi3_grp", southwest_spi3_pins, southwest_spi3_altfuncs),
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static const char * const southwest_uart0_groups[] = { "uart0_grp" };
220*4882a593Smuzhiyun static const char * const southwest_uart1_groups[] = { "uart1_grp" };
221*4882a593Smuzhiyun static const char * const southwest_uart2_groups[] = { "uart2_grp" };
222*4882a593Smuzhiyun static const char * const southwest_hda_groups[] = { "hda_grp" };
223*4882a593Smuzhiyun static const char * const southwest_lpe_groups[] = { "lpe_grp" };
224*4882a593Smuzhiyun static const char * const southwest_i2c0_groups[] = { "i2c0_grp" };
225*4882a593Smuzhiyun static const char * const southwest_i2c1_groups[] = { "i2c1_grp" };
226*4882a593Smuzhiyun static const char * const southwest_i2c2_groups[] = { "i2c2_grp" };
227*4882a593Smuzhiyun static const char * const southwest_i2c3_groups[] = { "i2c3_grp" };
228*4882a593Smuzhiyun static const char * const southwest_i2c4_groups[] = { "i2c4_grp" };
229*4882a593Smuzhiyun static const char * const southwest_i2c5_groups[] = { "i2c5_grp" };
230*4882a593Smuzhiyun static const char * const southwest_i2c6_groups[] = { "i2c6_grp" };
231*4882a593Smuzhiyun static const char * const southwest_i2c_nfc_groups[] = { "i2c_nfc_grp" };
232*4882a593Smuzhiyun static const char * const southwest_spi3_groups[] = { "spi3_grp" };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun * Only do pinmuxing for certain LPSS devices for now. Rest of the pins are
236*4882a593Smuzhiyun * enabled only as GPIOs.
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun static const struct intel_function southwest_functions[] = {
239*4882a593Smuzhiyun FUNCTION("uart0", southwest_uart0_groups),
240*4882a593Smuzhiyun FUNCTION("uart1", southwest_uart1_groups),
241*4882a593Smuzhiyun FUNCTION("uart2", southwest_uart2_groups),
242*4882a593Smuzhiyun FUNCTION("hda", southwest_hda_groups),
243*4882a593Smuzhiyun FUNCTION("lpe", southwest_lpe_groups),
244*4882a593Smuzhiyun FUNCTION("i2c0", southwest_i2c0_groups),
245*4882a593Smuzhiyun FUNCTION("i2c1", southwest_i2c1_groups),
246*4882a593Smuzhiyun FUNCTION("i2c2", southwest_i2c2_groups),
247*4882a593Smuzhiyun FUNCTION("i2c3", southwest_i2c3_groups),
248*4882a593Smuzhiyun FUNCTION("i2c4", southwest_i2c4_groups),
249*4882a593Smuzhiyun FUNCTION("i2c5", southwest_i2c5_groups),
250*4882a593Smuzhiyun FUNCTION("i2c6", southwest_i2c6_groups),
251*4882a593Smuzhiyun FUNCTION("i2c_nfc", southwest_i2c_nfc_groups),
252*4882a593Smuzhiyun FUNCTION("spi3", southwest_spi3_groups),
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static const struct intel_padgroup southwest_gpps[] = {
256*4882a593Smuzhiyun CHV_GPP(0, 7),
257*4882a593Smuzhiyun CHV_GPP(15, 22),
258*4882a593Smuzhiyun CHV_GPP(30, 37),
259*4882a593Smuzhiyun CHV_GPP(45, 52),
260*4882a593Smuzhiyun CHV_GPP(60, 67),
261*4882a593Smuzhiyun CHV_GPP(75, 82),
262*4882a593Smuzhiyun CHV_GPP(90, 97),
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /*
266*4882a593Smuzhiyun * Southwest community can generate GPIO interrupts only for the first 8
267*4882a593Smuzhiyun * interrupts. The upper half (8-15) can only be used to trigger GPEs.
268*4882a593Smuzhiyun */
269*4882a593Smuzhiyun static const struct intel_community southwest_communities[] = {
270*4882a593Smuzhiyun CHV_COMMUNITY(southwest_gpps, 8, 0x91),
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data southwest_soc_data = {
274*4882a593Smuzhiyun .uid = "1",
275*4882a593Smuzhiyun .pins = southwest_pins,
276*4882a593Smuzhiyun .npins = ARRAY_SIZE(southwest_pins),
277*4882a593Smuzhiyun .groups = southwest_groups,
278*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(southwest_groups),
279*4882a593Smuzhiyun .functions = southwest_functions,
280*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(southwest_functions),
281*4882a593Smuzhiyun .communities = southwest_communities,
282*4882a593Smuzhiyun .ncommunities = ARRAY_SIZE(southwest_communities),
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static const struct pinctrl_pin_desc north_pins[] = {
286*4882a593Smuzhiyun PINCTRL_PIN(0, "GPIO_DFX_0"),
287*4882a593Smuzhiyun PINCTRL_PIN(1, "GPIO_DFX_3"),
288*4882a593Smuzhiyun PINCTRL_PIN(2, "GPIO_DFX_7"),
289*4882a593Smuzhiyun PINCTRL_PIN(3, "GPIO_DFX_1"),
290*4882a593Smuzhiyun PINCTRL_PIN(4, "GPIO_DFX_5"),
291*4882a593Smuzhiyun PINCTRL_PIN(5, "GPIO_DFX_4"),
292*4882a593Smuzhiyun PINCTRL_PIN(6, "GPIO_DFX_8"),
293*4882a593Smuzhiyun PINCTRL_PIN(7, "GPIO_DFX_2"),
294*4882a593Smuzhiyun PINCTRL_PIN(8, "GPIO_DFX_6"),
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun PINCTRL_PIN(15, "GPIO_SUS0"),
297*4882a593Smuzhiyun PINCTRL_PIN(16, "SEC_GPIO_SUS10"),
298*4882a593Smuzhiyun PINCTRL_PIN(17, "GPIO_SUS3"),
299*4882a593Smuzhiyun PINCTRL_PIN(18, "GPIO_SUS7"),
300*4882a593Smuzhiyun PINCTRL_PIN(19, "GPIO_SUS1"),
301*4882a593Smuzhiyun PINCTRL_PIN(20, "GPIO_SUS5"),
302*4882a593Smuzhiyun PINCTRL_PIN(21, "SEC_GPIO_SUS11"),
303*4882a593Smuzhiyun PINCTRL_PIN(22, "GPIO_SUS4"),
304*4882a593Smuzhiyun PINCTRL_PIN(23, "SEC_GPIO_SUS8"),
305*4882a593Smuzhiyun PINCTRL_PIN(24, "GPIO_SUS2"),
306*4882a593Smuzhiyun PINCTRL_PIN(25, "GPIO_SUS6"),
307*4882a593Smuzhiyun PINCTRL_PIN(26, "CX_PREQ_B"),
308*4882a593Smuzhiyun PINCTRL_PIN(27, "SEC_GPIO_SUS9"),
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun PINCTRL_PIN(30, "TRST_B"),
311*4882a593Smuzhiyun PINCTRL_PIN(31, "TCK"),
312*4882a593Smuzhiyun PINCTRL_PIN(32, "PROCHOT_B"),
313*4882a593Smuzhiyun PINCTRL_PIN(33, "SVIDO_DATA"),
314*4882a593Smuzhiyun PINCTRL_PIN(34, "TMS"),
315*4882a593Smuzhiyun PINCTRL_PIN(35, "CX_PRDY_B_2"),
316*4882a593Smuzhiyun PINCTRL_PIN(36, "TDO_2"),
317*4882a593Smuzhiyun PINCTRL_PIN(37, "CX_PRDY_B"),
318*4882a593Smuzhiyun PINCTRL_PIN(38, "SVIDO_ALERT_B"),
319*4882a593Smuzhiyun PINCTRL_PIN(39, "TDO"),
320*4882a593Smuzhiyun PINCTRL_PIN(40, "SVIDO_CLK"),
321*4882a593Smuzhiyun PINCTRL_PIN(41, "TDI"),
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun PINCTRL_PIN(45, "GP_CAMERASB_05"),
324*4882a593Smuzhiyun PINCTRL_PIN(46, "GP_CAMERASB_02"),
325*4882a593Smuzhiyun PINCTRL_PIN(47, "GP_CAMERASB_08"),
326*4882a593Smuzhiyun PINCTRL_PIN(48, "GP_CAMERASB_00"),
327*4882a593Smuzhiyun PINCTRL_PIN(49, "GP_CAMERASB_06"),
328*4882a593Smuzhiyun PINCTRL_PIN(50, "GP_CAMERASB_10"),
329*4882a593Smuzhiyun PINCTRL_PIN(51, "GP_CAMERASB_03"),
330*4882a593Smuzhiyun PINCTRL_PIN(52, "GP_CAMERASB_09"),
331*4882a593Smuzhiyun PINCTRL_PIN(53, "GP_CAMERASB_01"),
332*4882a593Smuzhiyun PINCTRL_PIN(54, "GP_CAMERASB_07"),
333*4882a593Smuzhiyun PINCTRL_PIN(55, "GP_CAMERASB_11"),
334*4882a593Smuzhiyun PINCTRL_PIN(56, "GP_CAMERASB_04"),
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun PINCTRL_PIN(60, "PANEL0_BKLTEN"),
337*4882a593Smuzhiyun PINCTRL_PIN(61, "HV_DDI0_HPD"),
338*4882a593Smuzhiyun PINCTRL_PIN(62, "HV_DDI2_DDC_SDA"),
339*4882a593Smuzhiyun PINCTRL_PIN(63, "PANEL1_BKLTCTL"),
340*4882a593Smuzhiyun PINCTRL_PIN(64, "HV_DDI1_HPD"),
341*4882a593Smuzhiyun PINCTRL_PIN(65, "PANEL0_BKLTCTL"),
342*4882a593Smuzhiyun PINCTRL_PIN(66, "HV_DDI0_DDC_SDA"),
343*4882a593Smuzhiyun PINCTRL_PIN(67, "HV_DDI2_DDC_SCL"),
344*4882a593Smuzhiyun PINCTRL_PIN(68, "HV_DDI2_HPD"),
345*4882a593Smuzhiyun PINCTRL_PIN(69, "PANEL1_VDDEN"),
346*4882a593Smuzhiyun PINCTRL_PIN(70, "PANEL1_BKLTEN"),
347*4882a593Smuzhiyun PINCTRL_PIN(71, "HV_DDI0_DDC_SCL"),
348*4882a593Smuzhiyun PINCTRL_PIN(72, "PANEL0_VDDEN"),
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun static const struct intel_padgroup north_gpps[] = {
352*4882a593Smuzhiyun CHV_GPP(0, 8),
353*4882a593Smuzhiyun CHV_GPP(15, 27),
354*4882a593Smuzhiyun CHV_GPP(30, 41),
355*4882a593Smuzhiyun CHV_GPP(45, 56),
356*4882a593Smuzhiyun CHV_GPP(60, 72),
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /*
360*4882a593Smuzhiyun * North community can generate GPIO interrupts only for the first 8
361*4882a593Smuzhiyun * interrupts. The upper half (8-15) can only be used to trigger GPEs.
362*4882a593Smuzhiyun */
363*4882a593Smuzhiyun static const struct intel_community north_communities[] = {
364*4882a593Smuzhiyun CHV_COMMUNITY(north_gpps, 8, 0x92),
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data north_soc_data = {
368*4882a593Smuzhiyun .uid = "2",
369*4882a593Smuzhiyun .pins = north_pins,
370*4882a593Smuzhiyun .npins = ARRAY_SIZE(north_pins),
371*4882a593Smuzhiyun .communities = north_communities,
372*4882a593Smuzhiyun .ncommunities = ARRAY_SIZE(north_communities),
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static const struct pinctrl_pin_desc east_pins[] = {
376*4882a593Smuzhiyun PINCTRL_PIN(0, "PMU_SLP_S3_B"),
377*4882a593Smuzhiyun PINCTRL_PIN(1, "PMU_BATLOW_B"),
378*4882a593Smuzhiyun PINCTRL_PIN(2, "SUS_STAT_B"),
379*4882a593Smuzhiyun PINCTRL_PIN(3, "PMU_SLP_S0IX_B"),
380*4882a593Smuzhiyun PINCTRL_PIN(4, "PMU_AC_PRESENT"),
381*4882a593Smuzhiyun PINCTRL_PIN(5, "PMU_PLTRST_B"),
382*4882a593Smuzhiyun PINCTRL_PIN(6, "PMU_SUSCLK"),
383*4882a593Smuzhiyun PINCTRL_PIN(7, "PMU_SLP_LAN_B"),
384*4882a593Smuzhiyun PINCTRL_PIN(8, "PMU_PWRBTN_B"),
385*4882a593Smuzhiyun PINCTRL_PIN(9, "PMU_SLP_S4_B"),
386*4882a593Smuzhiyun PINCTRL_PIN(10, "PMU_WAKE_B"),
387*4882a593Smuzhiyun PINCTRL_PIN(11, "PMU_WAKE_LAN_B"),
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun PINCTRL_PIN(15, "MF_ISH_GPIO_3"),
390*4882a593Smuzhiyun PINCTRL_PIN(16, "MF_ISH_GPIO_7"),
391*4882a593Smuzhiyun PINCTRL_PIN(17, "MF_ISH_I2C1_SCL"),
392*4882a593Smuzhiyun PINCTRL_PIN(18, "MF_ISH_GPIO_1"),
393*4882a593Smuzhiyun PINCTRL_PIN(19, "MF_ISH_GPIO_5"),
394*4882a593Smuzhiyun PINCTRL_PIN(20, "MF_ISH_GPIO_9"),
395*4882a593Smuzhiyun PINCTRL_PIN(21, "MF_ISH_GPIO_0"),
396*4882a593Smuzhiyun PINCTRL_PIN(22, "MF_ISH_GPIO_4"),
397*4882a593Smuzhiyun PINCTRL_PIN(23, "MF_ISH_GPIO_8"),
398*4882a593Smuzhiyun PINCTRL_PIN(24, "MF_ISH_GPIO_2"),
399*4882a593Smuzhiyun PINCTRL_PIN(25, "MF_ISH_GPIO_6"),
400*4882a593Smuzhiyun PINCTRL_PIN(26, "MF_ISH_I2C1_SDA"),
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun static const struct intel_padgroup east_gpps[] = {
404*4882a593Smuzhiyun CHV_GPP(0, 11),
405*4882a593Smuzhiyun CHV_GPP(15, 26),
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun static const struct intel_community east_communities[] = {
409*4882a593Smuzhiyun CHV_COMMUNITY(east_gpps, 16, 0x93),
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data east_soc_data = {
413*4882a593Smuzhiyun .uid = "3",
414*4882a593Smuzhiyun .pins = east_pins,
415*4882a593Smuzhiyun .npins = ARRAY_SIZE(east_pins),
416*4882a593Smuzhiyun .communities = east_communities,
417*4882a593Smuzhiyun .ncommunities = ARRAY_SIZE(east_communities),
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun static const struct pinctrl_pin_desc southeast_pins[] = {
421*4882a593Smuzhiyun PINCTRL_PIN(0, "MF_PLT_CLK0"),
422*4882a593Smuzhiyun PINCTRL_PIN(1, "PWM1"),
423*4882a593Smuzhiyun PINCTRL_PIN(2, "MF_PLT_CLK1"),
424*4882a593Smuzhiyun PINCTRL_PIN(3, "MF_PLT_CLK4"),
425*4882a593Smuzhiyun PINCTRL_PIN(4, "MF_PLT_CLK3"),
426*4882a593Smuzhiyun PINCTRL_PIN(5, "PWM0"),
427*4882a593Smuzhiyun PINCTRL_PIN(6, "MF_PLT_CLK5"),
428*4882a593Smuzhiyun PINCTRL_PIN(7, "MF_PLT_CLK2"),
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun PINCTRL_PIN(15, "SDMMC2_D3_CD_B"),
431*4882a593Smuzhiyun PINCTRL_PIN(16, "SDMMC1_CLK"),
432*4882a593Smuzhiyun PINCTRL_PIN(17, "SDMMC1_D0"),
433*4882a593Smuzhiyun PINCTRL_PIN(18, "SDMMC2_D1"),
434*4882a593Smuzhiyun PINCTRL_PIN(19, "SDMMC2_CLK"),
435*4882a593Smuzhiyun PINCTRL_PIN(20, "SDMMC1_D2"),
436*4882a593Smuzhiyun PINCTRL_PIN(21, "SDMMC2_D2"),
437*4882a593Smuzhiyun PINCTRL_PIN(22, "SDMMC2_CMD"),
438*4882a593Smuzhiyun PINCTRL_PIN(23, "SDMMC1_CMD"),
439*4882a593Smuzhiyun PINCTRL_PIN(24, "SDMMC1_D1"),
440*4882a593Smuzhiyun PINCTRL_PIN(25, "SDMMC2_D0"),
441*4882a593Smuzhiyun PINCTRL_PIN(26, "SDMMC1_D3_CD_B"),
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun PINCTRL_PIN(30, "SDMMC3_D1"),
444*4882a593Smuzhiyun PINCTRL_PIN(31, "SDMMC3_CLK"),
445*4882a593Smuzhiyun PINCTRL_PIN(32, "SDMMC3_D3"),
446*4882a593Smuzhiyun PINCTRL_PIN(33, "SDMMC3_D2"),
447*4882a593Smuzhiyun PINCTRL_PIN(34, "SDMMC3_CMD"),
448*4882a593Smuzhiyun PINCTRL_PIN(35, "SDMMC3_D0"),
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun PINCTRL_PIN(45, "MF_LPC_AD2"),
451*4882a593Smuzhiyun PINCTRL_PIN(46, "LPC_CLKRUNB"),
452*4882a593Smuzhiyun PINCTRL_PIN(47, "MF_LPC_AD0"),
453*4882a593Smuzhiyun PINCTRL_PIN(48, "LPC_FRAMEB"),
454*4882a593Smuzhiyun PINCTRL_PIN(49, "MF_LPC_CLKOUT1"),
455*4882a593Smuzhiyun PINCTRL_PIN(50, "MF_LPC_AD3"),
456*4882a593Smuzhiyun PINCTRL_PIN(51, "MF_LPC_CLKOUT0"),
457*4882a593Smuzhiyun PINCTRL_PIN(52, "MF_LPC_AD1"),
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun PINCTRL_PIN(60, "SPI1_MISO"),
460*4882a593Smuzhiyun PINCTRL_PIN(61, "SPI1_CSO_B"),
461*4882a593Smuzhiyun PINCTRL_PIN(62, "SPI1_CLK"),
462*4882a593Smuzhiyun PINCTRL_PIN(63, "MMC1_D6"),
463*4882a593Smuzhiyun PINCTRL_PIN(64, "SPI1_MOSI"),
464*4882a593Smuzhiyun PINCTRL_PIN(65, "MMC1_D5"),
465*4882a593Smuzhiyun PINCTRL_PIN(66, "SPI1_CS1_B"),
466*4882a593Smuzhiyun PINCTRL_PIN(67, "MMC1_D4_SD_WE"),
467*4882a593Smuzhiyun PINCTRL_PIN(68, "MMC1_D7"),
468*4882a593Smuzhiyun PINCTRL_PIN(69, "MMC1_RCLK"),
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun PINCTRL_PIN(75, "USB_OC1_B"),
471*4882a593Smuzhiyun PINCTRL_PIN(76, "PMU_RESETBUTTON_B"),
472*4882a593Smuzhiyun PINCTRL_PIN(77, "GPIO_ALERT"),
473*4882a593Smuzhiyun PINCTRL_PIN(78, "SDMMC3_PWR_EN_B"),
474*4882a593Smuzhiyun PINCTRL_PIN(79, "ILB_SERIRQ"),
475*4882a593Smuzhiyun PINCTRL_PIN(80, "USB_OC0_B"),
476*4882a593Smuzhiyun PINCTRL_PIN(81, "SDMMC3_CD_B"),
477*4882a593Smuzhiyun PINCTRL_PIN(82, "SPKR"),
478*4882a593Smuzhiyun PINCTRL_PIN(83, "SUSPWRDNACK"),
479*4882a593Smuzhiyun PINCTRL_PIN(84, "SPARE_PIN"),
480*4882a593Smuzhiyun PINCTRL_PIN(85, "SDMMC3_1P8_EN"),
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun static const unsigned southeast_pwm0_pins[] = { 5 };
484*4882a593Smuzhiyun static const unsigned southeast_pwm1_pins[] = { 1 };
485*4882a593Smuzhiyun static const unsigned southeast_sdmmc1_pins[] = {
486*4882a593Smuzhiyun 16, 17, 20, 23, 24, 26, 63, 65, 67, 68, 69,
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun static const unsigned southeast_sdmmc2_pins[] = { 15, 18, 19, 21, 22, 25 };
489*4882a593Smuzhiyun static const unsigned southeast_sdmmc3_pins[] = {
490*4882a593Smuzhiyun 30, 31, 32, 33, 34, 35, 78, 81, 85,
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun static const unsigned southeast_spi1_pins[] = { 60, 61, 62, 64, 66 };
493*4882a593Smuzhiyun static const unsigned southeast_spi2_pins[] = { 2, 3, 4, 6, 7 };
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun static const struct intel_pingroup southeast_groups[] = {
496*4882a593Smuzhiyun PIN_GROUP("pwm0_grp", southeast_pwm0_pins, PINMODE(1, 0)),
497*4882a593Smuzhiyun PIN_GROUP("pwm1_grp", southeast_pwm1_pins, PINMODE(1, 0)),
498*4882a593Smuzhiyun PIN_GROUP("sdmmc1_grp", southeast_sdmmc1_pins, PINMODE(1, 0)),
499*4882a593Smuzhiyun PIN_GROUP("sdmmc2_grp", southeast_sdmmc2_pins, PINMODE(1, 0)),
500*4882a593Smuzhiyun PIN_GROUP("sdmmc3_grp", southeast_sdmmc3_pins, PINMODE(1, 0)),
501*4882a593Smuzhiyun PIN_GROUP("spi1_grp", southeast_spi1_pins, PINMODE(1, 0)),
502*4882a593Smuzhiyun PIN_GROUP("spi2_grp", southeast_spi2_pins, PINMODE(4, 0)),
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static const char * const southeast_pwm0_groups[] = { "pwm0_grp" };
506*4882a593Smuzhiyun static const char * const southeast_pwm1_groups[] = { "pwm1_grp" };
507*4882a593Smuzhiyun static const char * const southeast_sdmmc1_groups[] = { "sdmmc1_grp" };
508*4882a593Smuzhiyun static const char * const southeast_sdmmc2_groups[] = { "sdmmc2_grp" };
509*4882a593Smuzhiyun static const char * const southeast_sdmmc3_groups[] = { "sdmmc3_grp" };
510*4882a593Smuzhiyun static const char * const southeast_spi1_groups[] = { "spi1_grp" };
511*4882a593Smuzhiyun static const char * const southeast_spi2_groups[] = { "spi2_grp" };
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun static const struct intel_function southeast_functions[] = {
514*4882a593Smuzhiyun FUNCTION("pwm0", southeast_pwm0_groups),
515*4882a593Smuzhiyun FUNCTION("pwm1", southeast_pwm1_groups),
516*4882a593Smuzhiyun FUNCTION("sdmmc1", southeast_sdmmc1_groups),
517*4882a593Smuzhiyun FUNCTION("sdmmc2", southeast_sdmmc2_groups),
518*4882a593Smuzhiyun FUNCTION("sdmmc3", southeast_sdmmc3_groups),
519*4882a593Smuzhiyun FUNCTION("spi1", southeast_spi1_groups),
520*4882a593Smuzhiyun FUNCTION("spi2", southeast_spi2_groups),
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static const struct intel_padgroup southeast_gpps[] = {
524*4882a593Smuzhiyun CHV_GPP(0, 7),
525*4882a593Smuzhiyun CHV_GPP(15, 26),
526*4882a593Smuzhiyun CHV_GPP(30, 35),
527*4882a593Smuzhiyun CHV_GPP(45, 52),
528*4882a593Smuzhiyun CHV_GPP(60, 69),
529*4882a593Smuzhiyun CHV_GPP(75, 85),
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun static const struct intel_community southeast_communities[] = {
533*4882a593Smuzhiyun CHV_COMMUNITY(southeast_gpps, 16, 0x94),
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data southeast_soc_data = {
537*4882a593Smuzhiyun .uid = "4",
538*4882a593Smuzhiyun .pins = southeast_pins,
539*4882a593Smuzhiyun .npins = ARRAY_SIZE(southeast_pins),
540*4882a593Smuzhiyun .groups = southeast_groups,
541*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(southeast_groups),
542*4882a593Smuzhiyun .functions = southeast_functions,
543*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(southeast_functions),
544*4882a593Smuzhiyun .communities = southeast_communities,
545*4882a593Smuzhiyun .ncommunities = ARRAY_SIZE(southeast_communities),
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data *chv_soc_data[] = {
549*4882a593Smuzhiyun &southwest_soc_data,
550*4882a593Smuzhiyun &north_soc_data,
551*4882a593Smuzhiyun &east_soc_data,
552*4882a593Smuzhiyun &southeast_soc_data,
553*4882a593Smuzhiyun NULL
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /*
557*4882a593Smuzhiyun * Lock to serialize register accesses
558*4882a593Smuzhiyun *
559*4882a593Smuzhiyun * Due to a silicon issue, a shared lock must be used to prevent
560*4882a593Smuzhiyun * concurrent accesses across the 4 GPIO controllers.
561*4882a593Smuzhiyun *
562*4882a593Smuzhiyun * See Intel Atom Z8000 Processor Series Specification Update (Rev. 005),
563*4882a593Smuzhiyun * errata #CHT34, for further information.
564*4882a593Smuzhiyun */
565*4882a593Smuzhiyun static DEFINE_RAW_SPINLOCK(chv_lock);
566*4882a593Smuzhiyun
chv_pctrl_readl(struct intel_pinctrl * pctrl,unsigned int offset)567*4882a593Smuzhiyun static u32 chv_pctrl_readl(struct intel_pinctrl *pctrl, unsigned int offset)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun const struct intel_community *community = &pctrl->communities[0];
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return readl(community->regs + offset);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
chv_pctrl_writel(struct intel_pinctrl * pctrl,unsigned int offset,u32 value)574*4882a593Smuzhiyun static void chv_pctrl_writel(struct intel_pinctrl *pctrl, unsigned int offset, u32 value)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun const struct intel_community *community = &pctrl->communities[0];
577*4882a593Smuzhiyun void __iomem *reg = community->regs + offset;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /* Write and simple read back to confirm the bus transferring done */
580*4882a593Smuzhiyun writel(value, reg);
581*4882a593Smuzhiyun readl(reg);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
chv_padreg(struct intel_pinctrl * pctrl,unsigned int offset,unsigned int reg)584*4882a593Smuzhiyun static void __iomem *chv_padreg(struct intel_pinctrl *pctrl, unsigned int offset,
585*4882a593Smuzhiyun unsigned int reg)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun const struct intel_community *community = &pctrl->communities[0];
588*4882a593Smuzhiyun unsigned int family_no = offset / MAX_FAMILY_PAD_GPIO_NO;
589*4882a593Smuzhiyun unsigned int pad_no = offset % MAX_FAMILY_PAD_GPIO_NO;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun offset = FAMILY_PAD_REGS_SIZE * family_no + GPIO_REGS_SIZE * pad_no;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun return community->pad_regs + offset + reg;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
chv_readl(struct intel_pinctrl * pctrl,unsigned int pin,unsigned int offset)596*4882a593Smuzhiyun static u32 chv_readl(struct intel_pinctrl *pctrl, unsigned int pin, unsigned int offset)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun return readl(chv_padreg(pctrl, pin, offset));
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
chv_writel(struct intel_pinctrl * pctrl,unsigned int pin,unsigned int offset,u32 value)601*4882a593Smuzhiyun static void chv_writel(struct intel_pinctrl *pctrl, unsigned int pin, unsigned int offset, u32 value)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun void __iomem *reg = chv_padreg(pctrl, pin, offset);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* Write and simple read back to confirm the bus transferring done */
606*4882a593Smuzhiyun writel(value, reg);
607*4882a593Smuzhiyun readl(reg);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* When Pad Cfg is locked, driver can only change GPIOTXState or GPIORXState */
chv_pad_locked(struct intel_pinctrl * pctrl,unsigned int offset)611*4882a593Smuzhiyun static bool chv_pad_locked(struct intel_pinctrl *pctrl, unsigned int offset)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun return chv_readl(pctrl, offset, CHV_PADCTRL1) & CHV_PADCTRL1_CFGLOCK;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
chv_get_groups_count(struct pinctrl_dev * pctldev)616*4882a593Smuzhiyun static int chv_get_groups_count(struct pinctrl_dev *pctldev)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun return pctrl->soc->ngroups;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
chv_get_group_name(struct pinctrl_dev * pctldev,unsigned int group)623*4882a593Smuzhiyun static const char *chv_get_group_name(struct pinctrl_dev *pctldev,
624*4882a593Smuzhiyun unsigned int group)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun return pctrl->soc->groups[group].name;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
chv_get_group_pins(struct pinctrl_dev * pctldev,unsigned int group,const unsigned int ** pins,unsigned int * npins)631*4882a593Smuzhiyun static int chv_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group,
632*4882a593Smuzhiyun const unsigned int **pins, unsigned int *npins)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun *pins = pctrl->soc->groups[group].pins;
637*4882a593Smuzhiyun *npins = pctrl->soc->groups[group].npins;
638*4882a593Smuzhiyun return 0;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
chv_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned int offset)641*4882a593Smuzhiyun static void chv_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
642*4882a593Smuzhiyun unsigned int offset)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
645*4882a593Smuzhiyun unsigned long flags;
646*4882a593Smuzhiyun u32 ctrl0, ctrl1;
647*4882a593Smuzhiyun bool locked;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun ctrl0 = chv_readl(pctrl, offset, CHV_PADCTRL0);
652*4882a593Smuzhiyun ctrl1 = chv_readl(pctrl, offset, CHV_PADCTRL1);
653*4882a593Smuzhiyun locked = chv_pad_locked(pctrl, offset);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (ctrl0 & CHV_PADCTRL0_GPIOEN) {
658*4882a593Smuzhiyun seq_puts(s, "GPIO ");
659*4882a593Smuzhiyun } else {
660*4882a593Smuzhiyun u32 mode;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun mode = ctrl0 & CHV_PADCTRL0_PMODE_MASK;
663*4882a593Smuzhiyun mode >>= CHV_PADCTRL0_PMODE_SHIFT;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun seq_printf(s, "mode %d ", mode);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun seq_printf(s, "0x%08x 0x%08x", ctrl0, ctrl1);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun if (locked)
671*4882a593Smuzhiyun seq_puts(s, " [LOCKED]");
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun static const struct pinctrl_ops chv_pinctrl_ops = {
675*4882a593Smuzhiyun .get_groups_count = chv_get_groups_count,
676*4882a593Smuzhiyun .get_group_name = chv_get_group_name,
677*4882a593Smuzhiyun .get_group_pins = chv_get_group_pins,
678*4882a593Smuzhiyun .pin_dbg_show = chv_pin_dbg_show,
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun
chv_get_functions_count(struct pinctrl_dev * pctldev)681*4882a593Smuzhiyun static int chv_get_functions_count(struct pinctrl_dev *pctldev)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun return pctrl->soc->nfunctions;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
chv_get_function_name(struct pinctrl_dev * pctldev,unsigned int function)688*4882a593Smuzhiyun static const char *chv_get_function_name(struct pinctrl_dev *pctldev,
689*4882a593Smuzhiyun unsigned int function)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun return pctrl->soc->functions[function].name;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
chv_get_function_groups(struct pinctrl_dev * pctldev,unsigned int function,const char * const ** groups,unsigned int * const ngroups)696*4882a593Smuzhiyun static int chv_get_function_groups(struct pinctrl_dev *pctldev,
697*4882a593Smuzhiyun unsigned int function,
698*4882a593Smuzhiyun const char * const **groups,
699*4882a593Smuzhiyun unsigned int * const ngroups)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun *groups = pctrl->soc->functions[function].groups;
704*4882a593Smuzhiyun *ngroups = pctrl->soc->functions[function].ngroups;
705*4882a593Smuzhiyun return 0;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
chv_pinmux_set_mux(struct pinctrl_dev * pctldev,unsigned int function,unsigned int group)708*4882a593Smuzhiyun static int chv_pinmux_set_mux(struct pinctrl_dev *pctldev,
709*4882a593Smuzhiyun unsigned int function, unsigned int group)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
712*4882a593Smuzhiyun const struct intel_pingroup *grp;
713*4882a593Smuzhiyun unsigned long flags;
714*4882a593Smuzhiyun int i;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun grp = &pctrl->soc->groups[group];
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /* Check first that the pad is not locked */
721*4882a593Smuzhiyun for (i = 0; i < grp->npins; i++) {
722*4882a593Smuzhiyun if (chv_pad_locked(pctrl, grp->pins[i])) {
723*4882a593Smuzhiyun dev_warn(pctrl->dev, "unable to set mode for locked pin %u\n",
724*4882a593Smuzhiyun grp->pins[i]);
725*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
726*4882a593Smuzhiyun return -EBUSY;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun for (i = 0; i < grp->npins; i++) {
731*4882a593Smuzhiyun int pin = grp->pins[i];
732*4882a593Smuzhiyun unsigned int mode;
733*4882a593Smuzhiyun bool invert_oe;
734*4882a593Smuzhiyun u32 value;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun /* Check if there is pin-specific config */
737*4882a593Smuzhiyun if (grp->modes)
738*4882a593Smuzhiyun mode = grp->modes[i];
739*4882a593Smuzhiyun else
740*4882a593Smuzhiyun mode = grp->mode;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun /* Extract OE inversion */
743*4882a593Smuzhiyun invert_oe = mode & PINMODE_INVERT_OE;
744*4882a593Smuzhiyun mode &= ~PINMODE_INVERT_OE;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun value = chv_readl(pctrl, pin, CHV_PADCTRL0);
747*4882a593Smuzhiyun /* Disable GPIO mode */
748*4882a593Smuzhiyun value &= ~CHV_PADCTRL0_GPIOEN;
749*4882a593Smuzhiyun /* Set to desired mode */
750*4882a593Smuzhiyun value &= ~CHV_PADCTRL0_PMODE_MASK;
751*4882a593Smuzhiyun value |= mode << CHV_PADCTRL0_PMODE_SHIFT;
752*4882a593Smuzhiyun chv_writel(pctrl, pin, CHV_PADCTRL0, value);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun /* Update for invert_oe */
755*4882a593Smuzhiyun value = chv_readl(pctrl, pin, CHV_PADCTRL1) & ~CHV_PADCTRL1_INVRXTX_MASK;
756*4882a593Smuzhiyun if (invert_oe)
757*4882a593Smuzhiyun value |= CHV_PADCTRL1_INVRXTX_TXENABLE;
758*4882a593Smuzhiyun chv_writel(pctrl, pin, CHV_PADCTRL1, value);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun dev_dbg(pctrl->dev, "configured pin %u mode %u OE %sinverted\n",
761*4882a593Smuzhiyun pin, mode, invert_oe ? "" : "not ");
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun return 0;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
chv_gpio_clear_triggering(struct intel_pinctrl * pctrl,unsigned int offset)769*4882a593Smuzhiyun static void chv_gpio_clear_triggering(struct intel_pinctrl *pctrl,
770*4882a593Smuzhiyun unsigned int offset)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun u32 invrxtx_mask = CHV_PADCTRL1_INVRXTX_MASK;
773*4882a593Smuzhiyun u32 value;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /*
776*4882a593Smuzhiyun * One some devices the GPIO should output the inverted value from what
777*4882a593Smuzhiyun * device-drivers / ACPI code expects (inverted external buffer?). The
778*4882a593Smuzhiyun * BIOS makes this work by setting the CHV_PADCTRL1_INVRXTX_TXDATA flag,
779*4882a593Smuzhiyun * preserve this flag if the pin is already setup as GPIO.
780*4882a593Smuzhiyun */
781*4882a593Smuzhiyun value = chv_readl(pctrl, offset, CHV_PADCTRL0);
782*4882a593Smuzhiyun if (value & CHV_PADCTRL0_GPIOEN)
783*4882a593Smuzhiyun invrxtx_mask &= ~CHV_PADCTRL1_INVRXTX_TXDATA;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun value = chv_readl(pctrl, offset, CHV_PADCTRL1);
786*4882a593Smuzhiyun value &= ~CHV_PADCTRL1_INTWAKECFG_MASK;
787*4882a593Smuzhiyun value &= ~invrxtx_mask;
788*4882a593Smuzhiyun chv_writel(pctrl, offset, CHV_PADCTRL1, value);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
chv_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)791*4882a593Smuzhiyun static int chv_gpio_request_enable(struct pinctrl_dev *pctldev,
792*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
793*4882a593Smuzhiyun unsigned int offset)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
796*4882a593Smuzhiyun unsigned long flags;
797*4882a593Smuzhiyun u32 value;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun if (chv_pad_locked(pctrl, offset)) {
802*4882a593Smuzhiyun value = chv_readl(pctrl, offset, CHV_PADCTRL0);
803*4882a593Smuzhiyun if (!(value & CHV_PADCTRL0_GPIOEN)) {
804*4882a593Smuzhiyun /* Locked so cannot enable */
805*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
806*4882a593Smuzhiyun return -EBUSY;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun } else {
809*4882a593Smuzhiyun struct intel_community_context *cctx = &pctrl->context.communities[0];
810*4882a593Smuzhiyun int i;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun /* Reset the interrupt mapping */
813*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cctx->intr_lines); i++) {
814*4882a593Smuzhiyun if (cctx->intr_lines[i] == offset) {
815*4882a593Smuzhiyun cctx->intr_lines[i] = 0;
816*4882a593Smuzhiyun break;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun /* Disable interrupt generation */
821*4882a593Smuzhiyun chv_gpio_clear_triggering(pctrl, offset);
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun value = chv_readl(pctrl, offset, CHV_PADCTRL0);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun /*
826*4882a593Smuzhiyun * If the pin is in HiZ mode (both TX and RX buffers are
827*4882a593Smuzhiyun * disabled) we turn it to be input now.
828*4882a593Smuzhiyun */
829*4882a593Smuzhiyun if ((value & CHV_PADCTRL0_GPIOCFG_MASK) ==
830*4882a593Smuzhiyun (CHV_PADCTRL0_GPIOCFG_HIZ << CHV_PADCTRL0_GPIOCFG_SHIFT)) {
831*4882a593Smuzhiyun value &= ~CHV_PADCTRL0_GPIOCFG_MASK;
832*4882a593Smuzhiyun value |= CHV_PADCTRL0_GPIOCFG_GPI << CHV_PADCTRL0_GPIOCFG_SHIFT;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun /* Switch to a GPIO mode */
836*4882a593Smuzhiyun value |= CHV_PADCTRL0_GPIOEN;
837*4882a593Smuzhiyun chv_writel(pctrl, offset, CHV_PADCTRL0, value);
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun return 0;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
chv_gpio_disable_free(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)845*4882a593Smuzhiyun static void chv_gpio_disable_free(struct pinctrl_dev *pctldev,
846*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
847*4882a593Smuzhiyun unsigned int offset)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
850*4882a593Smuzhiyun unsigned long flags;
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun if (!chv_pad_locked(pctrl, offset))
855*4882a593Smuzhiyun chv_gpio_clear_triggering(pctrl, offset);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
chv_gpio_set_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset,bool input)860*4882a593Smuzhiyun static int chv_gpio_set_direction(struct pinctrl_dev *pctldev,
861*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
862*4882a593Smuzhiyun unsigned int offset, bool input)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
865*4882a593Smuzhiyun unsigned long flags;
866*4882a593Smuzhiyun u32 ctrl0;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun ctrl0 = chv_readl(pctrl, offset, CHV_PADCTRL0) & ~CHV_PADCTRL0_GPIOCFG_MASK;
871*4882a593Smuzhiyun if (input)
872*4882a593Smuzhiyun ctrl0 |= CHV_PADCTRL0_GPIOCFG_GPI << CHV_PADCTRL0_GPIOCFG_SHIFT;
873*4882a593Smuzhiyun else
874*4882a593Smuzhiyun ctrl0 |= CHV_PADCTRL0_GPIOCFG_GPO << CHV_PADCTRL0_GPIOCFG_SHIFT;
875*4882a593Smuzhiyun chv_writel(pctrl, offset, CHV_PADCTRL0, ctrl0);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun return 0;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun static const struct pinmux_ops chv_pinmux_ops = {
883*4882a593Smuzhiyun .get_functions_count = chv_get_functions_count,
884*4882a593Smuzhiyun .get_function_name = chv_get_function_name,
885*4882a593Smuzhiyun .get_function_groups = chv_get_function_groups,
886*4882a593Smuzhiyun .set_mux = chv_pinmux_set_mux,
887*4882a593Smuzhiyun .gpio_request_enable = chv_gpio_request_enable,
888*4882a593Smuzhiyun .gpio_disable_free = chv_gpio_disable_free,
889*4882a593Smuzhiyun .gpio_set_direction = chv_gpio_set_direction,
890*4882a593Smuzhiyun };
891*4882a593Smuzhiyun
chv_config_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)892*4882a593Smuzhiyun static int chv_config_get(struct pinctrl_dev *pctldev, unsigned int pin,
893*4882a593Smuzhiyun unsigned long *config)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
896*4882a593Smuzhiyun enum pin_config_param param = pinconf_to_config_param(*config);
897*4882a593Smuzhiyun unsigned long flags;
898*4882a593Smuzhiyun u32 ctrl0, ctrl1;
899*4882a593Smuzhiyun u16 arg = 0;
900*4882a593Smuzhiyun u32 term;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
903*4882a593Smuzhiyun ctrl0 = chv_readl(pctrl, pin, CHV_PADCTRL0);
904*4882a593Smuzhiyun ctrl1 = chv_readl(pctrl, pin, CHV_PADCTRL1);
905*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun term = (ctrl0 & CHV_PADCTRL0_TERM_MASK) >> CHV_PADCTRL0_TERM_SHIFT;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun switch (param) {
910*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
911*4882a593Smuzhiyun if (term)
912*4882a593Smuzhiyun return -EINVAL;
913*4882a593Smuzhiyun break;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
916*4882a593Smuzhiyun if (!(ctrl0 & CHV_PADCTRL0_TERM_UP))
917*4882a593Smuzhiyun return -EINVAL;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun switch (term) {
920*4882a593Smuzhiyun case CHV_PADCTRL0_TERM_20K:
921*4882a593Smuzhiyun arg = 20000;
922*4882a593Smuzhiyun break;
923*4882a593Smuzhiyun case CHV_PADCTRL0_TERM_5K:
924*4882a593Smuzhiyun arg = 5000;
925*4882a593Smuzhiyun break;
926*4882a593Smuzhiyun case CHV_PADCTRL0_TERM_1K:
927*4882a593Smuzhiyun arg = 1000;
928*4882a593Smuzhiyun break;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun break;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
934*4882a593Smuzhiyun if (!term || (ctrl0 & CHV_PADCTRL0_TERM_UP))
935*4882a593Smuzhiyun return -EINVAL;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun switch (term) {
938*4882a593Smuzhiyun case CHV_PADCTRL0_TERM_20K:
939*4882a593Smuzhiyun arg = 20000;
940*4882a593Smuzhiyun break;
941*4882a593Smuzhiyun case CHV_PADCTRL0_TERM_5K:
942*4882a593Smuzhiyun arg = 5000;
943*4882a593Smuzhiyun break;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun break;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_OPEN_DRAIN:
949*4882a593Smuzhiyun if (!(ctrl1 & CHV_PADCTRL1_ODEN))
950*4882a593Smuzhiyun return -EINVAL;
951*4882a593Smuzhiyun break;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun case PIN_CONFIG_BIAS_HIGH_IMPEDANCE: {
954*4882a593Smuzhiyun u32 cfg;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun cfg = ctrl0 & CHV_PADCTRL0_GPIOCFG_MASK;
957*4882a593Smuzhiyun cfg >>= CHV_PADCTRL0_GPIOCFG_SHIFT;
958*4882a593Smuzhiyun if (cfg != CHV_PADCTRL0_GPIOCFG_HIZ)
959*4882a593Smuzhiyun return -EINVAL;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun break;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun default:
965*4882a593Smuzhiyun return -ENOTSUPP;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, arg);
969*4882a593Smuzhiyun return 0;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
chv_config_set_pull(struct intel_pinctrl * pctrl,unsigned int pin,enum pin_config_param param,u32 arg)972*4882a593Smuzhiyun static int chv_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin,
973*4882a593Smuzhiyun enum pin_config_param param, u32 arg)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun unsigned long flags;
976*4882a593Smuzhiyun u32 ctrl0, pull;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
979*4882a593Smuzhiyun ctrl0 = chv_readl(pctrl, pin, CHV_PADCTRL0);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun switch (param) {
982*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
983*4882a593Smuzhiyun ctrl0 &= ~(CHV_PADCTRL0_TERM_MASK | CHV_PADCTRL0_TERM_UP);
984*4882a593Smuzhiyun break;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
987*4882a593Smuzhiyun ctrl0 &= ~(CHV_PADCTRL0_TERM_MASK | CHV_PADCTRL0_TERM_UP);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun switch (arg) {
990*4882a593Smuzhiyun case 1000:
991*4882a593Smuzhiyun /* For 1k there is only pull up */
992*4882a593Smuzhiyun pull = CHV_PADCTRL0_TERM_1K << CHV_PADCTRL0_TERM_SHIFT;
993*4882a593Smuzhiyun break;
994*4882a593Smuzhiyun case 5000:
995*4882a593Smuzhiyun pull = CHV_PADCTRL0_TERM_5K << CHV_PADCTRL0_TERM_SHIFT;
996*4882a593Smuzhiyun break;
997*4882a593Smuzhiyun case 20000:
998*4882a593Smuzhiyun pull = CHV_PADCTRL0_TERM_20K << CHV_PADCTRL0_TERM_SHIFT;
999*4882a593Smuzhiyun break;
1000*4882a593Smuzhiyun default:
1001*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1002*4882a593Smuzhiyun return -EINVAL;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun ctrl0 |= CHV_PADCTRL0_TERM_UP | pull;
1006*4882a593Smuzhiyun break;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
1009*4882a593Smuzhiyun ctrl0 &= ~(CHV_PADCTRL0_TERM_MASK | CHV_PADCTRL0_TERM_UP);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun switch (arg) {
1012*4882a593Smuzhiyun case 5000:
1013*4882a593Smuzhiyun pull = CHV_PADCTRL0_TERM_5K << CHV_PADCTRL0_TERM_SHIFT;
1014*4882a593Smuzhiyun break;
1015*4882a593Smuzhiyun case 20000:
1016*4882a593Smuzhiyun pull = CHV_PADCTRL0_TERM_20K << CHV_PADCTRL0_TERM_SHIFT;
1017*4882a593Smuzhiyun break;
1018*4882a593Smuzhiyun default:
1019*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1020*4882a593Smuzhiyun return -EINVAL;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun ctrl0 |= pull;
1024*4882a593Smuzhiyun break;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun default:
1027*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1028*4882a593Smuzhiyun return -EINVAL;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun chv_writel(pctrl, pin, CHV_PADCTRL0, ctrl0);
1032*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun return 0;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
chv_config_set_oden(struct intel_pinctrl * pctrl,unsigned int pin,bool enable)1037*4882a593Smuzhiyun static int chv_config_set_oden(struct intel_pinctrl *pctrl, unsigned int pin,
1038*4882a593Smuzhiyun bool enable)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun unsigned long flags;
1041*4882a593Smuzhiyun u32 ctrl1;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
1044*4882a593Smuzhiyun ctrl1 = chv_readl(pctrl, pin, CHV_PADCTRL1);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun if (enable)
1047*4882a593Smuzhiyun ctrl1 |= CHV_PADCTRL1_ODEN;
1048*4882a593Smuzhiyun else
1049*4882a593Smuzhiyun ctrl1 &= ~CHV_PADCTRL1_ODEN;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun chv_writel(pctrl, pin, CHV_PADCTRL1, ctrl1);
1052*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun return 0;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun
chv_config_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int nconfigs)1057*4882a593Smuzhiyun static int chv_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
1058*4882a593Smuzhiyun unsigned long *configs, unsigned int nconfigs)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
1061*4882a593Smuzhiyun enum pin_config_param param;
1062*4882a593Smuzhiyun int i, ret;
1063*4882a593Smuzhiyun u32 arg;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun if (chv_pad_locked(pctrl, pin))
1066*4882a593Smuzhiyun return -EBUSY;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun for (i = 0; i < nconfigs; i++) {
1069*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
1070*4882a593Smuzhiyun arg = pinconf_to_config_argument(configs[i]);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun switch (param) {
1073*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
1074*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
1075*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
1076*4882a593Smuzhiyun ret = chv_config_set_pull(pctrl, pin, param, arg);
1077*4882a593Smuzhiyun if (ret)
1078*4882a593Smuzhiyun return ret;
1079*4882a593Smuzhiyun break;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_PUSH_PULL:
1082*4882a593Smuzhiyun ret = chv_config_set_oden(pctrl, pin, false);
1083*4882a593Smuzhiyun if (ret)
1084*4882a593Smuzhiyun return ret;
1085*4882a593Smuzhiyun break;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_OPEN_DRAIN:
1088*4882a593Smuzhiyun ret = chv_config_set_oden(pctrl, pin, true);
1089*4882a593Smuzhiyun if (ret)
1090*4882a593Smuzhiyun return ret;
1091*4882a593Smuzhiyun break;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun default:
1094*4882a593Smuzhiyun return -ENOTSUPP;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun dev_dbg(pctrl->dev, "pin %d set config %d arg %u\n", pin,
1098*4882a593Smuzhiyun param, arg);
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun return 0;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
chv_config_group_get(struct pinctrl_dev * pctldev,unsigned int group,unsigned long * config)1104*4882a593Smuzhiyun static int chv_config_group_get(struct pinctrl_dev *pctldev,
1105*4882a593Smuzhiyun unsigned int group,
1106*4882a593Smuzhiyun unsigned long *config)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun const unsigned int *pins;
1109*4882a593Smuzhiyun unsigned int npins;
1110*4882a593Smuzhiyun int ret;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun ret = chv_get_group_pins(pctldev, group, &pins, &npins);
1113*4882a593Smuzhiyun if (ret)
1114*4882a593Smuzhiyun return ret;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun ret = chv_config_get(pctldev, pins[0], config);
1117*4882a593Smuzhiyun if (ret)
1118*4882a593Smuzhiyun return ret;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun return 0;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun
chv_config_group_set(struct pinctrl_dev * pctldev,unsigned int group,unsigned long * configs,unsigned int num_configs)1123*4882a593Smuzhiyun static int chv_config_group_set(struct pinctrl_dev *pctldev,
1124*4882a593Smuzhiyun unsigned int group, unsigned long *configs,
1125*4882a593Smuzhiyun unsigned int num_configs)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun const unsigned int *pins;
1128*4882a593Smuzhiyun unsigned int npins;
1129*4882a593Smuzhiyun int i, ret;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun ret = chv_get_group_pins(pctldev, group, &pins, &npins);
1132*4882a593Smuzhiyun if (ret)
1133*4882a593Smuzhiyun return ret;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun for (i = 0; i < npins; i++) {
1136*4882a593Smuzhiyun ret = chv_config_set(pctldev, pins[i], configs, num_configs);
1137*4882a593Smuzhiyun if (ret)
1138*4882a593Smuzhiyun return ret;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun return 0;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun static const struct pinconf_ops chv_pinconf_ops = {
1145*4882a593Smuzhiyun .is_generic = true,
1146*4882a593Smuzhiyun .pin_config_set = chv_config_set,
1147*4882a593Smuzhiyun .pin_config_get = chv_config_get,
1148*4882a593Smuzhiyun .pin_config_group_get = chv_config_group_get,
1149*4882a593Smuzhiyun .pin_config_group_set = chv_config_group_set,
1150*4882a593Smuzhiyun };
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun static struct pinctrl_desc chv_pinctrl_desc = {
1153*4882a593Smuzhiyun .pctlops = &chv_pinctrl_ops,
1154*4882a593Smuzhiyun .pmxops = &chv_pinmux_ops,
1155*4882a593Smuzhiyun .confops = &chv_pinconf_ops,
1156*4882a593Smuzhiyun .owner = THIS_MODULE,
1157*4882a593Smuzhiyun };
1158*4882a593Smuzhiyun
chv_gpio_get(struct gpio_chip * chip,unsigned int offset)1159*4882a593Smuzhiyun static int chv_gpio_get(struct gpio_chip *chip, unsigned int offset)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
1162*4882a593Smuzhiyun unsigned long flags;
1163*4882a593Smuzhiyun u32 ctrl0, cfg;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
1166*4882a593Smuzhiyun ctrl0 = chv_readl(pctrl, offset, CHV_PADCTRL0);
1167*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun cfg = ctrl0 & CHV_PADCTRL0_GPIOCFG_MASK;
1170*4882a593Smuzhiyun cfg >>= CHV_PADCTRL0_GPIOCFG_SHIFT;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun if (cfg == CHV_PADCTRL0_GPIOCFG_GPO)
1173*4882a593Smuzhiyun return !!(ctrl0 & CHV_PADCTRL0_GPIOTXSTATE);
1174*4882a593Smuzhiyun return !!(ctrl0 & CHV_PADCTRL0_GPIORXSTATE);
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun
chv_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)1177*4882a593Smuzhiyun static void chv_gpio_set(struct gpio_chip *chip, unsigned int offset, int value)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
1180*4882a593Smuzhiyun unsigned long flags;
1181*4882a593Smuzhiyun u32 ctrl0;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun ctrl0 = chv_readl(pctrl, offset, CHV_PADCTRL0);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun if (value)
1188*4882a593Smuzhiyun ctrl0 |= CHV_PADCTRL0_GPIOTXSTATE;
1189*4882a593Smuzhiyun else
1190*4882a593Smuzhiyun ctrl0 &= ~CHV_PADCTRL0_GPIOTXSTATE;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun chv_writel(pctrl, offset, CHV_PADCTRL0, ctrl0);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun
chv_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)1197*4882a593Smuzhiyun static int chv_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
1200*4882a593Smuzhiyun u32 ctrl0, direction;
1201*4882a593Smuzhiyun unsigned long flags;
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
1204*4882a593Smuzhiyun ctrl0 = chv_readl(pctrl, offset, CHV_PADCTRL0);
1205*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun direction = ctrl0 & CHV_PADCTRL0_GPIOCFG_MASK;
1208*4882a593Smuzhiyun direction >>= CHV_PADCTRL0_GPIOCFG_SHIFT;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun if (direction == CHV_PADCTRL0_GPIOCFG_GPO)
1211*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_OUT;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun return GPIO_LINE_DIRECTION_IN;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun
chv_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)1216*4882a593Smuzhiyun static int chv_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun return pinctrl_gpio_direction_input(chip->base + offset);
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
chv_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)1221*4882a593Smuzhiyun static int chv_gpio_direction_output(struct gpio_chip *chip, unsigned int offset,
1222*4882a593Smuzhiyun int value)
1223*4882a593Smuzhiyun {
1224*4882a593Smuzhiyun chv_gpio_set(chip, offset, value);
1225*4882a593Smuzhiyun return pinctrl_gpio_direction_output(chip->base + offset);
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun static const struct gpio_chip chv_gpio_chip = {
1229*4882a593Smuzhiyun .owner = THIS_MODULE,
1230*4882a593Smuzhiyun .request = gpiochip_generic_request,
1231*4882a593Smuzhiyun .free = gpiochip_generic_free,
1232*4882a593Smuzhiyun .get_direction = chv_gpio_get_direction,
1233*4882a593Smuzhiyun .direction_input = chv_gpio_direction_input,
1234*4882a593Smuzhiyun .direction_output = chv_gpio_direction_output,
1235*4882a593Smuzhiyun .get = chv_gpio_get,
1236*4882a593Smuzhiyun .set = chv_gpio_set,
1237*4882a593Smuzhiyun };
1238*4882a593Smuzhiyun
chv_gpio_irq_ack(struct irq_data * d)1239*4882a593Smuzhiyun static void chv_gpio_irq_ack(struct irq_data *d)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1242*4882a593Smuzhiyun struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1243*4882a593Smuzhiyun int pin = irqd_to_hwirq(d);
1244*4882a593Smuzhiyun u32 intr_line;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun raw_spin_lock(&chv_lock);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun intr_line = chv_readl(pctrl, pin, CHV_PADCTRL0);
1249*4882a593Smuzhiyun intr_line &= CHV_PADCTRL0_INTSEL_MASK;
1250*4882a593Smuzhiyun intr_line >>= CHV_PADCTRL0_INTSEL_SHIFT;
1251*4882a593Smuzhiyun chv_pctrl_writel(pctrl, CHV_INTSTAT, BIT(intr_line));
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun raw_spin_unlock(&chv_lock);
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
chv_gpio_irq_mask_unmask(struct irq_data * d,bool mask)1256*4882a593Smuzhiyun static void chv_gpio_irq_mask_unmask(struct irq_data *d, bool mask)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1259*4882a593Smuzhiyun struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1260*4882a593Smuzhiyun int pin = irqd_to_hwirq(d);
1261*4882a593Smuzhiyun u32 value, intr_line;
1262*4882a593Smuzhiyun unsigned long flags;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun intr_line = chv_readl(pctrl, pin, CHV_PADCTRL0);
1267*4882a593Smuzhiyun intr_line &= CHV_PADCTRL0_INTSEL_MASK;
1268*4882a593Smuzhiyun intr_line >>= CHV_PADCTRL0_INTSEL_SHIFT;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun value = chv_pctrl_readl(pctrl, CHV_INTMASK);
1271*4882a593Smuzhiyun if (mask)
1272*4882a593Smuzhiyun value &= ~BIT(intr_line);
1273*4882a593Smuzhiyun else
1274*4882a593Smuzhiyun value |= BIT(intr_line);
1275*4882a593Smuzhiyun chv_pctrl_writel(pctrl, CHV_INTMASK, value);
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
chv_gpio_irq_mask(struct irq_data * d)1280*4882a593Smuzhiyun static void chv_gpio_irq_mask(struct irq_data *d)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun chv_gpio_irq_mask_unmask(d, true);
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun
chv_gpio_irq_unmask(struct irq_data * d)1285*4882a593Smuzhiyun static void chv_gpio_irq_unmask(struct irq_data *d)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun chv_gpio_irq_mask_unmask(d, false);
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
chv_gpio_irq_startup(struct irq_data * d)1290*4882a593Smuzhiyun static unsigned chv_gpio_irq_startup(struct irq_data *d)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun /*
1293*4882a593Smuzhiyun * Check if the interrupt has been requested with 0 as triggering
1294*4882a593Smuzhiyun * type. In that case it is assumed that the current values
1295*4882a593Smuzhiyun * programmed to the hardware are used (e.g BIOS configured
1296*4882a593Smuzhiyun * defaults).
1297*4882a593Smuzhiyun *
1298*4882a593Smuzhiyun * In that case ->irq_set_type() will never be called so we need to
1299*4882a593Smuzhiyun * read back the values from hardware now, set correct flow handler
1300*4882a593Smuzhiyun * and update mappings before the interrupt is being used.
1301*4882a593Smuzhiyun */
1302*4882a593Smuzhiyun if (irqd_get_trigger_type(d) == IRQ_TYPE_NONE) {
1303*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1304*4882a593Smuzhiyun struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1305*4882a593Smuzhiyun struct intel_community_context *cctx = &pctrl->context.communities[0];
1306*4882a593Smuzhiyun unsigned int pin = irqd_to_hwirq(d);
1307*4882a593Smuzhiyun irq_flow_handler_t handler;
1308*4882a593Smuzhiyun unsigned long flags;
1309*4882a593Smuzhiyun u32 intsel, value;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
1312*4882a593Smuzhiyun intsel = chv_readl(pctrl, pin, CHV_PADCTRL0);
1313*4882a593Smuzhiyun intsel &= CHV_PADCTRL0_INTSEL_MASK;
1314*4882a593Smuzhiyun intsel >>= CHV_PADCTRL0_INTSEL_SHIFT;
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun value = chv_readl(pctrl, pin, CHV_PADCTRL1);
1317*4882a593Smuzhiyun if (value & CHV_PADCTRL1_INTWAKECFG_LEVEL)
1318*4882a593Smuzhiyun handler = handle_level_irq;
1319*4882a593Smuzhiyun else
1320*4882a593Smuzhiyun handler = handle_edge_irq;
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun if (!cctx->intr_lines[intsel]) {
1323*4882a593Smuzhiyun irq_set_handler_locked(d, handler);
1324*4882a593Smuzhiyun cctx->intr_lines[intsel] = pin;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun chv_gpio_irq_unmask(d);
1330*4882a593Smuzhiyun return 0;
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun
chv_gpio_irq_type(struct irq_data * d,unsigned int type)1333*4882a593Smuzhiyun static int chv_gpio_irq_type(struct irq_data *d, unsigned int type)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1336*4882a593Smuzhiyun struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1337*4882a593Smuzhiyun struct intel_community_context *cctx = &pctrl->context.communities[0];
1338*4882a593Smuzhiyun unsigned int pin = irqd_to_hwirq(d);
1339*4882a593Smuzhiyun unsigned long flags;
1340*4882a593Smuzhiyun u32 value;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun /*
1345*4882a593Smuzhiyun * Pins which can be used as shared interrupt are configured in
1346*4882a593Smuzhiyun * BIOS. Driver trusts BIOS configurations and assigns different
1347*4882a593Smuzhiyun * handler according to the irq type.
1348*4882a593Smuzhiyun *
1349*4882a593Smuzhiyun * Driver needs to save the mapping between each pin and
1350*4882a593Smuzhiyun * its interrupt line.
1351*4882a593Smuzhiyun * 1. If the pin cfg is locked in BIOS:
1352*4882a593Smuzhiyun * Trust BIOS has programmed IntWakeCfg bits correctly,
1353*4882a593Smuzhiyun * driver just needs to save the mapping.
1354*4882a593Smuzhiyun * 2. If the pin cfg is not locked in BIOS:
1355*4882a593Smuzhiyun * Driver programs the IntWakeCfg bits and save the mapping.
1356*4882a593Smuzhiyun */
1357*4882a593Smuzhiyun if (!chv_pad_locked(pctrl, pin)) {
1358*4882a593Smuzhiyun value = chv_readl(pctrl, pin, CHV_PADCTRL1);
1359*4882a593Smuzhiyun value &= ~CHV_PADCTRL1_INTWAKECFG_MASK;
1360*4882a593Smuzhiyun value &= ~CHV_PADCTRL1_INVRXTX_MASK;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_BOTH) {
1363*4882a593Smuzhiyun if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH)
1364*4882a593Smuzhiyun value |= CHV_PADCTRL1_INTWAKECFG_BOTH;
1365*4882a593Smuzhiyun else if (type & IRQ_TYPE_EDGE_RISING)
1366*4882a593Smuzhiyun value |= CHV_PADCTRL1_INTWAKECFG_RISING;
1367*4882a593Smuzhiyun else if (type & IRQ_TYPE_EDGE_FALLING)
1368*4882a593Smuzhiyun value |= CHV_PADCTRL1_INTWAKECFG_FALLING;
1369*4882a593Smuzhiyun } else if (type & IRQ_TYPE_LEVEL_MASK) {
1370*4882a593Smuzhiyun value |= CHV_PADCTRL1_INTWAKECFG_LEVEL;
1371*4882a593Smuzhiyun if (type & IRQ_TYPE_LEVEL_LOW)
1372*4882a593Smuzhiyun value |= CHV_PADCTRL1_INVRXTX_RXDATA;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun chv_writel(pctrl, pin, CHV_PADCTRL1, value);
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun value = chv_readl(pctrl, pin, CHV_PADCTRL0);
1379*4882a593Smuzhiyun value &= CHV_PADCTRL0_INTSEL_MASK;
1380*4882a593Smuzhiyun value >>= CHV_PADCTRL0_INTSEL_SHIFT;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun cctx->intr_lines[value] = pin;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_BOTH)
1385*4882a593Smuzhiyun irq_set_handler_locked(d, handle_edge_irq);
1386*4882a593Smuzhiyun else if (type & IRQ_TYPE_LEVEL_MASK)
1387*4882a593Smuzhiyun irq_set_handler_locked(d, handle_level_irq);
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun return 0;
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
chv_gpio_irq_handler(struct irq_desc * desc)1394*4882a593Smuzhiyun static void chv_gpio_irq_handler(struct irq_desc *desc)
1395*4882a593Smuzhiyun {
1396*4882a593Smuzhiyun struct gpio_chip *gc = irq_desc_get_handler_data(desc);
1397*4882a593Smuzhiyun struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1398*4882a593Smuzhiyun const struct intel_community *community = &pctrl->communities[0];
1399*4882a593Smuzhiyun struct intel_community_context *cctx = &pctrl->context.communities[0];
1400*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
1401*4882a593Smuzhiyun unsigned long pending;
1402*4882a593Smuzhiyun unsigned long flags;
1403*4882a593Smuzhiyun u32 intr_line;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun chained_irq_enter(chip, desc);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
1408*4882a593Smuzhiyun pending = chv_pctrl_readl(pctrl, CHV_INTSTAT);
1409*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun for_each_set_bit(intr_line, &pending, community->nirqs) {
1412*4882a593Smuzhiyun unsigned int irq, offset;
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun offset = cctx->intr_lines[intr_line];
1415*4882a593Smuzhiyun irq = irq_find_mapping(gc->irq.domain, offset);
1416*4882a593Smuzhiyun generic_handle_irq(irq);
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun chained_irq_exit(chip, desc);
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun /*
1423*4882a593Smuzhiyun * Certain machines seem to hardcode Linux IRQ numbers in their ACPI
1424*4882a593Smuzhiyun * tables. Since we leave GPIOs that are not capable of generating
1425*4882a593Smuzhiyun * interrupts out of the irqdomain the numbering will be different and
1426*4882a593Smuzhiyun * cause devices using the hardcoded IRQ numbers fail. In order not to
1427*4882a593Smuzhiyun * break such machines we will only mask pins from irqdomain if the machine
1428*4882a593Smuzhiyun * is not listed below.
1429*4882a593Smuzhiyun */
1430*4882a593Smuzhiyun static const struct dmi_system_id chv_no_valid_mask[] = {
1431*4882a593Smuzhiyun /* See https://bugzilla.kernel.org/show_bug.cgi?id=194945 */
1432*4882a593Smuzhiyun {
1433*4882a593Smuzhiyun .ident = "Intel_Strago based Chromebooks (All models)",
1434*4882a593Smuzhiyun .matches = {
1435*4882a593Smuzhiyun DMI_MATCH(DMI_SYS_VENDOR, "GOOGLE"),
1436*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_FAMILY, "Intel_Strago"),
1437*4882a593Smuzhiyun },
1438*4882a593Smuzhiyun },
1439*4882a593Smuzhiyun {
1440*4882a593Smuzhiyun .ident = "HP Chromebook 11 G5 (Setzer)",
1441*4882a593Smuzhiyun .matches = {
1442*4882a593Smuzhiyun DMI_MATCH(DMI_SYS_VENDOR, "HP"),
1443*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "Setzer"),
1444*4882a593Smuzhiyun },
1445*4882a593Smuzhiyun },
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun .ident = "Acer Chromebook R11 (Cyan)",
1448*4882a593Smuzhiyun .matches = {
1449*4882a593Smuzhiyun DMI_MATCH(DMI_SYS_VENDOR, "GOOGLE"),
1450*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "Cyan"),
1451*4882a593Smuzhiyun },
1452*4882a593Smuzhiyun },
1453*4882a593Smuzhiyun {
1454*4882a593Smuzhiyun .ident = "Samsung Chromebook 3 (Celes)",
1455*4882a593Smuzhiyun .matches = {
1456*4882a593Smuzhiyun DMI_MATCH(DMI_SYS_VENDOR, "GOOGLE"),
1457*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "Celes"),
1458*4882a593Smuzhiyun },
1459*4882a593Smuzhiyun },
1460*4882a593Smuzhiyun {}
1461*4882a593Smuzhiyun };
1462*4882a593Smuzhiyun
chv_init_irq_valid_mask(struct gpio_chip * chip,unsigned long * valid_mask,unsigned int ngpios)1463*4882a593Smuzhiyun static void chv_init_irq_valid_mask(struct gpio_chip *chip,
1464*4882a593Smuzhiyun unsigned long *valid_mask,
1465*4882a593Smuzhiyun unsigned int ngpios)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
1468*4882a593Smuzhiyun const struct intel_community *community = &pctrl->communities[0];
1469*4882a593Smuzhiyun int i;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun /* Do not add GPIOs that can only generate GPEs to the IRQ domain */
1472*4882a593Smuzhiyun for (i = 0; i < pctrl->soc->npins; i++) {
1473*4882a593Smuzhiyun const struct pinctrl_pin_desc *desc;
1474*4882a593Smuzhiyun u32 intsel;
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun desc = &pctrl->soc->pins[i];
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun intsel = chv_readl(pctrl, desc->number, CHV_PADCTRL0);
1479*4882a593Smuzhiyun intsel &= CHV_PADCTRL0_INTSEL_MASK;
1480*4882a593Smuzhiyun intsel >>= CHV_PADCTRL0_INTSEL_SHIFT;
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun if (intsel >= community->nirqs)
1483*4882a593Smuzhiyun clear_bit(desc->number, valid_mask);
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun
chv_gpio_irq_init_hw(struct gpio_chip * chip)1487*4882a593Smuzhiyun static int chv_gpio_irq_init_hw(struct gpio_chip *chip)
1488*4882a593Smuzhiyun {
1489*4882a593Smuzhiyun struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
1490*4882a593Smuzhiyun const struct intel_community *community = &pctrl->communities[0];
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun /*
1493*4882a593Smuzhiyun * The same set of machines in chv_no_valid_mask[] have incorrectly
1494*4882a593Smuzhiyun * configured GPIOs that generate spurious interrupts so we use
1495*4882a593Smuzhiyun * this same list to apply another quirk for them.
1496*4882a593Smuzhiyun *
1497*4882a593Smuzhiyun * See also https://bugzilla.kernel.org/show_bug.cgi?id=197953.
1498*4882a593Smuzhiyun */
1499*4882a593Smuzhiyun if (!pctrl->chip.irq.init_valid_mask) {
1500*4882a593Smuzhiyun /*
1501*4882a593Smuzhiyun * Mask all interrupts the community is able to generate
1502*4882a593Smuzhiyun * but leave the ones that can only generate GPEs unmasked.
1503*4882a593Smuzhiyun */
1504*4882a593Smuzhiyun chv_pctrl_writel(pctrl, CHV_INTMASK, GENMASK(31, community->nirqs));
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun /* Clear all interrupts */
1508*4882a593Smuzhiyun chv_pctrl_writel(pctrl, CHV_INTSTAT, 0xffff);
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun return 0;
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun
chv_gpio_add_pin_ranges(struct gpio_chip * chip)1513*4882a593Smuzhiyun static int chv_gpio_add_pin_ranges(struct gpio_chip *chip)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
1516*4882a593Smuzhiyun const struct intel_community *community = &pctrl->communities[0];
1517*4882a593Smuzhiyun const struct intel_padgroup *gpp;
1518*4882a593Smuzhiyun int ret, i;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun for (i = 0; i < community->ngpps; i++) {
1521*4882a593Smuzhiyun gpp = &community->gpps[i];
1522*4882a593Smuzhiyun ret = gpiochip_add_pin_range(chip, dev_name(pctrl->dev),
1523*4882a593Smuzhiyun gpp->base, gpp->base,
1524*4882a593Smuzhiyun gpp->size);
1525*4882a593Smuzhiyun if (ret) {
1526*4882a593Smuzhiyun dev_err(pctrl->dev, "failed to add GPIO pin range\n");
1527*4882a593Smuzhiyun return ret;
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun return 0;
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun
chv_gpio_probe(struct intel_pinctrl * pctrl,int irq)1534*4882a593Smuzhiyun static int chv_gpio_probe(struct intel_pinctrl *pctrl, int irq)
1535*4882a593Smuzhiyun {
1536*4882a593Smuzhiyun const struct intel_community *community = &pctrl->communities[0];
1537*4882a593Smuzhiyun const struct intel_padgroup *gpp;
1538*4882a593Smuzhiyun struct gpio_chip *chip = &pctrl->chip;
1539*4882a593Smuzhiyun bool need_valid_mask = !dmi_check_system(chv_no_valid_mask);
1540*4882a593Smuzhiyun int ret, i, irq_base;
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun *chip = chv_gpio_chip;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun chip->ngpio = pctrl->soc->pins[pctrl->soc->npins - 1].number + 1;
1545*4882a593Smuzhiyun chip->label = dev_name(pctrl->dev);
1546*4882a593Smuzhiyun chip->add_pin_ranges = chv_gpio_add_pin_ranges;
1547*4882a593Smuzhiyun chip->parent = pctrl->dev;
1548*4882a593Smuzhiyun chip->base = -1;
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun pctrl->irq = irq;
1551*4882a593Smuzhiyun pctrl->irqchip.name = "chv-gpio";
1552*4882a593Smuzhiyun pctrl->irqchip.irq_startup = chv_gpio_irq_startup;
1553*4882a593Smuzhiyun pctrl->irqchip.irq_ack = chv_gpio_irq_ack;
1554*4882a593Smuzhiyun pctrl->irqchip.irq_mask = chv_gpio_irq_mask;
1555*4882a593Smuzhiyun pctrl->irqchip.irq_unmask = chv_gpio_irq_unmask;
1556*4882a593Smuzhiyun pctrl->irqchip.irq_set_type = chv_gpio_irq_type;
1557*4882a593Smuzhiyun pctrl->irqchip.flags = IRQCHIP_SKIP_SET_WAKE;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun chip->irq.chip = &pctrl->irqchip;
1560*4882a593Smuzhiyun chip->irq.init_hw = chv_gpio_irq_init_hw;
1561*4882a593Smuzhiyun chip->irq.parent_handler = chv_gpio_irq_handler;
1562*4882a593Smuzhiyun chip->irq.num_parents = 1;
1563*4882a593Smuzhiyun chip->irq.parents = &pctrl->irq;
1564*4882a593Smuzhiyun chip->irq.default_type = IRQ_TYPE_NONE;
1565*4882a593Smuzhiyun chip->irq.handler = handle_bad_irq;
1566*4882a593Smuzhiyun if (need_valid_mask) {
1567*4882a593Smuzhiyun chip->irq.init_valid_mask = chv_init_irq_valid_mask;
1568*4882a593Smuzhiyun } else {
1569*4882a593Smuzhiyun irq_base = devm_irq_alloc_descs(pctrl->dev, -1, 0,
1570*4882a593Smuzhiyun pctrl->soc->npins, NUMA_NO_NODE);
1571*4882a593Smuzhiyun if (irq_base < 0) {
1572*4882a593Smuzhiyun dev_err(pctrl->dev, "Failed to allocate IRQ numbers\n");
1573*4882a593Smuzhiyun return irq_base;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun ret = devm_gpiochip_add_data(pctrl->dev, chip, pctrl);
1578*4882a593Smuzhiyun if (ret) {
1579*4882a593Smuzhiyun dev_err(pctrl->dev, "Failed to register gpiochip\n");
1580*4882a593Smuzhiyun return ret;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun if (!need_valid_mask) {
1584*4882a593Smuzhiyun for (i = 0; i < community->ngpps; i++) {
1585*4882a593Smuzhiyun gpp = &community->gpps[i];
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun irq_domain_associate_many(chip->irq.domain, irq_base,
1588*4882a593Smuzhiyun gpp->base, gpp->size);
1589*4882a593Smuzhiyun irq_base += gpp->size;
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun return 0;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun
chv_pinctrl_mmio_access_handler(u32 function,acpi_physical_address address,u32 bits,u64 * value,void * handler_context,void * region_context)1596*4882a593Smuzhiyun static acpi_status chv_pinctrl_mmio_access_handler(u32 function,
1597*4882a593Smuzhiyun acpi_physical_address address, u32 bits, u64 *value,
1598*4882a593Smuzhiyun void *handler_context, void *region_context)
1599*4882a593Smuzhiyun {
1600*4882a593Smuzhiyun struct intel_pinctrl *pctrl = region_context;
1601*4882a593Smuzhiyun unsigned long flags;
1602*4882a593Smuzhiyun acpi_status ret = AE_OK;
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun if (function == ACPI_WRITE)
1607*4882a593Smuzhiyun chv_pctrl_writel(pctrl, address, *value);
1608*4882a593Smuzhiyun else if (function == ACPI_READ)
1609*4882a593Smuzhiyun *value = chv_pctrl_readl(pctrl, address);
1610*4882a593Smuzhiyun else
1611*4882a593Smuzhiyun ret = AE_BAD_PARAMETER;
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun return ret;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
chv_pinctrl_probe(struct platform_device * pdev)1618*4882a593Smuzhiyun static int chv_pinctrl_probe(struct platform_device *pdev)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun const struct intel_pinctrl_soc_data *soc_data;
1621*4882a593Smuzhiyun struct intel_community *community;
1622*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1623*4882a593Smuzhiyun struct acpi_device *adev = ACPI_COMPANION(dev);
1624*4882a593Smuzhiyun struct intel_pinctrl *pctrl;
1625*4882a593Smuzhiyun acpi_status status;
1626*4882a593Smuzhiyun int ret, irq;
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun soc_data = intel_pinctrl_get_soc_data(pdev);
1629*4882a593Smuzhiyun if (IS_ERR(soc_data))
1630*4882a593Smuzhiyun return PTR_ERR(soc_data);
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun pctrl = devm_kzalloc(dev, sizeof(*pctrl), GFP_KERNEL);
1633*4882a593Smuzhiyun if (!pctrl)
1634*4882a593Smuzhiyun return -ENOMEM;
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun pctrl->dev = dev;
1637*4882a593Smuzhiyun pctrl->soc = soc_data;
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun pctrl->ncommunities = pctrl->soc->ncommunities;
1640*4882a593Smuzhiyun pctrl->communities = devm_kmemdup(dev, pctrl->soc->communities,
1641*4882a593Smuzhiyun pctrl->ncommunities * sizeof(*pctrl->communities),
1642*4882a593Smuzhiyun GFP_KERNEL);
1643*4882a593Smuzhiyun if (!pctrl->communities)
1644*4882a593Smuzhiyun return -ENOMEM;
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun community = &pctrl->communities[0];
1647*4882a593Smuzhiyun community->regs = devm_platform_ioremap_resource(pdev, 0);
1648*4882a593Smuzhiyun if (IS_ERR(community->regs))
1649*4882a593Smuzhiyun return PTR_ERR(community->regs);
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun community->pad_regs = community->regs + FAMILY_PAD_REGS_OFF;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1654*4882a593Smuzhiyun pctrl->context.pads = devm_kcalloc(dev, pctrl->soc->npins,
1655*4882a593Smuzhiyun sizeof(*pctrl->context.pads),
1656*4882a593Smuzhiyun GFP_KERNEL);
1657*4882a593Smuzhiyun if (!pctrl->context.pads)
1658*4882a593Smuzhiyun return -ENOMEM;
1659*4882a593Smuzhiyun #endif
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun pctrl->context.communities = devm_kcalloc(dev, pctrl->soc->ncommunities,
1662*4882a593Smuzhiyun sizeof(*pctrl->context.communities),
1663*4882a593Smuzhiyun GFP_KERNEL);
1664*4882a593Smuzhiyun if (!pctrl->context.communities)
1665*4882a593Smuzhiyun return -ENOMEM;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1668*4882a593Smuzhiyun if (irq < 0)
1669*4882a593Smuzhiyun return irq;
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun pctrl->pctldesc = chv_pinctrl_desc;
1672*4882a593Smuzhiyun pctrl->pctldesc.name = dev_name(dev);
1673*4882a593Smuzhiyun pctrl->pctldesc.pins = pctrl->soc->pins;
1674*4882a593Smuzhiyun pctrl->pctldesc.npins = pctrl->soc->npins;
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun pctrl->pctldev = devm_pinctrl_register(dev, &pctrl->pctldesc, pctrl);
1677*4882a593Smuzhiyun if (IS_ERR(pctrl->pctldev)) {
1678*4882a593Smuzhiyun dev_err(dev, "failed to register pinctrl driver\n");
1679*4882a593Smuzhiyun return PTR_ERR(pctrl->pctldev);
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun ret = chv_gpio_probe(pctrl, irq);
1683*4882a593Smuzhiyun if (ret)
1684*4882a593Smuzhiyun return ret;
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun status = acpi_install_address_space_handler(adev->handle,
1687*4882a593Smuzhiyun community->acpi_space_id,
1688*4882a593Smuzhiyun chv_pinctrl_mmio_access_handler,
1689*4882a593Smuzhiyun NULL, pctrl);
1690*4882a593Smuzhiyun if (ACPI_FAILURE(status))
1691*4882a593Smuzhiyun dev_err(dev, "failed to install ACPI addr space handler\n");
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun platform_set_drvdata(pdev, pctrl);
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun return 0;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun
chv_pinctrl_remove(struct platform_device * pdev)1698*4882a593Smuzhiyun static int chv_pinctrl_remove(struct platform_device *pdev)
1699*4882a593Smuzhiyun {
1700*4882a593Smuzhiyun struct intel_pinctrl *pctrl = platform_get_drvdata(pdev);
1701*4882a593Smuzhiyun const struct intel_community *community = &pctrl->communities[0];
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun acpi_remove_address_space_handler(ACPI_COMPANION(&pdev->dev),
1704*4882a593Smuzhiyun community->acpi_space_id,
1705*4882a593Smuzhiyun chv_pinctrl_mmio_access_handler);
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun return 0;
1708*4882a593Smuzhiyun }
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
chv_pinctrl_suspend_noirq(struct device * dev)1711*4882a593Smuzhiyun static int chv_pinctrl_suspend_noirq(struct device *dev)
1712*4882a593Smuzhiyun {
1713*4882a593Smuzhiyun struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
1714*4882a593Smuzhiyun struct intel_community_context *cctx = &pctrl->context.communities[0];
1715*4882a593Smuzhiyun unsigned long flags;
1716*4882a593Smuzhiyun int i;
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun cctx->saved_intmask = chv_pctrl_readl(pctrl, CHV_INTMASK);
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun for (i = 0; i < pctrl->soc->npins; i++) {
1723*4882a593Smuzhiyun const struct pinctrl_pin_desc *desc;
1724*4882a593Smuzhiyun struct intel_pad_context *ctx = &pctrl->context.pads[i];
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun desc = &pctrl->soc->pins[i];
1727*4882a593Smuzhiyun if (chv_pad_locked(pctrl, desc->number))
1728*4882a593Smuzhiyun continue;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun ctx->padctrl0 = chv_readl(pctrl, desc->number, CHV_PADCTRL0);
1731*4882a593Smuzhiyun ctx->padctrl0 &= ~CHV_PADCTRL0_GPIORXSTATE;
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun ctx->padctrl1 = chv_readl(pctrl, desc->number, CHV_PADCTRL1);
1734*4882a593Smuzhiyun }
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun return 0;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun
chv_pinctrl_resume_noirq(struct device * dev)1741*4882a593Smuzhiyun static int chv_pinctrl_resume_noirq(struct device *dev)
1742*4882a593Smuzhiyun {
1743*4882a593Smuzhiyun struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
1744*4882a593Smuzhiyun struct intel_community_context *cctx = &pctrl->context.communities[0];
1745*4882a593Smuzhiyun unsigned long flags;
1746*4882a593Smuzhiyun int i;
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun raw_spin_lock_irqsave(&chv_lock, flags);
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun /*
1751*4882a593Smuzhiyun * Mask all interrupts before restoring per-pin configuration
1752*4882a593Smuzhiyun * registers because we don't know in which state BIOS left them
1753*4882a593Smuzhiyun * upon exiting suspend.
1754*4882a593Smuzhiyun */
1755*4882a593Smuzhiyun chv_pctrl_writel(pctrl, CHV_INTMASK, 0x0000);
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun for (i = 0; i < pctrl->soc->npins; i++) {
1758*4882a593Smuzhiyun const struct pinctrl_pin_desc *desc;
1759*4882a593Smuzhiyun struct intel_pad_context *ctx = &pctrl->context.pads[i];
1760*4882a593Smuzhiyun u32 val;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun desc = &pctrl->soc->pins[i];
1763*4882a593Smuzhiyun if (chv_pad_locked(pctrl, desc->number))
1764*4882a593Smuzhiyun continue;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun /* Only restore if our saved state differs from the current */
1767*4882a593Smuzhiyun val = chv_readl(pctrl, desc->number, CHV_PADCTRL0);
1768*4882a593Smuzhiyun val &= ~CHV_PADCTRL0_GPIORXSTATE;
1769*4882a593Smuzhiyun if (ctx->padctrl0 != val) {
1770*4882a593Smuzhiyun chv_writel(pctrl, desc->number, CHV_PADCTRL0, ctx->padctrl0);
1771*4882a593Smuzhiyun dev_dbg(pctrl->dev, "restored pin %2u ctrl0 0x%08x\n",
1772*4882a593Smuzhiyun desc->number, chv_readl(pctrl, desc->number, CHV_PADCTRL0));
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun val = chv_readl(pctrl, desc->number, CHV_PADCTRL1);
1776*4882a593Smuzhiyun if (ctx->padctrl1 != val) {
1777*4882a593Smuzhiyun chv_writel(pctrl, desc->number, CHV_PADCTRL1, ctx->padctrl1);
1778*4882a593Smuzhiyun dev_dbg(pctrl->dev, "restored pin %2u ctrl1 0x%08x\n",
1779*4882a593Smuzhiyun desc->number, chv_readl(pctrl, desc->number, CHV_PADCTRL1));
1780*4882a593Smuzhiyun }
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun /*
1784*4882a593Smuzhiyun * Now that all pins are restored to known state, we can restore
1785*4882a593Smuzhiyun * the interrupt mask register as well.
1786*4882a593Smuzhiyun */
1787*4882a593Smuzhiyun chv_pctrl_writel(pctrl, CHV_INTSTAT, 0xffff);
1788*4882a593Smuzhiyun chv_pctrl_writel(pctrl, CHV_INTMASK, cctx->saved_intmask);
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chv_lock, flags);
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun return 0;
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun #endif
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun static const struct dev_pm_ops chv_pinctrl_pm_ops = {
1797*4882a593Smuzhiyun SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(chv_pinctrl_suspend_noirq,
1798*4882a593Smuzhiyun chv_pinctrl_resume_noirq)
1799*4882a593Smuzhiyun };
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun static const struct acpi_device_id chv_pinctrl_acpi_match[] = {
1802*4882a593Smuzhiyun { "INT33FF", (kernel_ulong_t)chv_soc_data },
1803*4882a593Smuzhiyun { }
1804*4882a593Smuzhiyun };
1805*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, chv_pinctrl_acpi_match);
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun static struct platform_driver chv_pinctrl_driver = {
1808*4882a593Smuzhiyun .probe = chv_pinctrl_probe,
1809*4882a593Smuzhiyun .remove = chv_pinctrl_remove,
1810*4882a593Smuzhiyun .driver = {
1811*4882a593Smuzhiyun .name = "cherryview-pinctrl",
1812*4882a593Smuzhiyun .pm = &chv_pinctrl_pm_ops,
1813*4882a593Smuzhiyun .acpi_match_table = chv_pinctrl_acpi_match,
1814*4882a593Smuzhiyun },
1815*4882a593Smuzhiyun };
1816*4882a593Smuzhiyun
chv_pinctrl_init(void)1817*4882a593Smuzhiyun static int __init chv_pinctrl_init(void)
1818*4882a593Smuzhiyun {
1819*4882a593Smuzhiyun return platform_driver_register(&chv_pinctrl_driver);
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun subsys_initcall(chv_pinctrl_init);
1822*4882a593Smuzhiyun
chv_pinctrl_exit(void)1823*4882a593Smuzhiyun static void __exit chv_pinctrl_exit(void)
1824*4882a593Smuzhiyun {
1825*4882a593Smuzhiyun platform_driver_unregister(&chv_pinctrl_driver);
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun module_exit(chv_pinctrl_exit);
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
1830*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel Cherryview/Braswell pinctrl driver");
1831*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1832