1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Intel Cannon Lake PCH pinctrl/GPIO driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2017, Intel Corporation 6*4882a593Smuzhiyun * Authors: Andy Shevchenko <andriy.shevchenko@linux.intel.com> 7*4882a593Smuzhiyun * Mika Westerberg <mika.westerberg@linux.intel.com> 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include <linux/mod_devicetable.h> 11*4882a593Smuzhiyun #include <linux/module.h> 12*4882a593Smuzhiyun #include <linux/platform_device.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h> 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #include "pinctrl-intel.h" 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define CNL_PAD_OWN 0x020 19*4882a593Smuzhiyun #define CNL_PADCFGLOCK 0x080 20*4882a593Smuzhiyun #define CNL_LP_HOSTSW_OWN 0x0b0 21*4882a593Smuzhiyun #define CNL_H_HOSTSW_OWN 0x0c0 22*4882a593Smuzhiyun #define CNL_GPI_IS 0x100 23*4882a593Smuzhiyun #define CNL_GPI_IE 0x120 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define CNL_GPP(r, s, e, g) \ 26*4882a593Smuzhiyun { \ 27*4882a593Smuzhiyun .reg_num = (r), \ 28*4882a593Smuzhiyun .base = (s), \ 29*4882a593Smuzhiyun .size = ((e) - (s) + 1), \ 30*4882a593Smuzhiyun .gpio_base = (g), \ 31*4882a593Smuzhiyun } 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define CNL_COMMUNITY(b, s, e, ho, g) \ 34*4882a593Smuzhiyun { \ 35*4882a593Smuzhiyun .barno = (b), \ 36*4882a593Smuzhiyun .padown_offset = CNL_PAD_OWN, \ 37*4882a593Smuzhiyun .padcfglock_offset = CNL_PADCFGLOCK, \ 38*4882a593Smuzhiyun .hostown_offset = (ho), \ 39*4882a593Smuzhiyun .is_offset = CNL_GPI_IS, \ 40*4882a593Smuzhiyun .ie_offset = CNL_GPI_IE, \ 41*4882a593Smuzhiyun .pin_base = (s), \ 42*4882a593Smuzhiyun .npins = ((e) - (s) + 1), \ 43*4882a593Smuzhiyun .gpps = (g), \ 44*4882a593Smuzhiyun .ngpps = ARRAY_SIZE(g), \ 45*4882a593Smuzhiyun } 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define CNL_LP_COMMUNITY(b, s, e, g) \ 48*4882a593Smuzhiyun CNL_COMMUNITY(b, s, e, CNL_LP_HOSTSW_OWN, g) 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define CNL_H_COMMUNITY(b, s, e, g) \ 51*4882a593Smuzhiyun CNL_COMMUNITY(b, s, e, CNL_H_HOSTSW_OWN, g) 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* Cannon Lake-H */ 54*4882a593Smuzhiyun static const struct pinctrl_pin_desc cnlh_pins[] = { 55*4882a593Smuzhiyun /* GPP_A */ 56*4882a593Smuzhiyun PINCTRL_PIN(0, "RCINB"), 57*4882a593Smuzhiyun PINCTRL_PIN(1, "LAD_0"), 58*4882a593Smuzhiyun PINCTRL_PIN(2, "LAD_1"), 59*4882a593Smuzhiyun PINCTRL_PIN(3, "LAD_2"), 60*4882a593Smuzhiyun PINCTRL_PIN(4, "LAD_3"), 61*4882a593Smuzhiyun PINCTRL_PIN(5, "LFRAMEB"), 62*4882a593Smuzhiyun PINCTRL_PIN(6, "SERIRQ"), 63*4882a593Smuzhiyun PINCTRL_PIN(7, "PIRQAB"), 64*4882a593Smuzhiyun PINCTRL_PIN(8, "CLKRUNB"), 65*4882a593Smuzhiyun PINCTRL_PIN(9, "CLKOUT_LPC_0"), 66*4882a593Smuzhiyun PINCTRL_PIN(10, "CLKOUT_LPC_1"), 67*4882a593Smuzhiyun PINCTRL_PIN(11, "PMEB"), 68*4882a593Smuzhiyun PINCTRL_PIN(12, "BM_BUSYB"), 69*4882a593Smuzhiyun PINCTRL_PIN(13, "SUSWARNB_SUSPWRDNACK"), 70*4882a593Smuzhiyun PINCTRL_PIN(14, "SUS_STATB"), 71*4882a593Smuzhiyun PINCTRL_PIN(15, "SUSACKB"), 72*4882a593Smuzhiyun PINCTRL_PIN(16, "CLKOUT_48"), 73*4882a593Smuzhiyun PINCTRL_PIN(17, "SD_VDD1_PWR_EN_B"), 74*4882a593Smuzhiyun PINCTRL_PIN(18, "ISH_GP_0"), 75*4882a593Smuzhiyun PINCTRL_PIN(19, "ISH_GP_1"), 76*4882a593Smuzhiyun PINCTRL_PIN(20, "ISH_GP_2"), 77*4882a593Smuzhiyun PINCTRL_PIN(21, "ISH_GP_3"), 78*4882a593Smuzhiyun PINCTRL_PIN(22, "ISH_GP_4"), 79*4882a593Smuzhiyun PINCTRL_PIN(23, "ISH_GP_5"), 80*4882a593Smuzhiyun PINCTRL_PIN(24, "ESPI_CLK_LOOPBK"), 81*4882a593Smuzhiyun /* GPP_B */ 82*4882a593Smuzhiyun PINCTRL_PIN(25, "GSPI0_CS1B"), 83*4882a593Smuzhiyun PINCTRL_PIN(26, "GSPI1_CS1B"), 84*4882a593Smuzhiyun PINCTRL_PIN(27, "VRALERTB"), 85*4882a593Smuzhiyun PINCTRL_PIN(28, "CPU_GP_2"), 86*4882a593Smuzhiyun PINCTRL_PIN(29, "CPU_GP_3"), 87*4882a593Smuzhiyun PINCTRL_PIN(30, "SRCCLKREQB_0"), 88*4882a593Smuzhiyun PINCTRL_PIN(31, "SRCCLKREQB_1"), 89*4882a593Smuzhiyun PINCTRL_PIN(32, "SRCCLKREQB_2"), 90*4882a593Smuzhiyun PINCTRL_PIN(33, "SRCCLKREQB_3"), 91*4882a593Smuzhiyun PINCTRL_PIN(34, "SRCCLKREQB_4"), 92*4882a593Smuzhiyun PINCTRL_PIN(35, "SRCCLKREQB_5"), 93*4882a593Smuzhiyun PINCTRL_PIN(36, "SSP_MCLK"), 94*4882a593Smuzhiyun PINCTRL_PIN(37, "SLP_S0B"), 95*4882a593Smuzhiyun PINCTRL_PIN(38, "PLTRSTB"), 96*4882a593Smuzhiyun PINCTRL_PIN(39, "SPKR"), 97*4882a593Smuzhiyun PINCTRL_PIN(40, "GSPI0_CS0B"), 98*4882a593Smuzhiyun PINCTRL_PIN(41, "GSPI0_CLK"), 99*4882a593Smuzhiyun PINCTRL_PIN(42, "GSPI0_MISO"), 100*4882a593Smuzhiyun PINCTRL_PIN(43, "GSPI0_MOSI"), 101*4882a593Smuzhiyun PINCTRL_PIN(44, "GSPI1_CS0B"), 102*4882a593Smuzhiyun PINCTRL_PIN(45, "GSPI1_CLK"), 103*4882a593Smuzhiyun PINCTRL_PIN(46, "GSPI1_MISO"), 104*4882a593Smuzhiyun PINCTRL_PIN(47, "GSPI1_MOSI"), 105*4882a593Smuzhiyun PINCTRL_PIN(48, "SML1ALERTB"), 106*4882a593Smuzhiyun PINCTRL_PIN(49, "GSPI0_CLK_LOOPBK"), 107*4882a593Smuzhiyun PINCTRL_PIN(50, "GSPI1_CLK_LOOPBK"), 108*4882a593Smuzhiyun /* GPP_C */ 109*4882a593Smuzhiyun PINCTRL_PIN(51, "SMBCLK"), 110*4882a593Smuzhiyun PINCTRL_PIN(52, "SMBDATA"), 111*4882a593Smuzhiyun PINCTRL_PIN(53, "SMBALERTB"), 112*4882a593Smuzhiyun PINCTRL_PIN(54, "SML0CLK"), 113*4882a593Smuzhiyun PINCTRL_PIN(55, "SML0DATA"), 114*4882a593Smuzhiyun PINCTRL_PIN(56, "SML0ALERTB"), 115*4882a593Smuzhiyun PINCTRL_PIN(57, "SML1CLK"), 116*4882a593Smuzhiyun PINCTRL_PIN(58, "SML1DATA"), 117*4882a593Smuzhiyun PINCTRL_PIN(59, "UART0_RXD"), 118*4882a593Smuzhiyun PINCTRL_PIN(60, "UART0_TXD"), 119*4882a593Smuzhiyun PINCTRL_PIN(61, "UART0_RTSB"), 120*4882a593Smuzhiyun PINCTRL_PIN(62, "UART0_CTSB"), 121*4882a593Smuzhiyun PINCTRL_PIN(63, "UART1_RXD"), 122*4882a593Smuzhiyun PINCTRL_PIN(64, "UART1_TXD"), 123*4882a593Smuzhiyun PINCTRL_PIN(65, "UART1_RTSB"), 124*4882a593Smuzhiyun PINCTRL_PIN(66, "UART1_CTSB"), 125*4882a593Smuzhiyun PINCTRL_PIN(67, "I2C0_SDA"), 126*4882a593Smuzhiyun PINCTRL_PIN(68, "I2C0_SCL"), 127*4882a593Smuzhiyun PINCTRL_PIN(69, "I2C1_SDA"), 128*4882a593Smuzhiyun PINCTRL_PIN(70, "I2C1_SCL"), 129*4882a593Smuzhiyun PINCTRL_PIN(71, "UART2_RXD"), 130*4882a593Smuzhiyun PINCTRL_PIN(72, "UART2_TXD"), 131*4882a593Smuzhiyun PINCTRL_PIN(73, "UART2_RTSB"), 132*4882a593Smuzhiyun PINCTRL_PIN(74, "UART2_CTSB"), 133*4882a593Smuzhiyun /* GPP_D */ 134*4882a593Smuzhiyun PINCTRL_PIN(75, "SPI1_CSB"), 135*4882a593Smuzhiyun PINCTRL_PIN(76, "SPI1_CLK"), 136*4882a593Smuzhiyun PINCTRL_PIN(77, "SPI1_MISO_IO_1"), 137*4882a593Smuzhiyun PINCTRL_PIN(78, "SPI1_MOSI_IO_0"), 138*4882a593Smuzhiyun PINCTRL_PIN(79, "ISH_I2C2_SDA"), 139*4882a593Smuzhiyun PINCTRL_PIN(80, "SSP2_SFRM"), 140*4882a593Smuzhiyun PINCTRL_PIN(81, "SSP2_TXD"), 141*4882a593Smuzhiyun PINCTRL_PIN(82, "SSP2_RXD"), 142*4882a593Smuzhiyun PINCTRL_PIN(83, "SSP2_SCLK"), 143*4882a593Smuzhiyun PINCTRL_PIN(84, "ISH_SPI_CSB"), 144*4882a593Smuzhiyun PINCTRL_PIN(85, "ISH_SPI_CLK"), 145*4882a593Smuzhiyun PINCTRL_PIN(86, "ISH_SPI_MISO"), 146*4882a593Smuzhiyun PINCTRL_PIN(87, "ISH_SPI_MOSI"), 147*4882a593Smuzhiyun PINCTRL_PIN(88, "ISH_UART0_RXD"), 148*4882a593Smuzhiyun PINCTRL_PIN(89, "ISH_UART0_TXD"), 149*4882a593Smuzhiyun PINCTRL_PIN(90, "ISH_UART0_RTSB"), 150*4882a593Smuzhiyun PINCTRL_PIN(91, "ISH_UART0_CTSB"), 151*4882a593Smuzhiyun PINCTRL_PIN(92, "DMIC_CLK_1"), 152*4882a593Smuzhiyun PINCTRL_PIN(93, "DMIC_DATA_1"), 153*4882a593Smuzhiyun PINCTRL_PIN(94, "DMIC_CLK_0"), 154*4882a593Smuzhiyun PINCTRL_PIN(95, "DMIC_DATA_0"), 155*4882a593Smuzhiyun PINCTRL_PIN(96, "SPI1_IO_2"), 156*4882a593Smuzhiyun PINCTRL_PIN(97, "SPI1_IO_3"), 157*4882a593Smuzhiyun PINCTRL_PIN(98, "ISH_I2C2_SCL"), 158*4882a593Smuzhiyun /* GPP_G */ 159*4882a593Smuzhiyun PINCTRL_PIN(99, "SD3_CMD"), 160*4882a593Smuzhiyun PINCTRL_PIN(100, "SD3_D0"), 161*4882a593Smuzhiyun PINCTRL_PIN(101, "SD3_D1"), 162*4882a593Smuzhiyun PINCTRL_PIN(102, "SD3_D2"), 163*4882a593Smuzhiyun PINCTRL_PIN(103, "SD3_D3"), 164*4882a593Smuzhiyun PINCTRL_PIN(104, "SD3_CDB"), 165*4882a593Smuzhiyun PINCTRL_PIN(105, "SD3_CLK"), 166*4882a593Smuzhiyun PINCTRL_PIN(106, "SD3_WP"), 167*4882a593Smuzhiyun /* AZA */ 168*4882a593Smuzhiyun PINCTRL_PIN(107, "HDA_BCLK"), 169*4882a593Smuzhiyun PINCTRL_PIN(108, "HDA_RSTB"), 170*4882a593Smuzhiyun PINCTRL_PIN(109, "HDA_SYNC"), 171*4882a593Smuzhiyun PINCTRL_PIN(110, "HDA_SDO"), 172*4882a593Smuzhiyun PINCTRL_PIN(111, "HDA_SDI_0"), 173*4882a593Smuzhiyun PINCTRL_PIN(112, "HDA_SDI_1"), 174*4882a593Smuzhiyun PINCTRL_PIN(113, "SSP1_SFRM"), 175*4882a593Smuzhiyun PINCTRL_PIN(114, "SSP1_TXD"), 176*4882a593Smuzhiyun /* vGPIO */ 177*4882a593Smuzhiyun PINCTRL_PIN(115, "CNV_BTEN"), 178*4882a593Smuzhiyun PINCTRL_PIN(116, "CNV_GNEN"), 179*4882a593Smuzhiyun PINCTRL_PIN(117, "CNV_WFEN"), 180*4882a593Smuzhiyun PINCTRL_PIN(118, "CNV_WCEN"), 181*4882a593Smuzhiyun PINCTRL_PIN(119, "CNV_BT_HOST_WAKEB"), 182*4882a593Smuzhiyun PINCTRL_PIN(120, "vCNV_GNSS_HOST_WAKEB"), 183*4882a593Smuzhiyun PINCTRL_PIN(121, "vSD3_CD_B"), 184*4882a593Smuzhiyun PINCTRL_PIN(122, "CNV_BT_IF_SELECT"), 185*4882a593Smuzhiyun PINCTRL_PIN(123, "vCNV_BT_UART_TXD"), 186*4882a593Smuzhiyun PINCTRL_PIN(124, "vCNV_BT_UART_RXD"), 187*4882a593Smuzhiyun PINCTRL_PIN(125, "vCNV_BT_UART_CTS_B"), 188*4882a593Smuzhiyun PINCTRL_PIN(126, "vCNV_BT_UART_RTS_B"), 189*4882a593Smuzhiyun PINCTRL_PIN(127, "vCNV_MFUART1_TXD"), 190*4882a593Smuzhiyun PINCTRL_PIN(128, "vCNV_MFUART1_RXD"), 191*4882a593Smuzhiyun PINCTRL_PIN(129, "vCNV_MFUART1_CTS_B"), 192*4882a593Smuzhiyun PINCTRL_PIN(130, "vCNV_MFUART1_RTS_B"), 193*4882a593Smuzhiyun PINCTRL_PIN(131, "vCNV_GNSS_UART_TXD"), 194*4882a593Smuzhiyun PINCTRL_PIN(132, "vCNV_GNSS_UART_RXD"), 195*4882a593Smuzhiyun PINCTRL_PIN(133, "vCNV_GNSS_UART_CTS_B"), 196*4882a593Smuzhiyun PINCTRL_PIN(134, "vCNV_GNSS_UART_RTS_B"), 197*4882a593Smuzhiyun PINCTRL_PIN(135, "vUART0_TXD"), 198*4882a593Smuzhiyun PINCTRL_PIN(136, "vUART0_RXD"), 199*4882a593Smuzhiyun PINCTRL_PIN(137, "vUART0_CTS_B"), 200*4882a593Smuzhiyun PINCTRL_PIN(138, "vUART0_RTSB"), 201*4882a593Smuzhiyun PINCTRL_PIN(139, "vISH_UART0_TXD"), 202*4882a593Smuzhiyun PINCTRL_PIN(140, "vISH_UART0_RXD"), 203*4882a593Smuzhiyun PINCTRL_PIN(141, "vISH_UART0_CTS_B"), 204*4882a593Smuzhiyun PINCTRL_PIN(142, "vISH_UART0_RTSB"), 205*4882a593Smuzhiyun PINCTRL_PIN(143, "vISH_UART1_TXD"), 206*4882a593Smuzhiyun PINCTRL_PIN(144, "vISH_UART1_RXD"), 207*4882a593Smuzhiyun PINCTRL_PIN(145, "vISH_UART1_CTS_B"), 208*4882a593Smuzhiyun PINCTRL_PIN(146, "vISH_UART1_RTS_B"), 209*4882a593Smuzhiyun PINCTRL_PIN(147, "vCNV_BT_I2S_BCLK"), 210*4882a593Smuzhiyun PINCTRL_PIN(148, "vCNV_BT_I2S_WS_SYNC"), 211*4882a593Smuzhiyun PINCTRL_PIN(149, "vCNV_BT_I2S_SDO"), 212*4882a593Smuzhiyun PINCTRL_PIN(150, "vCNV_BT_I2S_SDI"), 213*4882a593Smuzhiyun PINCTRL_PIN(151, "vSSP2_SCLK"), 214*4882a593Smuzhiyun PINCTRL_PIN(152, "vSSP2_SFRM"), 215*4882a593Smuzhiyun PINCTRL_PIN(153, "vSSP2_TXD"), 216*4882a593Smuzhiyun PINCTRL_PIN(154, "vSSP2_RXD"), 217*4882a593Smuzhiyun /* GPP_K */ 218*4882a593Smuzhiyun PINCTRL_PIN(155, "FAN_TACH_0"), 219*4882a593Smuzhiyun PINCTRL_PIN(156, "FAN_TACH_1"), 220*4882a593Smuzhiyun PINCTRL_PIN(157, "FAN_TACH_2"), 221*4882a593Smuzhiyun PINCTRL_PIN(158, "FAN_TACH_3"), 222*4882a593Smuzhiyun PINCTRL_PIN(159, "FAN_TACH_4"), 223*4882a593Smuzhiyun PINCTRL_PIN(160, "FAN_TACH_5"), 224*4882a593Smuzhiyun PINCTRL_PIN(161, "FAN_TACH_6"), 225*4882a593Smuzhiyun PINCTRL_PIN(162, "FAN_TACH_7"), 226*4882a593Smuzhiyun PINCTRL_PIN(163, "FAN_PWM_0"), 227*4882a593Smuzhiyun PINCTRL_PIN(164, "FAN_PWM_1"), 228*4882a593Smuzhiyun PINCTRL_PIN(165, "FAN_PWM_2"), 229*4882a593Smuzhiyun PINCTRL_PIN(166, "FAN_PWM_3"), 230*4882a593Smuzhiyun PINCTRL_PIN(167, "GSXDOUT"), 231*4882a593Smuzhiyun PINCTRL_PIN(168, "GSXSLOAD"), 232*4882a593Smuzhiyun PINCTRL_PIN(169, "GSXDIN"), 233*4882a593Smuzhiyun PINCTRL_PIN(170, "GSXSRESETB"), 234*4882a593Smuzhiyun PINCTRL_PIN(171, "GSXCLK"), 235*4882a593Smuzhiyun PINCTRL_PIN(172, "ADR_COMPLETE"), 236*4882a593Smuzhiyun PINCTRL_PIN(173, "NMIB"), 237*4882a593Smuzhiyun PINCTRL_PIN(174, "SMIB"), 238*4882a593Smuzhiyun PINCTRL_PIN(175, "CORE_VID_0"), 239*4882a593Smuzhiyun PINCTRL_PIN(176, "CORE_VID_1"), 240*4882a593Smuzhiyun PINCTRL_PIN(177, "IMGCLKOUT_0"), 241*4882a593Smuzhiyun PINCTRL_PIN(178, "IMGCLKOUT_1"), 242*4882a593Smuzhiyun /* GPP_H */ 243*4882a593Smuzhiyun PINCTRL_PIN(179, "SRCCLKREQB_6"), 244*4882a593Smuzhiyun PINCTRL_PIN(180, "SRCCLKREQB_7"), 245*4882a593Smuzhiyun PINCTRL_PIN(181, "SRCCLKREQB_8"), 246*4882a593Smuzhiyun PINCTRL_PIN(182, "SRCCLKREQB_9"), 247*4882a593Smuzhiyun PINCTRL_PIN(183, "SRCCLKREQB_10"), 248*4882a593Smuzhiyun PINCTRL_PIN(184, "SRCCLKREQB_11"), 249*4882a593Smuzhiyun PINCTRL_PIN(185, "SRCCLKREQB_12"), 250*4882a593Smuzhiyun PINCTRL_PIN(186, "SRCCLKREQB_13"), 251*4882a593Smuzhiyun PINCTRL_PIN(187, "SRCCLKREQB_14"), 252*4882a593Smuzhiyun PINCTRL_PIN(188, "SRCCLKREQB_15"), 253*4882a593Smuzhiyun PINCTRL_PIN(189, "SML2CLK"), 254*4882a593Smuzhiyun PINCTRL_PIN(190, "SML2DATA"), 255*4882a593Smuzhiyun PINCTRL_PIN(191, "SML2ALERTB"), 256*4882a593Smuzhiyun PINCTRL_PIN(192, "SML3CLK"), 257*4882a593Smuzhiyun PINCTRL_PIN(193, "SML3DATA"), 258*4882a593Smuzhiyun PINCTRL_PIN(194, "SML3ALERTB"), 259*4882a593Smuzhiyun PINCTRL_PIN(195, "SML4CLK"), 260*4882a593Smuzhiyun PINCTRL_PIN(196, "SML4DATA"), 261*4882a593Smuzhiyun PINCTRL_PIN(197, "SML4ALERTB"), 262*4882a593Smuzhiyun PINCTRL_PIN(198, "ISH_I2C0_SDA"), 263*4882a593Smuzhiyun PINCTRL_PIN(199, "ISH_I2C0_SCL"), 264*4882a593Smuzhiyun PINCTRL_PIN(200, "ISH_I2C1_SDA"), 265*4882a593Smuzhiyun PINCTRL_PIN(201, "ISH_I2C1_SCL"), 266*4882a593Smuzhiyun PINCTRL_PIN(202, "TIME_SYNC_0"), 267*4882a593Smuzhiyun /* GPP_E */ 268*4882a593Smuzhiyun PINCTRL_PIN(203, "SATAXPCIE_0"), 269*4882a593Smuzhiyun PINCTRL_PIN(204, "SATAXPCIE_1"), 270*4882a593Smuzhiyun PINCTRL_PIN(205, "SATAXPCIE_2"), 271*4882a593Smuzhiyun PINCTRL_PIN(206, "CPU_GP_0"), 272*4882a593Smuzhiyun PINCTRL_PIN(207, "SATA_DEVSLP_0"), 273*4882a593Smuzhiyun PINCTRL_PIN(208, "SATA_DEVSLP_1"), 274*4882a593Smuzhiyun PINCTRL_PIN(209, "SATA_DEVSLP_2"), 275*4882a593Smuzhiyun PINCTRL_PIN(210, "CPU_GP_1"), 276*4882a593Smuzhiyun PINCTRL_PIN(211, "SATA_LEDB"), 277*4882a593Smuzhiyun PINCTRL_PIN(212, "USB2_OCB_0"), 278*4882a593Smuzhiyun PINCTRL_PIN(213, "USB2_OCB_1"), 279*4882a593Smuzhiyun PINCTRL_PIN(214, "USB2_OCB_2"), 280*4882a593Smuzhiyun PINCTRL_PIN(215, "USB2_OCB_3"), 281*4882a593Smuzhiyun /* GPP_F */ 282*4882a593Smuzhiyun PINCTRL_PIN(216, "SATAXPCIE_3"), 283*4882a593Smuzhiyun PINCTRL_PIN(217, "SATAXPCIE_4"), 284*4882a593Smuzhiyun PINCTRL_PIN(218, "SATAXPCIE_5"), 285*4882a593Smuzhiyun PINCTRL_PIN(219, "SATAXPCIE_6"), 286*4882a593Smuzhiyun PINCTRL_PIN(220, "SATAXPCIE_7"), 287*4882a593Smuzhiyun PINCTRL_PIN(221, "SATA_DEVSLP_3"), 288*4882a593Smuzhiyun PINCTRL_PIN(222, "SATA_DEVSLP_4"), 289*4882a593Smuzhiyun PINCTRL_PIN(223, "SATA_DEVSLP_5"), 290*4882a593Smuzhiyun PINCTRL_PIN(224, "SATA_DEVSLP_6"), 291*4882a593Smuzhiyun PINCTRL_PIN(225, "SATA_DEVSLP_7"), 292*4882a593Smuzhiyun PINCTRL_PIN(226, "SATA_SCLOCK"), 293*4882a593Smuzhiyun PINCTRL_PIN(227, "SATA_SLOAD"), 294*4882a593Smuzhiyun PINCTRL_PIN(228, "SATA_SDATAOUT1"), 295*4882a593Smuzhiyun PINCTRL_PIN(229, "SATA_SDATAOUT0"), 296*4882a593Smuzhiyun PINCTRL_PIN(230, "EXT_PWR_GATEB"), 297*4882a593Smuzhiyun PINCTRL_PIN(231, "USB2_OCB_4"), 298*4882a593Smuzhiyun PINCTRL_PIN(232, "USB2_OCB_5"), 299*4882a593Smuzhiyun PINCTRL_PIN(233, "USB2_OCB_6"), 300*4882a593Smuzhiyun PINCTRL_PIN(234, "USB2_OCB_7"), 301*4882a593Smuzhiyun PINCTRL_PIN(235, "L_VDDEN"), 302*4882a593Smuzhiyun PINCTRL_PIN(236, "L_BKLTEN"), 303*4882a593Smuzhiyun PINCTRL_PIN(237, "L_BKLTCTL"), 304*4882a593Smuzhiyun PINCTRL_PIN(238, "DDPF_CTRLCLK"), 305*4882a593Smuzhiyun PINCTRL_PIN(239, "DDPF_CTRLDATA"), 306*4882a593Smuzhiyun /* SPI */ 307*4882a593Smuzhiyun PINCTRL_PIN(240, "SPI0_IO_2"), 308*4882a593Smuzhiyun PINCTRL_PIN(241, "SPI0_IO_3"), 309*4882a593Smuzhiyun PINCTRL_PIN(242, "SPI0_MOSI_IO_0"), 310*4882a593Smuzhiyun PINCTRL_PIN(243, "SPI0_MISO_IO_1"), 311*4882a593Smuzhiyun PINCTRL_PIN(244, "SPI0_TPM_CSB"), 312*4882a593Smuzhiyun PINCTRL_PIN(245, "SPI0_FLASH_0_CSB"), 313*4882a593Smuzhiyun PINCTRL_PIN(246, "SPI0_FLASH_1_CSB"), 314*4882a593Smuzhiyun PINCTRL_PIN(247, "SPI0_CLK"), 315*4882a593Smuzhiyun PINCTRL_PIN(248, "SPI0_CLK_LOOPBK"), 316*4882a593Smuzhiyun /* CPU */ 317*4882a593Smuzhiyun PINCTRL_PIN(249, "HDACPU_SDI"), 318*4882a593Smuzhiyun PINCTRL_PIN(250, "HDACPU_SDO"), 319*4882a593Smuzhiyun PINCTRL_PIN(251, "HDACPU_SCLK"), 320*4882a593Smuzhiyun PINCTRL_PIN(252, "PM_SYNC"), 321*4882a593Smuzhiyun PINCTRL_PIN(253, "PECI"), 322*4882a593Smuzhiyun PINCTRL_PIN(254, "CPUPWRGD"), 323*4882a593Smuzhiyun PINCTRL_PIN(255, "THRMTRIPB"), 324*4882a593Smuzhiyun PINCTRL_PIN(256, "PLTRST_CPUB"), 325*4882a593Smuzhiyun PINCTRL_PIN(257, "PM_DOWN"), 326*4882a593Smuzhiyun PINCTRL_PIN(258, "TRIGGER_IN"), 327*4882a593Smuzhiyun PINCTRL_PIN(259, "TRIGGER_OUT"), 328*4882a593Smuzhiyun /* JTAG */ 329*4882a593Smuzhiyun PINCTRL_PIN(260, "JTAG_TDO"), 330*4882a593Smuzhiyun PINCTRL_PIN(261, "JTAGX"), 331*4882a593Smuzhiyun PINCTRL_PIN(262, "PRDYB"), 332*4882a593Smuzhiyun PINCTRL_PIN(263, "PREQB"), 333*4882a593Smuzhiyun PINCTRL_PIN(264, "CPU_TRSTB"), 334*4882a593Smuzhiyun PINCTRL_PIN(265, "JTAG_TDI"), 335*4882a593Smuzhiyun PINCTRL_PIN(266, "JTAG_TMS"), 336*4882a593Smuzhiyun PINCTRL_PIN(267, "JTAG_TCK"), 337*4882a593Smuzhiyun PINCTRL_PIN(268, "ITP_PMODE"), 338*4882a593Smuzhiyun /* GPP_I */ 339*4882a593Smuzhiyun PINCTRL_PIN(269, "DDSP_HPD_0"), 340*4882a593Smuzhiyun PINCTRL_PIN(270, "DDSP_HPD_1"), 341*4882a593Smuzhiyun PINCTRL_PIN(271, "DDSP_HPD_2"), 342*4882a593Smuzhiyun PINCTRL_PIN(272, "DDSP_HPD_3"), 343*4882a593Smuzhiyun PINCTRL_PIN(273, "EDP_HPD"), 344*4882a593Smuzhiyun PINCTRL_PIN(274, "DDPB_CTRLCLK"), 345*4882a593Smuzhiyun PINCTRL_PIN(275, "DDPB_CTRLDATA"), 346*4882a593Smuzhiyun PINCTRL_PIN(276, "DDPC_CTRLCLK"), 347*4882a593Smuzhiyun PINCTRL_PIN(277, "DDPC_CTRLDATA"), 348*4882a593Smuzhiyun PINCTRL_PIN(278, "DDPD_CTRLCLK"), 349*4882a593Smuzhiyun PINCTRL_PIN(279, "DDPD_CTRLDATA"), 350*4882a593Smuzhiyun PINCTRL_PIN(280, "M2_SKT2_CFG_0"), 351*4882a593Smuzhiyun PINCTRL_PIN(281, "M2_SKT2_CFG_1"), 352*4882a593Smuzhiyun PINCTRL_PIN(282, "M2_SKT2_CFG_2"), 353*4882a593Smuzhiyun PINCTRL_PIN(283, "M2_SKT2_CFG_3"), 354*4882a593Smuzhiyun PINCTRL_PIN(284, "SYS_PWROK"), 355*4882a593Smuzhiyun PINCTRL_PIN(285, "SYS_RESETB"), 356*4882a593Smuzhiyun PINCTRL_PIN(286, "MLK_RSTB"), 357*4882a593Smuzhiyun /* GPP_J */ 358*4882a593Smuzhiyun PINCTRL_PIN(287, "CNV_PA_BLANKING"), 359*4882a593Smuzhiyun PINCTRL_PIN(288, "CNV_GNSS_FTA"), 360*4882a593Smuzhiyun PINCTRL_PIN(289, "CNV_GNSS_SYSCK"), 361*4882a593Smuzhiyun PINCTRL_PIN(290, "CNV_RF_RESET_B"), 362*4882a593Smuzhiyun PINCTRL_PIN(291, "CNV_BRI_DT"), 363*4882a593Smuzhiyun PINCTRL_PIN(292, "CNV_BRI_RSP"), 364*4882a593Smuzhiyun PINCTRL_PIN(293, "CNV_RGI_DT"), 365*4882a593Smuzhiyun PINCTRL_PIN(294, "CNV_RGI_RSP"), 366*4882a593Smuzhiyun PINCTRL_PIN(295, "CNV_MFUART2_RXD"), 367*4882a593Smuzhiyun PINCTRL_PIN(296, "CNV_MFUART2_TXD"), 368*4882a593Smuzhiyun PINCTRL_PIN(297, "CNV_MODEM_CLKREQ"), 369*4882a593Smuzhiyun PINCTRL_PIN(298, "A4WP_PRESENT"), 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun static const struct intel_padgroup cnlh_community0_gpps[] = { 373*4882a593Smuzhiyun CNL_GPP(0, 0, 24, 0), /* GPP_A */ 374*4882a593Smuzhiyun CNL_GPP(1, 25, 50, 32), /* GPP_B */ 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun static const struct intel_padgroup cnlh_community1_gpps[] = { 378*4882a593Smuzhiyun CNL_GPP(0, 51, 74, 64), /* GPP_C */ 379*4882a593Smuzhiyun CNL_GPP(1, 75, 98, 96), /* GPP_D */ 380*4882a593Smuzhiyun CNL_GPP(2, 99, 106, 128), /* GPP_G */ 381*4882a593Smuzhiyun CNL_GPP(3, 107, 114, INTEL_GPIO_BASE_NOMAP), /* AZA */ 382*4882a593Smuzhiyun CNL_GPP(4, 115, 146, 160), /* vGPIO_0 */ 383*4882a593Smuzhiyun CNL_GPP(5, 147, 154, INTEL_GPIO_BASE_NOMAP), /* vGPIO_1 */ 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun static const struct intel_padgroup cnlh_community3_gpps[] = { 387*4882a593Smuzhiyun CNL_GPP(0, 155, 178, 192), /* GPP_K */ 388*4882a593Smuzhiyun CNL_GPP(1, 179, 202, 224), /* GPP_H */ 389*4882a593Smuzhiyun CNL_GPP(2, 203, 215, 256), /* GPP_E */ 390*4882a593Smuzhiyun CNL_GPP(3, 216, 239, 288), /* GPP_F */ 391*4882a593Smuzhiyun CNL_GPP(4, 240, 248, INTEL_GPIO_BASE_NOMAP), /* SPI */ 392*4882a593Smuzhiyun }; 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun static const struct intel_padgroup cnlh_community4_gpps[] = { 395*4882a593Smuzhiyun CNL_GPP(0, 249, 259, INTEL_GPIO_BASE_NOMAP), /* CPU */ 396*4882a593Smuzhiyun CNL_GPP(1, 260, 268, INTEL_GPIO_BASE_NOMAP), /* JTAG */ 397*4882a593Smuzhiyun CNL_GPP(2, 269, 286, 320), /* GPP_I */ 398*4882a593Smuzhiyun CNL_GPP(3, 287, 298, 352), /* GPP_J */ 399*4882a593Smuzhiyun }; 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun static const unsigned int cnlh_spi0_pins[] = { 40, 41, 42, 43 }; 402*4882a593Smuzhiyun static const unsigned int cnlh_spi1_pins[] = { 44, 45, 46, 47 }; 403*4882a593Smuzhiyun static const unsigned int cnlh_spi2_pins[] = { 84, 85, 86, 87 }; 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun static const unsigned int cnlh_uart0_pins[] = { 59, 60, 61, 62 }; 406*4882a593Smuzhiyun static const unsigned int cnlh_uart1_pins[] = { 63, 64, 65, 66 }; 407*4882a593Smuzhiyun static const unsigned int cnlh_uart2_pins[] = { 71, 72, 73, 74 }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun static const unsigned int cnlh_i2c0_pins[] = { 67, 68 }; 410*4882a593Smuzhiyun static const unsigned int cnlh_i2c1_pins[] = { 69, 70 }; 411*4882a593Smuzhiyun static const unsigned int cnlh_i2c2_pins[] = { 88, 89 }; 412*4882a593Smuzhiyun static const unsigned int cnlh_i2c3_pins[] = { 79, 98 }; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun static const struct intel_pingroup cnlh_groups[] = { 415*4882a593Smuzhiyun PIN_GROUP("spi0_grp", cnlh_spi0_pins, 1), 416*4882a593Smuzhiyun PIN_GROUP("spi1_grp", cnlh_spi1_pins, 1), 417*4882a593Smuzhiyun PIN_GROUP("spi2_grp", cnlh_spi2_pins, 3), 418*4882a593Smuzhiyun PIN_GROUP("uart0_grp", cnlh_uart0_pins, 1), 419*4882a593Smuzhiyun PIN_GROUP("uart1_grp", cnlh_uart1_pins, 1), 420*4882a593Smuzhiyun PIN_GROUP("uart2_grp", cnlh_uart2_pins, 1), 421*4882a593Smuzhiyun PIN_GROUP("i2c0_grp", cnlh_i2c0_pins, 1), 422*4882a593Smuzhiyun PIN_GROUP("i2c1_grp", cnlh_i2c1_pins, 1), 423*4882a593Smuzhiyun PIN_GROUP("i2c2_grp", cnlh_i2c2_pins, 3), 424*4882a593Smuzhiyun PIN_GROUP("i2c3_grp", cnlh_i2c3_pins, 2), 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun static const char * const cnlh_spi0_groups[] = { "spi0_grp" }; 428*4882a593Smuzhiyun static const char * const cnlh_spi1_groups[] = { "spi1_grp" }; 429*4882a593Smuzhiyun static const char * const cnlh_spi2_groups[] = { "spi2_grp" }; 430*4882a593Smuzhiyun static const char * const cnlh_uart0_groups[] = { "uart0_grp" }; 431*4882a593Smuzhiyun static const char * const cnlh_uart1_groups[] = { "uart1_grp" }; 432*4882a593Smuzhiyun static const char * const cnlh_uart2_groups[] = { "uart2_grp" }; 433*4882a593Smuzhiyun static const char * const cnlh_i2c0_groups[] = { "i2c0_grp" }; 434*4882a593Smuzhiyun static const char * const cnlh_i2c1_groups[] = { "i2c1_grp" }; 435*4882a593Smuzhiyun static const char * const cnlh_i2c2_groups[] = { "i2c2_grp" }; 436*4882a593Smuzhiyun static const char * const cnlh_i2c3_groups[] = { "i2c3_grp" }; 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun static const struct intel_function cnlh_functions[] = { 439*4882a593Smuzhiyun FUNCTION("spi0", cnlh_spi0_groups), 440*4882a593Smuzhiyun FUNCTION("spi1", cnlh_spi1_groups), 441*4882a593Smuzhiyun FUNCTION("spi2", cnlh_spi2_groups), 442*4882a593Smuzhiyun FUNCTION("uart0", cnlh_uart0_groups), 443*4882a593Smuzhiyun FUNCTION("uart1", cnlh_uart1_groups), 444*4882a593Smuzhiyun FUNCTION("uart2", cnlh_uart2_groups), 445*4882a593Smuzhiyun FUNCTION("i2c0", cnlh_i2c0_groups), 446*4882a593Smuzhiyun FUNCTION("i2c1", cnlh_i2c1_groups), 447*4882a593Smuzhiyun FUNCTION("i2c2", cnlh_i2c2_groups), 448*4882a593Smuzhiyun FUNCTION("i2c3", cnlh_i2c3_groups), 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun static const struct intel_community cnlh_communities[] = { 452*4882a593Smuzhiyun CNL_H_COMMUNITY(0, 0, 50, cnlh_community0_gpps), 453*4882a593Smuzhiyun CNL_H_COMMUNITY(1, 51, 154, cnlh_community1_gpps), 454*4882a593Smuzhiyun CNL_H_COMMUNITY(2, 155, 248, cnlh_community3_gpps), 455*4882a593Smuzhiyun CNL_H_COMMUNITY(3, 249, 298, cnlh_community4_gpps), 456*4882a593Smuzhiyun }; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data cnlh_soc_data = { 459*4882a593Smuzhiyun .pins = cnlh_pins, 460*4882a593Smuzhiyun .npins = ARRAY_SIZE(cnlh_pins), 461*4882a593Smuzhiyun .groups = cnlh_groups, 462*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(cnlh_groups), 463*4882a593Smuzhiyun .functions = cnlh_functions, 464*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(cnlh_functions), 465*4882a593Smuzhiyun .communities = cnlh_communities, 466*4882a593Smuzhiyun .ncommunities = ARRAY_SIZE(cnlh_communities), 467*4882a593Smuzhiyun }; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun /* Cannon Lake-LP */ 470*4882a593Smuzhiyun static const struct pinctrl_pin_desc cnllp_pins[] = { 471*4882a593Smuzhiyun /* GPP_A */ 472*4882a593Smuzhiyun PINCTRL_PIN(0, "RCINB"), 473*4882a593Smuzhiyun PINCTRL_PIN(1, "LAD_0"), 474*4882a593Smuzhiyun PINCTRL_PIN(2, "LAD_1"), 475*4882a593Smuzhiyun PINCTRL_PIN(3, "LAD_2"), 476*4882a593Smuzhiyun PINCTRL_PIN(4, "LAD_3"), 477*4882a593Smuzhiyun PINCTRL_PIN(5, "LFRAMEB"), 478*4882a593Smuzhiyun PINCTRL_PIN(6, "SERIRQ"), 479*4882a593Smuzhiyun PINCTRL_PIN(7, "PIRQAB"), 480*4882a593Smuzhiyun PINCTRL_PIN(8, "CLKRUNB"), 481*4882a593Smuzhiyun PINCTRL_PIN(9, "CLKOUT_LPC_0"), 482*4882a593Smuzhiyun PINCTRL_PIN(10, "CLKOUT_LPC_1"), 483*4882a593Smuzhiyun PINCTRL_PIN(11, "PMEB"), 484*4882a593Smuzhiyun PINCTRL_PIN(12, "BM_BUSYB"), 485*4882a593Smuzhiyun PINCTRL_PIN(13, "SUSWARNB_SUSPWRDNACK"), 486*4882a593Smuzhiyun PINCTRL_PIN(14, "SUS_STATB"), 487*4882a593Smuzhiyun PINCTRL_PIN(15, "SUSACKB"), 488*4882a593Smuzhiyun PINCTRL_PIN(16, "SD_1P8_SEL"), 489*4882a593Smuzhiyun PINCTRL_PIN(17, "SD_PWR_EN_B"), 490*4882a593Smuzhiyun PINCTRL_PIN(18, "ISH_GP_0"), 491*4882a593Smuzhiyun PINCTRL_PIN(19, "ISH_GP_1"), 492*4882a593Smuzhiyun PINCTRL_PIN(20, "ISH_GP_2"), 493*4882a593Smuzhiyun PINCTRL_PIN(21, "ISH_GP_3"), 494*4882a593Smuzhiyun PINCTRL_PIN(22, "ISH_GP_4"), 495*4882a593Smuzhiyun PINCTRL_PIN(23, "ISH_GP_5"), 496*4882a593Smuzhiyun PINCTRL_PIN(24, "ESPI_CLK_LOOPBK"), 497*4882a593Smuzhiyun /* GPP_B */ 498*4882a593Smuzhiyun PINCTRL_PIN(25, "CORE_VID_0"), 499*4882a593Smuzhiyun PINCTRL_PIN(26, "CORE_VID_1"), 500*4882a593Smuzhiyun PINCTRL_PIN(27, "VRALERTB"), 501*4882a593Smuzhiyun PINCTRL_PIN(28, "CPU_GP_2"), 502*4882a593Smuzhiyun PINCTRL_PIN(29, "CPU_GP_3"), 503*4882a593Smuzhiyun PINCTRL_PIN(30, "SRCCLKREQB_0"), 504*4882a593Smuzhiyun PINCTRL_PIN(31, "SRCCLKREQB_1"), 505*4882a593Smuzhiyun PINCTRL_PIN(32, "SRCCLKREQB_2"), 506*4882a593Smuzhiyun PINCTRL_PIN(33, "SRCCLKREQB_3"), 507*4882a593Smuzhiyun PINCTRL_PIN(34, "SRCCLKREQB_4"), 508*4882a593Smuzhiyun PINCTRL_PIN(35, "SRCCLKREQB_5"), 509*4882a593Smuzhiyun PINCTRL_PIN(36, "EXT_PWR_GATEB"), 510*4882a593Smuzhiyun PINCTRL_PIN(37, "SLP_S0B"), 511*4882a593Smuzhiyun PINCTRL_PIN(38, "PLTRSTB"), 512*4882a593Smuzhiyun PINCTRL_PIN(39, "SPKR"), 513*4882a593Smuzhiyun PINCTRL_PIN(40, "GSPI0_CS0B"), 514*4882a593Smuzhiyun PINCTRL_PIN(41, "GSPI0_CLK"), 515*4882a593Smuzhiyun PINCTRL_PIN(42, "GSPI0_MISO"), 516*4882a593Smuzhiyun PINCTRL_PIN(43, "GSPI0_MOSI"), 517*4882a593Smuzhiyun PINCTRL_PIN(44, "GSPI1_CS0B"), 518*4882a593Smuzhiyun PINCTRL_PIN(45, "GSPI1_CLK"), 519*4882a593Smuzhiyun PINCTRL_PIN(46, "GSPI1_MISO"), 520*4882a593Smuzhiyun PINCTRL_PIN(47, "GSPI1_MOSI"), 521*4882a593Smuzhiyun PINCTRL_PIN(48, "SML1ALERTB"), 522*4882a593Smuzhiyun PINCTRL_PIN(49, "GSPI0_CLK_LOOPBK"), 523*4882a593Smuzhiyun PINCTRL_PIN(50, "GSPI1_CLK_LOOPBK"), 524*4882a593Smuzhiyun /* GPP_G */ 525*4882a593Smuzhiyun PINCTRL_PIN(51, "SD3_CMD"), 526*4882a593Smuzhiyun PINCTRL_PIN(52, "SD3_D0_SD4_RCLK_P"), 527*4882a593Smuzhiyun PINCTRL_PIN(53, "SD3_D1_SD4_RCLK_N"), 528*4882a593Smuzhiyun PINCTRL_PIN(54, "SD3_D2"), 529*4882a593Smuzhiyun PINCTRL_PIN(55, "SD3_D3"), 530*4882a593Smuzhiyun PINCTRL_PIN(56, "SD3_CDB"), 531*4882a593Smuzhiyun PINCTRL_PIN(57, "SD3_CLK"), 532*4882a593Smuzhiyun PINCTRL_PIN(58, "SD3_WP"), 533*4882a593Smuzhiyun /* SPI */ 534*4882a593Smuzhiyun PINCTRL_PIN(59, "SPI0_IO_2"), 535*4882a593Smuzhiyun PINCTRL_PIN(60, "SPI0_IO_3"), 536*4882a593Smuzhiyun PINCTRL_PIN(61, "SPI0_MOSI_IO_0"), 537*4882a593Smuzhiyun PINCTRL_PIN(62, "SPI0_MISO_IO_1"), 538*4882a593Smuzhiyun PINCTRL_PIN(63, "SPI0_TPM_CSB"), 539*4882a593Smuzhiyun PINCTRL_PIN(64, "SPI0_FLASH_0_CSB"), 540*4882a593Smuzhiyun PINCTRL_PIN(65, "SPI0_FLASH_1_CSB"), 541*4882a593Smuzhiyun PINCTRL_PIN(66, "SPI0_CLK"), 542*4882a593Smuzhiyun PINCTRL_PIN(67, "SPI0_CLK_LOOPBK"), 543*4882a593Smuzhiyun /* GPP_D */ 544*4882a593Smuzhiyun PINCTRL_PIN(68, "SPI1_CSB"), 545*4882a593Smuzhiyun PINCTRL_PIN(69, "SPI1_CLK"), 546*4882a593Smuzhiyun PINCTRL_PIN(70, "SPI1_MISO_IO_1"), 547*4882a593Smuzhiyun PINCTRL_PIN(71, "SPI1_MOSI_IO_0"), 548*4882a593Smuzhiyun PINCTRL_PIN(72, "IMGCLKOUT_0"), 549*4882a593Smuzhiyun PINCTRL_PIN(73, "ISH_I2C0_SDA"), 550*4882a593Smuzhiyun PINCTRL_PIN(74, "ISH_I2C0_SCL"), 551*4882a593Smuzhiyun PINCTRL_PIN(75, "ISH_I2C1_SDA"), 552*4882a593Smuzhiyun PINCTRL_PIN(76, "ISH_I2C1_SCL"), 553*4882a593Smuzhiyun PINCTRL_PIN(77, "ISH_SPI_CSB"), 554*4882a593Smuzhiyun PINCTRL_PIN(78, "ISH_SPI_CLK"), 555*4882a593Smuzhiyun PINCTRL_PIN(79, "ISH_SPI_MISO"), 556*4882a593Smuzhiyun PINCTRL_PIN(80, "ISH_SPI_MOSI"), 557*4882a593Smuzhiyun PINCTRL_PIN(81, "ISH_UART0_RXD"), 558*4882a593Smuzhiyun PINCTRL_PIN(82, "ISH_UART0_TXD"), 559*4882a593Smuzhiyun PINCTRL_PIN(83, "ISH_UART0_RTSB"), 560*4882a593Smuzhiyun PINCTRL_PIN(84, "ISH_UART0_CTSB"), 561*4882a593Smuzhiyun PINCTRL_PIN(85, "DMIC_CLK_1"), 562*4882a593Smuzhiyun PINCTRL_PIN(86, "DMIC_DATA_1"), 563*4882a593Smuzhiyun PINCTRL_PIN(87, "DMIC_CLK_0"), 564*4882a593Smuzhiyun PINCTRL_PIN(88, "DMIC_DATA_0"), 565*4882a593Smuzhiyun PINCTRL_PIN(89, "SPI1_IO_2"), 566*4882a593Smuzhiyun PINCTRL_PIN(90, "SPI1_IO_3"), 567*4882a593Smuzhiyun PINCTRL_PIN(91, "SSP_MCLK"), 568*4882a593Smuzhiyun PINCTRL_PIN(92, "GSPI2_CLK_LOOPBK"), 569*4882a593Smuzhiyun /* GPP_F */ 570*4882a593Smuzhiyun PINCTRL_PIN(93, "CNV_GNSS_PA_BLANKING"), 571*4882a593Smuzhiyun PINCTRL_PIN(94, "CNV_GNSS_FTA"), 572*4882a593Smuzhiyun PINCTRL_PIN(95, "CNV_GNSS_SYSCK"), 573*4882a593Smuzhiyun PINCTRL_PIN(96, "EMMC_HIP_MON"), 574*4882a593Smuzhiyun PINCTRL_PIN(97, "CNV_BRI_DT"), 575*4882a593Smuzhiyun PINCTRL_PIN(98, "CNV_BRI_RSP"), 576*4882a593Smuzhiyun PINCTRL_PIN(99, "CNV_RGI_DT"), 577*4882a593Smuzhiyun PINCTRL_PIN(100, "CNV_RGI_RSP"), 578*4882a593Smuzhiyun PINCTRL_PIN(101, "CNV_MFUART2_RXD"), 579*4882a593Smuzhiyun PINCTRL_PIN(102, "CNV_MFUART2_TXD"), 580*4882a593Smuzhiyun PINCTRL_PIN(103, "GPP_F_10"), 581*4882a593Smuzhiyun PINCTRL_PIN(104, "EMMC_CMD"), 582*4882a593Smuzhiyun PINCTRL_PIN(105, "EMMC_DATA_0"), 583*4882a593Smuzhiyun PINCTRL_PIN(106, "EMMC_DATA_1"), 584*4882a593Smuzhiyun PINCTRL_PIN(107, "EMMC_DATA_2"), 585*4882a593Smuzhiyun PINCTRL_PIN(108, "EMMC_DATA_3"), 586*4882a593Smuzhiyun PINCTRL_PIN(109, "EMMC_DATA_4"), 587*4882a593Smuzhiyun PINCTRL_PIN(110, "EMMC_DATA_5"), 588*4882a593Smuzhiyun PINCTRL_PIN(111, "EMMC_DATA_6"), 589*4882a593Smuzhiyun PINCTRL_PIN(112, "EMMC_DATA_7"), 590*4882a593Smuzhiyun PINCTRL_PIN(113, "EMMC_RCLK"), 591*4882a593Smuzhiyun PINCTRL_PIN(114, "EMMC_CLK"), 592*4882a593Smuzhiyun PINCTRL_PIN(115, "EMMC_RESETB"), 593*4882a593Smuzhiyun PINCTRL_PIN(116, "A4WP_PRESENT"), 594*4882a593Smuzhiyun /* GPP_H */ 595*4882a593Smuzhiyun PINCTRL_PIN(117, "SSP2_SCLK"), 596*4882a593Smuzhiyun PINCTRL_PIN(118, "SSP2_SFRM"), 597*4882a593Smuzhiyun PINCTRL_PIN(119, "SSP2_TXD"), 598*4882a593Smuzhiyun PINCTRL_PIN(120, "SSP2_RXD"), 599*4882a593Smuzhiyun PINCTRL_PIN(121, "I2C2_SDA"), 600*4882a593Smuzhiyun PINCTRL_PIN(122, "I2C2_SCL"), 601*4882a593Smuzhiyun PINCTRL_PIN(123, "I2C3_SDA"), 602*4882a593Smuzhiyun PINCTRL_PIN(124, "I2C3_SCL"), 603*4882a593Smuzhiyun PINCTRL_PIN(125, "I2C4_SDA"), 604*4882a593Smuzhiyun PINCTRL_PIN(126, "I2C4_SCL"), 605*4882a593Smuzhiyun PINCTRL_PIN(127, "I2C5_SDA"), 606*4882a593Smuzhiyun PINCTRL_PIN(128, "I2C5_SCL"), 607*4882a593Smuzhiyun PINCTRL_PIN(129, "M2_SKT2_CFG_0"), 608*4882a593Smuzhiyun PINCTRL_PIN(130, "M2_SKT2_CFG_1"), 609*4882a593Smuzhiyun PINCTRL_PIN(131, "M2_SKT2_CFG_2"), 610*4882a593Smuzhiyun PINCTRL_PIN(132, "M2_SKT2_CFG_3"), 611*4882a593Smuzhiyun PINCTRL_PIN(133, "DDPF_CTRLCLK"), 612*4882a593Smuzhiyun PINCTRL_PIN(134, "DDPF_CTRLDATA"), 613*4882a593Smuzhiyun PINCTRL_PIN(135, "CPU_VCCIO_PWR_GATEB"), 614*4882a593Smuzhiyun PINCTRL_PIN(136, "TIMESYNC_0"), 615*4882a593Smuzhiyun PINCTRL_PIN(137, "IMGCLKOUT_1"), 616*4882a593Smuzhiyun PINCTRL_PIN(138, "GPPC_H_21"), 617*4882a593Smuzhiyun PINCTRL_PIN(139, "GPPC_H_22"), 618*4882a593Smuzhiyun PINCTRL_PIN(140, "GPPC_H_23"), 619*4882a593Smuzhiyun /* vGPIO */ 620*4882a593Smuzhiyun PINCTRL_PIN(141, "CNV_BTEN"), 621*4882a593Smuzhiyun PINCTRL_PIN(142, "CNV_GNEN"), 622*4882a593Smuzhiyun PINCTRL_PIN(143, "CNV_WFEN"), 623*4882a593Smuzhiyun PINCTRL_PIN(144, "CNV_WCEN"), 624*4882a593Smuzhiyun PINCTRL_PIN(145, "CNV_BT_HOST_WAKEB"), 625*4882a593Smuzhiyun PINCTRL_PIN(146, "CNV_BT_IF_SELECT"), 626*4882a593Smuzhiyun PINCTRL_PIN(147, "vCNV_BT_UART_TXD"), 627*4882a593Smuzhiyun PINCTRL_PIN(148, "vCNV_BT_UART_RXD"), 628*4882a593Smuzhiyun PINCTRL_PIN(149, "vCNV_BT_UART_CTS_B"), 629*4882a593Smuzhiyun PINCTRL_PIN(150, "vCNV_BT_UART_RTS_B"), 630*4882a593Smuzhiyun PINCTRL_PIN(151, "vCNV_MFUART1_TXD"), 631*4882a593Smuzhiyun PINCTRL_PIN(152, "vCNV_MFUART1_RXD"), 632*4882a593Smuzhiyun PINCTRL_PIN(153, "vCNV_MFUART1_CTS_B"), 633*4882a593Smuzhiyun PINCTRL_PIN(154, "vCNV_MFUART1_RTS_B"), 634*4882a593Smuzhiyun PINCTRL_PIN(155, "vCNV_GNSS_UART_TXD"), 635*4882a593Smuzhiyun PINCTRL_PIN(156, "vCNV_GNSS_UART_RXD"), 636*4882a593Smuzhiyun PINCTRL_PIN(157, "vCNV_GNSS_UART_CTS_B"), 637*4882a593Smuzhiyun PINCTRL_PIN(158, "vCNV_GNSS_UART_RTS_B"), 638*4882a593Smuzhiyun PINCTRL_PIN(159, "vUART0_TXD"), 639*4882a593Smuzhiyun PINCTRL_PIN(160, "vUART0_RXD"), 640*4882a593Smuzhiyun PINCTRL_PIN(161, "vUART0_CTS_B"), 641*4882a593Smuzhiyun PINCTRL_PIN(162, "vUART0_RTS_B"), 642*4882a593Smuzhiyun PINCTRL_PIN(163, "vISH_UART0_TXD"), 643*4882a593Smuzhiyun PINCTRL_PIN(164, "vISH_UART0_RXD"), 644*4882a593Smuzhiyun PINCTRL_PIN(165, "vISH_UART0_CTS_B"), 645*4882a593Smuzhiyun PINCTRL_PIN(166, "vISH_UART0_RTS_B"), 646*4882a593Smuzhiyun PINCTRL_PIN(167, "vISH_UART1_TXD"), 647*4882a593Smuzhiyun PINCTRL_PIN(168, "vISH_UART1_RXD"), 648*4882a593Smuzhiyun PINCTRL_PIN(169, "vISH_UART1_CTS_B"), 649*4882a593Smuzhiyun PINCTRL_PIN(170, "vISH_UART1_RTS_B"), 650*4882a593Smuzhiyun PINCTRL_PIN(171, "vCNV_BT_I2S_BCLK"), 651*4882a593Smuzhiyun PINCTRL_PIN(172, "vCNV_BT_I2S_WS_SYNC"), 652*4882a593Smuzhiyun PINCTRL_PIN(173, "vCNV_BT_I2S_SDO"), 653*4882a593Smuzhiyun PINCTRL_PIN(174, "vCNV_BT_I2S_SDI"), 654*4882a593Smuzhiyun PINCTRL_PIN(175, "vSSP2_SCLK"), 655*4882a593Smuzhiyun PINCTRL_PIN(176, "vSSP2_SFRM"), 656*4882a593Smuzhiyun PINCTRL_PIN(177, "vSSP2_TXD"), 657*4882a593Smuzhiyun PINCTRL_PIN(178, "vSSP2_RXD"), 658*4882a593Smuzhiyun PINCTRL_PIN(179, "vCNV_GNSS_HOST_WAKEB"), 659*4882a593Smuzhiyun PINCTRL_PIN(180, "vSD3_CD_B"), 660*4882a593Smuzhiyun /* GPP_C */ 661*4882a593Smuzhiyun PINCTRL_PIN(181, "SMBCLK"), 662*4882a593Smuzhiyun PINCTRL_PIN(182, "SMBDATA"), 663*4882a593Smuzhiyun PINCTRL_PIN(183, "SMBALERTB"), 664*4882a593Smuzhiyun PINCTRL_PIN(184, "SML0CLK"), 665*4882a593Smuzhiyun PINCTRL_PIN(185, "SML0DATA"), 666*4882a593Smuzhiyun PINCTRL_PIN(186, "SML0ALERTB"), 667*4882a593Smuzhiyun PINCTRL_PIN(187, "SML1CLK"), 668*4882a593Smuzhiyun PINCTRL_PIN(188, "SML1DATA"), 669*4882a593Smuzhiyun PINCTRL_PIN(189, "UART0_RXD"), 670*4882a593Smuzhiyun PINCTRL_PIN(190, "UART0_TXD"), 671*4882a593Smuzhiyun PINCTRL_PIN(191, "UART0_RTSB"), 672*4882a593Smuzhiyun PINCTRL_PIN(192, "UART0_CTSB"), 673*4882a593Smuzhiyun PINCTRL_PIN(193, "UART1_RXD"), 674*4882a593Smuzhiyun PINCTRL_PIN(194, "UART1_TXD"), 675*4882a593Smuzhiyun PINCTRL_PIN(195, "UART1_RTSB"), 676*4882a593Smuzhiyun PINCTRL_PIN(196, "UART1_CTSB"), 677*4882a593Smuzhiyun PINCTRL_PIN(197, "I2C0_SDA"), 678*4882a593Smuzhiyun PINCTRL_PIN(198, "I2C0_SCL"), 679*4882a593Smuzhiyun PINCTRL_PIN(199, "I2C1_SDA"), 680*4882a593Smuzhiyun PINCTRL_PIN(200, "I2C1_SCL"), 681*4882a593Smuzhiyun PINCTRL_PIN(201, "UART2_RXD"), 682*4882a593Smuzhiyun PINCTRL_PIN(202, "UART2_TXD"), 683*4882a593Smuzhiyun PINCTRL_PIN(203, "UART2_RTSB"), 684*4882a593Smuzhiyun PINCTRL_PIN(204, "UART2_CTSB"), 685*4882a593Smuzhiyun /* GPP_E */ 686*4882a593Smuzhiyun PINCTRL_PIN(205, "SATAXPCIE_0"), 687*4882a593Smuzhiyun PINCTRL_PIN(206, "SATAXPCIE_1"), 688*4882a593Smuzhiyun PINCTRL_PIN(207, "SATAXPCIE_2"), 689*4882a593Smuzhiyun PINCTRL_PIN(208, "CPU_GP_0"), 690*4882a593Smuzhiyun PINCTRL_PIN(209, "SATA_DEVSLP_0"), 691*4882a593Smuzhiyun PINCTRL_PIN(210, "SATA_DEVSLP_1"), 692*4882a593Smuzhiyun PINCTRL_PIN(211, "SATA_DEVSLP_2"), 693*4882a593Smuzhiyun PINCTRL_PIN(212, "CPU_GP_1"), 694*4882a593Smuzhiyun PINCTRL_PIN(213, "SATA_LEDB"), 695*4882a593Smuzhiyun PINCTRL_PIN(214, "USB2_OCB_0"), 696*4882a593Smuzhiyun PINCTRL_PIN(215, "USB2_OCB_1"), 697*4882a593Smuzhiyun PINCTRL_PIN(216, "USB2_OCB_2"), 698*4882a593Smuzhiyun PINCTRL_PIN(217, "USB2_OCB_3"), 699*4882a593Smuzhiyun PINCTRL_PIN(218, "DDSP_HPD_0"), 700*4882a593Smuzhiyun PINCTRL_PIN(219, "DDSP_HPD_1"), 701*4882a593Smuzhiyun PINCTRL_PIN(220, "DDSP_HPD_2"), 702*4882a593Smuzhiyun PINCTRL_PIN(221, "DDSP_HPD_3"), 703*4882a593Smuzhiyun PINCTRL_PIN(222, "EDP_HPD"), 704*4882a593Smuzhiyun PINCTRL_PIN(223, "DDPB_CTRLCLK"), 705*4882a593Smuzhiyun PINCTRL_PIN(224, "DDPB_CTRLDATA"), 706*4882a593Smuzhiyun PINCTRL_PIN(225, "DDPC_CTRLCLK"), 707*4882a593Smuzhiyun PINCTRL_PIN(226, "DDPC_CTRLDATA"), 708*4882a593Smuzhiyun PINCTRL_PIN(227, "DDPD_CTRLCLK"), 709*4882a593Smuzhiyun PINCTRL_PIN(228, "DDPD_CTRLDATA"), 710*4882a593Smuzhiyun /* JTAG */ 711*4882a593Smuzhiyun PINCTRL_PIN(229, "JTAG_TDO"), 712*4882a593Smuzhiyun PINCTRL_PIN(230, "JTAGX"), 713*4882a593Smuzhiyun PINCTRL_PIN(231, "PRDYB"), 714*4882a593Smuzhiyun PINCTRL_PIN(232, "PREQB"), 715*4882a593Smuzhiyun PINCTRL_PIN(233, "CPU_TRSTB"), 716*4882a593Smuzhiyun PINCTRL_PIN(234, "JTAG_TDI"), 717*4882a593Smuzhiyun PINCTRL_PIN(235, "JTAG_TMS"), 718*4882a593Smuzhiyun PINCTRL_PIN(236, "JTAG_TCK"), 719*4882a593Smuzhiyun PINCTRL_PIN(237, "ITP_PMODE"), 720*4882a593Smuzhiyun /* HVCMOS */ 721*4882a593Smuzhiyun PINCTRL_PIN(238, "L_BKLTEN"), 722*4882a593Smuzhiyun PINCTRL_PIN(239, "L_BKLTCTL"), 723*4882a593Smuzhiyun PINCTRL_PIN(240, "L_VDDEN"), 724*4882a593Smuzhiyun PINCTRL_PIN(241, "SYS_PWROK"), 725*4882a593Smuzhiyun PINCTRL_PIN(242, "SYS_RESETB"), 726*4882a593Smuzhiyun PINCTRL_PIN(243, "MLK_RSTB"), 727*4882a593Smuzhiyun }; 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun static const unsigned int cnllp_spi0_pins[] = { 40, 41, 42, 43, 7 }; 730*4882a593Smuzhiyun static const unsigned int cnllp_spi0_modes[] = { 1, 1, 1, 1, 2 }; 731*4882a593Smuzhiyun static const unsigned int cnllp_spi1_pins[] = { 44, 45, 46, 47, 11 }; 732*4882a593Smuzhiyun static const unsigned int cnllp_spi1_modes[] = { 1, 1, 1, 1, 2 }; 733*4882a593Smuzhiyun static const unsigned int cnllp_spi2_pins[] = { 77, 78, 79, 80, 83 }; 734*4882a593Smuzhiyun static const unsigned int cnllp_spi2_modes[] = { 3, 3, 3, 3, 2 }; 735*4882a593Smuzhiyun 736*4882a593Smuzhiyun static const unsigned int cnllp_i2c0_pins[] = { 197, 198 }; 737*4882a593Smuzhiyun static const unsigned int cnllp_i2c1_pins[] = { 199, 200 }; 738*4882a593Smuzhiyun static const unsigned int cnllp_i2c2_pins[] = { 121, 122 }; 739*4882a593Smuzhiyun static const unsigned int cnllp_i2c3_pins[] = { 123, 124 }; 740*4882a593Smuzhiyun static const unsigned int cnllp_i2c4_pins[] = { 125, 126 }; 741*4882a593Smuzhiyun static const unsigned int cnllp_i2c5_pins[] = { 127, 128 }; 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun static const unsigned int cnllp_uart0_pins[] = { 189, 190, 191, 192 }; 744*4882a593Smuzhiyun static const unsigned int cnllp_uart1_pins[] = { 193, 194, 195, 196 }; 745*4882a593Smuzhiyun static const unsigned int cnllp_uart2_pins[] = { 201, 202, 203, 204 }; 746*4882a593Smuzhiyun 747*4882a593Smuzhiyun static const struct intel_pingroup cnllp_groups[] = { 748*4882a593Smuzhiyun PIN_GROUP("spi0_grp", cnllp_spi0_pins, cnllp_spi0_modes), 749*4882a593Smuzhiyun PIN_GROUP("spi1_grp", cnllp_spi1_pins, cnllp_spi1_modes), 750*4882a593Smuzhiyun PIN_GROUP("spi2_grp", cnllp_spi2_pins, cnllp_spi2_modes), 751*4882a593Smuzhiyun PIN_GROUP("i2c0_grp", cnllp_i2c0_pins, 1), 752*4882a593Smuzhiyun PIN_GROUP("i2c1_grp", cnllp_i2c1_pins, 1), 753*4882a593Smuzhiyun PIN_GROUP("i2c2_grp", cnllp_i2c2_pins, 1), 754*4882a593Smuzhiyun PIN_GROUP("i2c3_grp", cnllp_i2c3_pins, 1), 755*4882a593Smuzhiyun PIN_GROUP("i2c4_grp", cnllp_i2c4_pins, 1), 756*4882a593Smuzhiyun PIN_GROUP("i2c5_grp", cnllp_i2c5_pins, 1), 757*4882a593Smuzhiyun PIN_GROUP("uart0_grp", cnllp_uart0_pins, 1), 758*4882a593Smuzhiyun PIN_GROUP("uart1_grp", cnllp_uart1_pins, 1), 759*4882a593Smuzhiyun PIN_GROUP("uart2_grp", cnllp_uart2_pins, 1), 760*4882a593Smuzhiyun }; 761*4882a593Smuzhiyun 762*4882a593Smuzhiyun static const char * const cnllp_spi0_groups[] = { "spi0_grp" }; 763*4882a593Smuzhiyun static const char * const cnllp_spi1_groups[] = { "spi1_grp" }; 764*4882a593Smuzhiyun static const char * const cnllp_spi2_groups[] = { "spi2_grp" }; 765*4882a593Smuzhiyun static const char * const cnllp_i2c0_groups[] = { "i2c0_grp" }; 766*4882a593Smuzhiyun static const char * const cnllp_i2c1_groups[] = { "i2c1_grp" }; 767*4882a593Smuzhiyun static const char * const cnllp_i2c2_groups[] = { "i2c2_grp" }; 768*4882a593Smuzhiyun static const char * const cnllp_i2c3_groups[] = { "i2c3_grp" }; 769*4882a593Smuzhiyun static const char * const cnllp_i2c4_groups[] = { "i2c4_grp" }; 770*4882a593Smuzhiyun static const char * const cnllp_i2c5_groups[] = { "i2c5_grp" }; 771*4882a593Smuzhiyun static const char * const cnllp_uart0_groups[] = { "uart0_grp" }; 772*4882a593Smuzhiyun static const char * const cnllp_uart1_groups[] = { "uart1_grp" }; 773*4882a593Smuzhiyun static const char * const cnllp_uart2_groups[] = { "uart2_grp" }; 774*4882a593Smuzhiyun 775*4882a593Smuzhiyun static const struct intel_function cnllp_functions[] = { 776*4882a593Smuzhiyun FUNCTION("spi0", cnllp_spi0_groups), 777*4882a593Smuzhiyun FUNCTION("spi1", cnllp_spi1_groups), 778*4882a593Smuzhiyun FUNCTION("spi2", cnllp_spi2_groups), 779*4882a593Smuzhiyun FUNCTION("i2c0", cnllp_i2c0_groups), 780*4882a593Smuzhiyun FUNCTION("i2c1", cnllp_i2c1_groups), 781*4882a593Smuzhiyun FUNCTION("i2c2", cnllp_i2c2_groups), 782*4882a593Smuzhiyun FUNCTION("i2c3", cnllp_i2c3_groups), 783*4882a593Smuzhiyun FUNCTION("i2c4", cnllp_i2c4_groups), 784*4882a593Smuzhiyun FUNCTION("i2c5", cnllp_i2c5_groups), 785*4882a593Smuzhiyun FUNCTION("uart0", cnllp_uart0_groups), 786*4882a593Smuzhiyun FUNCTION("uart1", cnllp_uart1_groups), 787*4882a593Smuzhiyun FUNCTION("uart2", cnllp_uart2_groups), 788*4882a593Smuzhiyun }; 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun static const struct intel_padgroup cnllp_community0_gpps[] = { 791*4882a593Smuzhiyun CNL_GPP(0, 0, 24, 0), /* GPP_A */ 792*4882a593Smuzhiyun CNL_GPP(1, 25, 50, 32), /* GPP_B */ 793*4882a593Smuzhiyun CNL_GPP(2, 51, 58, 64), /* GPP_G */ 794*4882a593Smuzhiyun CNL_GPP(3, 59, 67, INTEL_GPIO_BASE_NOMAP), /* SPI */ 795*4882a593Smuzhiyun }; 796*4882a593Smuzhiyun 797*4882a593Smuzhiyun static const struct intel_padgroup cnllp_community1_gpps[] = { 798*4882a593Smuzhiyun CNL_GPP(0, 68, 92, 96), /* GPP_D */ 799*4882a593Smuzhiyun CNL_GPP(1, 93, 116, 128), /* GPP_F */ 800*4882a593Smuzhiyun CNL_GPP(2, 117, 140, 160), /* GPP_H */ 801*4882a593Smuzhiyun CNL_GPP(3, 141, 172, 192), /* vGPIO */ 802*4882a593Smuzhiyun CNL_GPP(4, 173, 180, 224), /* vGPIO */ 803*4882a593Smuzhiyun }; 804*4882a593Smuzhiyun 805*4882a593Smuzhiyun static const struct intel_padgroup cnllp_community4_gpps[] = { 806*4882a593Smuzhiyun CNL_GPP(0, 181, 204, 256), /* GPP_C */ 807*4882a593Smuzhiyun CNL_GPP(1, 205, 228, 288), /* GPP_E */ 808*4882a593Smuzhiyun CNL_GPP(2, 229, 237, INTEL_GPIO_BASE_NOMAP), /* JTAG */ 809*4882a593Smuzhiyun CNL_GPP(3, 238, 243, INTEL_GPIO_BASE_NOMAP), /* HVCMOS */ 810*4882a593Smuzhiyun }; 811*4882a593Smuzhiyun 812*4882a593Smuzhiyun static const struct intel_community cnllp_communities[] = { 813*4882a593Smuzhiyun CNL_LP_COMMUNITY(0, 0, 67, cnllp_community0_gpps), 814*4882a593Smuzhiyun CNL_LP_COMMUNITY(1, 68, 180, cnllp_community1_gpps), 815*4882a593Smuzhiyun CNL_LP_COMMUNITY(2, 181, 243, cnllp_community4_gpps), 816*4882a593Smuzhiyun }; 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data cnllp_soc_data = { 819*4882a593Smuzhiyun .pins = cnllp_pins, 820*4882a593Smuzhiyun .npins = ARRAY_SIZE(cnllp_pins), 821*4882a593Smuzhiyun .groups = cnllp_groups, 822*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(cnllp_groups), 823*4882a593Smuzhiyun .functions = cnllp_functions, 824*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(cnllp_functions), 825*4882a593Smuzhiyun .communities = cnllp_communities, 826*4882a593Smuzhiyun .ncommunities = ARRAY_SIZE(cnllp_communities), 827*4882a593Smuzhiyun }; 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun static const struct acpi_device_id cnl_pinctrl_acpi_match[] = { 830*4882a593Smuzhiyun { "INT3450", (kernel_ulong_t)&cnlh_soc_data }, 831*4882a593Smuzhiyun { "INT34BB", (kernel_ulong_t)&cnllp_soc_data }, 832*4882a593Smuzhiyun { } 833*4882a593Smuzhiyun }; 834*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, cnl_pinctrl_acpi_match); 835*4882a593Smuzhiyun 836*4882a593Smuzhiyun static INTEL_PINCTRL_PM_OPS(cnl_pinctrl_pm_ops); 837*4882a593Smuzhiyun 838*4882a593Smuzhiyun static struct platform_driver cnl_pinctrl_driver = { 839*4882a593Smuzhiyun .probe = intel_pinctrl_probe_by_hid, 840*4882a593Smuzhiyun .driver = { 841*4882a593Smuzhiyun .name = "cannonlake-pinctrl", 842*4882a593Smuzhiyun .acpi_match_table = cnl_pinctrl_acpi_match, 843*4882a593Smuzhiyun .pm = &cnl_pinctrl_pm_ops, 844*4882a593Smuzhiyun }, 845*4882a593Smuzhiyun }; 846*4882a593Smuzhiyun 847*4882a593Smuzhiyun module_platform_driver(cnl_pinctrl_driver); 848*4882a593Smuzhiyun 849*4882a593Smuzhiyun MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>"); 850*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel Cannon Lake PCH pinctrl/GPIO driver"); 851*4882a593Smuzhiyun MODULE_LICENSE("GPL v2"); 852