xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/intel/pinctrl-baytrail.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Pinctrl GPIO driver for Intel Baytrail
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2012-2013, Intel Corporation
6*4882a593Smuzhiyun  * Author: Mathias Nyman <mathias.nyman@linux.intel.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/gpio/driver.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pm_runtime.h>
19*4882a593Smuzhiyun #include <linux/property.h>
20*4882a593Smuzhiyun #include <linux/seq_file.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
23*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
24*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
25*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "pinctrl-intel.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* memory mapped register offsets */
30*4882a593Smuzhiyun #define BYT_CONF0_REG		0x000
31*4882a593Smuzhiyun #define BYT_CONF1_REG		0x004
32*4882a593Smuzhiyun #define BYT_VAL_REG		0x008
33*4882a593Smuzhiyun #define BYT_DFT_REG		0x00c
34*4882a593Smuzhiyun #define BYT_INT_STAT_REG	0x800
35*4882a593Smuzhiyun #define BYT_DEBOUNCE_REG	0x9d0
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* BYT_CONF0_REG register bits */
38*4882a593Smuzhiyun #define BYT_IODEN		BIT(31)
39*4882a593Smuzhiyun #define BYT_DIRECT_IRQ_EN	BIT(27)
40*4882a593Smuzhiyun #define BYT_TRIG_MASK		GENMASK(26, 24)
41*4882a593Smuzhiyun #define BYT_TRIG_NEG		BIT(26)
42*4882a593Smuzhiyun #define BYT_TRIG_POS		BIT(25)
43*4882a593Smuzhiyun #define BYT_TRIG_LVL		BIT(24)
44*4882a593Smuzhiyun #define BYT_DEBOUNCE_EN		BIT(20)
45*4882a593Smuzhiyun #define BYT_GLITCH_FILTER_EN	BIT(19)
46*4882a593Smuzhiyun #define BYT_GLITCH_F_SLOW_CLK	BIT(17)
47*4882a593Smuzhiyun #define BYT_GLITCH_F_FAST_CLK	BIT(16)
48*4882a593Smuzhiyun #define BYT_PULL_STR_SHIFT	9
49*4882a593Smuzhiyun #define BYT_PULL_STR_MASK	GENMASK(10, 9)
50*4882a593Smuzhiyun #define BYT_PULL_STR_2K		(0 << BYT_PULL_STR_SHIFT)
51*4882a593Smuzhiyun #define BYT_PULL_STR_10K	(1 << BYT_PULL_STR_SHIFT)
52*4882a593Smuzhiyun #define BYT_PULL_STR_20K	(2 << BYT_PULL_STR_SHIFT)
53*4882a593Smuzhiyun #define BYT_PULL_STR_40K	(3 << BYT_PULL_STR_SHIFT)
54*4882a593Smuzhiyun #define BYT_PULL_ASSIGN_SHIFT	7
55*4882a593Smuzhiyun #define BYT_PULL_ASSIGN_MASK	GENMASK(8, 7)
56*4882a593Smuzhiyun #define BYT_PULL_ASSIGN_UP	(1 << BYT_PULL_ASSIGN_SHIFT)
57*4882a593Smuzhiyun #define BYT_PULL_ASSIGN_DOWN	(2 << BYT_PULL_ASSIGN_SHIFT)
58*4882a593Smuzhiyun #define BYT_PIN_MUX		GENMASK(2, 0)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* BYT_VAL_REG register bits */
61*4882a593Smuzhiyun #define BYT_DIR_MASK		GENMASK(2, 1)
62*4882a593Smuzhiyun #define BYT_INPUT_EN		BIT(2)  /* 0: input enabled (active low)*/
63*4882a593Smuzhiyun #define BYT_OUTPUT_EN		BIT(1)  /* 0: output enabled (active low)*/
64*4882a593Smuzhiyun #define BYT_LEVEL		BIT(0)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define BYT_CONF0_RESTORE_MASK	(BYT_DIRECT_IRQ_EN | BYT_TRIG_MASK | BYT_PIN_MUX)
67*4882a593Smuzhiyun #define BYT_VAL_RESTORE_MASK	(BYT_DIR_MASK | BYT_LEVEL)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* BYT_DEBOUNCE_REG bits */
70*4882a593Smuzhiyun #define BYT_DEBOUNCE_PULSE_MASK		GENMASK(2, 0)
71*4882a593Smuzhiyun #define BYT_DEBOUNCE_PULSE_375US	1
72*4882a593Smuzhiyun #define BYT_DEBOUNCE_PULSE_750US	2
73*4882a593Smuzhiyun #define BYT_DEBOUNCE_PULSE_1500US	3
74*4882a593Smuzhiyun #define BYT_DEBOUNCE_PULSE_3MS		4
75*4882a593Smuzhiyun #define BYT_DEBOUNCE_PULSE_6MS		5
76*4882a593Smuzhiyun #define BYT_DEBOUNCE_PULSE_12MS		6
77*4882a593Smuzhiyun #define BYT_DEBOUNCE_PULSE_24MS		7
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define BYT_NGPIO_SCORE		102
80*4882a593Smuzhiyun #define BYT_NGPIO_NCORE		28
81*4882a593Smuzhiyun #define BYT_NGPIO_SUS		44
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define BYT_SCORE_ACPI_UID	"1"
84*4882a593Smuzhiyun #define BYT_NCORE_ACPI_UID	"2"
85*4882a593Smuzhiyun #define BYT_SUS_ACPI_UID	"3"
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun  * This is the function value most pins have for GPIO muxing. If the value
89*4882a593Smuzhiyun  * differs from the default one, it must be explicitly mentioned. Otherwise, the
90*4882a593Smuzhiyun  * pin control implementation will set the muxing value to default GPIO if it
91*4882a593Smuzhiyun  * does not find a match for the requested function.
92*4882a593Smuzhiyun  */
93*4882a593Smuzhiyun #define BYT_DEFAULT_GPIO_MUX	0
94*4882a593Smuzhiyun #define BYT_ALTER_GPIO_MUX	1
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun struct intel_pad_context {
97*4882a593Smuzhiyun 	u32 conf0;
98*4882a593Smuzhiyun 	u32 val;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define COMMUNITY(p, n, map)		\
102*4882a593Smuzhiyun 	{				\
103*4882a593Smuzhiyun 		.pin_base	= (p),	\
104*4882a593Smuzhiyun 		.npins		= (n),	\
105*4882a593Smuzhiyun 		.pad_map	= (map),\
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* SCORE pins, aka GPIOC_<pin_no> or GPIO_S0_SC[<pin_no>] */
109*4882a593Smuzhiyun static const struct pinctrl_pin_desc byt_score_pins[] = {
110*4882a593Smuzhiyun 	PINCTRL_PIN(0, "SATA_GP0"),
111*4882a593Smuzhiyun 	PINCTRL_PIN(1, "SATA_GP1"),
112*4882a593Smuzhiyun 	PINCTRL_PIN(2, "SATA_LED#"),
113*4882a593Smuzhiyun 	PINCTRL_PIN(3, "PCIE_CLKREQ0"),
114*4882a593Smuzhiyun 	PINCTRL_PIN(4, "PCIE_CLKREQ1"),
115*4882a593Smuzhiyun 	PINCTRL_PIN(5, "PCIE_CLKREQ2"),
116*4882a593Smuzhiyun 	PINCTRL_PIN(6, "PCIE_CLKREQ3"),
117*4882a593Smuzhiyun 	PINCTRL_PIN(7, "SD3_WP"),
118*4882a593Smuzhiyun 	PINCTRL_PIN(8, "HDA_RST"),
119*4882a593Smuzhiyun 	PINCTRL_PIN(9, "HDA_SYNC"),
120*4882a593Smuzhiyun 	PINCTRL_PIN(10, "HDA_CLK"),
121*4882a593Smuzhiyun 	PINCTRL_PIN(11, "HDA_SDO"),
122*4882a593Smuzhiyun 	PINCTRL_PIN(12, "HDA_SDI0"),
123*4882a593Smuzhiyun 	PINCTRL_PIN(13, "HDA_SDI1"),
124*4882a593Smuzhiyun 	PINCTRL_PIN(14, "GPIO_S0_SC14"),
125*4882a593Smuzhiyun 	PINCTRL_PIN(15, "GPIO_S0_SC15"),
126*4882a593Smuzhiyun 	PINCTRL_PIN(16, "MMC1_CLK"),
127*4882a593Smuzhiyun 	PINCTRL_PIN(17, "MMC1_D0"),
128*4882a593Smuzhiyun 	PINCTRL_PIN(18, "MMC1_D1"),
129*4882a593Smuzhiyun 	PINCTRL_PIN(19, "MMC1_D2"),
130*4882a593Smuzhiyun 	PINCTRL_PIN(20, "MMC1_D3"),
131*4882a593Smuzhiyun 	PINCTRL_PIN(21, "MMC1_D4"),
132*4882a593Smuzhiyun 	PINCTRL_PIN(22, "MMC1_D5"),
133*4882a593Smuzhiyun 	PINCTRL_PIN(23, "MMC1_D6"),
134*4882a593Smuzhiyun 	PINCTRL_PIN(24, "MMC1_D7"),
135*4882a593Smuzhiyun 	PINCTRL_PIN(25, "MMC1_CMD"),
136*4882a593Smuzhiyun 	PINCTRL_PIN(26, "MMC1_RST"),
137*4882a593Smuzhiyun 	PINCTRL_PIN(27, "SD2_CLK"),
138*4882a593Smuzhiyun 	PINCTRL_PIN(28, "SD2_D0"),
139*4882a593Smuzhiyun 	PINCTRL_PIN(29, "SD2_D1"),
140*4882a593Smuzhiyun 	PINCTRL_PIN(30, "SD2_D2"),
141*4882a593Smuzhiyun 	PINCTRL_PIN(31, "SD2_D3_CD"),
142*4882a593Smuzhiyun 	PINCTRL_PIN(32, "SD2_CMD"),
143*4882a593Smuzhiyun 	PINCTRL_PIN(33, "SD3_CLK"),
144*4882a593Smuzhiyun 	PINCTRL_PIN(34, "SD3_D0"),
145*4882a593Smuzhiyun 	PINCTRL_PIN(35, "SD3_D1"),
146*4882a593Smuzhiyun 	PINCTRL_PIN(36, "SD3_D2"),
147*4882a593Smuzhiyun 	PINCTRL_PIN(37, "SD3_D3"),
148*4882a593Smuzhiyun 	PINCTRL_PIN(38, "SD3_CD"),
149*4882a593Smuzhiyun 	PINCTRL_PIN(39, "SD3_CMD"),
150*4882a593Smuzhiyun 	PINCTRL_PIN(40, "SD3_1P8EN"),
151*4882a593Smuzhiyun 	PINCTRL_PIN(41, "SD3_PWREN#"),
152*4882a593Smuzhiyun 	PINCTRL_PIN(42, "ILB_LPC_AD0"),
153*4882a593Smuzhiyun 	PINCTRL_PIN(43, "ILB_LPC_AD1"),
154*4882a593Smuzhiyun 	PINCTRL_PIN(44, "ILB_LPC_AD2"),
155*4882a593Smuzhiyun 	PINCTRL_PIN(45, "ILB_LPC_AD3"),
156*4882a593Smuzhiyun 	PINCTRL_PIN(46, "ILB_LPC_FRAME"),
157*4882a593Smuzhiyun 	PINCTRL_PIN(47, "ILB_LPC_CLK0"),
158*4882a593Smuzhiyun 	PINCTRL_PIN(48, "ILB_LPC_CLK1"),
159*4882a593Smuzhiyun 	PINCTRL_PIN(49, "ILB_LPC_CLKRUN"),
160*4882a593Smuzhiyun 	PINCTRL_PIN(50, "ILB_LPC_SERIRQ"),
161*4882a593Smuzhiyun 	PINCTRL_PIN(51, "PCU_SMB_DATA"),
162*4882a593Smuzhiyun 	PINCTRL_PIN(52, "PCU_SMB_CLK"),
163*4882a593Smuzhiyun 	PINCTRL_PIN(53, "PCU_SMB_ALERT"),
164*4882a593Smuzhiyun 	PINCTRL_PIN(54, "ILB_8254_SPKR"),
165*4882a593Smuzhiyun 	PINCTRL_PIN(55, "GPIO_S0_SC55"),
166*4882a593Smuzhiyun 	PINCTRL_PIN(56, "GPIO_S0_SC56"),
167*4882a593Smuzhiyun 	PINCTRL_PIN(57, "GPIO_S0_SC57"),
168*4882a593Smuzhiyun 	PINCTRL_PIN(58, "GPIO_S0_SC58"),
169*4882a593Smuzhiyun 	PINCTRL_PIN(59, "GPIO_S0_SC59"),
170*4882a593Smuzhiyun 	PINCTRL_PIN(60, "GPIO_S0_SC60"),
171*4882a593Smuzhiyun 	PINCTRL_PIN(61, "GPIO_S0_SC61"),
172*4882a593Smuzhiyun 	PINCTRL_PIN(62, "LPE_I2S2_CLK"),
173*4882a593Smuzhiyun 	PINCTRL_PIN(63, "LPE_I2S2_FRM"),
174*4882a593Smuzhiyun 	PINCTRL_PIN(64, "LPE_I2S2_DATAIN"),
175*4882a593Smuzhiyun 	PINCTRL_PIN(65, "LPE_I2S2_DATAOUT"),
176*4882a593Smuzhiyun 	PINCTRL_PIN(66, "SIO_SPI_CS"),
177*4882a593Smuzhiyun 	PINCTRL_PIN(67, "SIO_SPI_MISO"),
178*4882a593Smuzhiyun 	PINCTRL_PIN(68, "SIO_SPI_MOSI"),
179*4882a593Smuzhiyun 	PINCTRL_PIN(69, "SIO_SPI_CLK"),
180*4882a593Smuzhiyun 	PINCTRL_PIN(70, "SIO_UART1_RXD"),
181*4882a593Smuzhiyun 	PINCTRL_PIN(71, "SIO_UART1_TXD"),
182*4882a593Smuzhiyun 	PINCTRL_PIN(72, "SIO_UART1_RTS"),
183*4882a593Smuzhiyun 	PINCTRL_PIN(73, "SIO_UART1_CTS"),
184*4882a593Smuzhiyun 	PINCTRL_PIN(74, "SIO_UART2_RXD"),
185*4882a593Smuzhiyun 	PINCTRL_PIN(75, "SIO_UART2_TXD"),
186*4882a593Smuzhiyun 	PINCTRL_PIN(76, "SIO_UART2_RTS"),
187*4882a593Smuzhiyun 	PINCTRL_PIN(77, "SIO_UART2_CTS"),
188*4882a593Smuzhiyun 	PINCTRL_PIN(78, "SIO_I2C0_DATA"),
189*4882a593Smuzhiyun 	PINCTRL_PIN(79, "SIO_I2C0_CLK"),
190*4882a593Smuzhiyun 	PINCTRL_PIN(80, "SIO_I2C1_DATA"),
191*4882a593Smuzhiyun 	PINCTRL_PIN(81, "SIO_I2C1_CLK"),
192*4882a593Smuzhiyun 	PINCTRL_PIN(82, "SIO_I2C2_DATA"),
193*4882a593Smuzhiyun 	PINCTRL_PIN(83, "SIO_I2C2_CLK"),
194*4882a593Smuzhiyun 	PINCTRL_PIN(84, "SIO_I2C3_DATA"),
195*4882a593Smuzhiyun 	PINCTRL_PIN(85, "SIO_I2C3_CLK"),
196*4882a593Smuzhiyun 	PINCTRL_PIN(86, "SIO_I2C4_DATA"),
197*4882a593Smuzhiyun 	PINCTRL_PIN(87, "SIO_I2C4_CLK"),
198*4882a593Smuzhiyun 	PINCTRL_PIN(88, "SIO_I2C5_DATA"),
199*4882a593Smuzhiyun 	PINCTRL_PIN(89, "SIO_I2C5_CLK"),
200*4882a593Smuzhiyun 	PINCTRL_PIN(90, "SIO_I2C6_DATA"),
201*4882a593Smuzhiyun 	PINCTRL_PIN(91, "SIO_I2C6_CLK"),
202*4882a593Smuzhiyun 	PINCTRL_PIN(92, "GPIO_S0_SC92"),
203*4882a593Smuzhiyun 	PINCTRL_PIN(93, "GPIO_S0_SC93"),
204*4882a593Smuzhiyun 	PINCTRL_PIN(94, "SIO_PWM0"),
205*4882a593Smuzhiyun 	PINCTRL_PIN(95, "SIO_PWM1"),
206*4882a593Smuzhiyun 	PINCTRL_PIN(96, "PMC_PLT_CLK0"),
207*4882a593Smuzhiyun 	PINCTRL_PIN(97, "PMC_PLT_CLK1"),
208*4882a593Smuzhiyun 	PINCTRL_PIN(98, "PMC_PLT_CLK2"),
209*4882a593Smuzhiyun 	PINCTRL_PIN(99, "PMC_PLT_CLK3"),
210*4882a593Smuzhiyun 	PINCTRL_PIN(100, "PMC_PLT_CLK4"),
211*4882a593Smuzhiyun 	PINCTRL_PIN(101, "PMC_PLT_CLK5"),
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static const unsigned int byt_score_pins_map[BYT_NGPIO_SCORE] = {
215*4882a593Smuzhiyun 	85, 89, 93, 96, 99, 102, 98, 101, 34, 37,
216*4882a593Smuzhiyun 	36, 38, 39, 35, 40, 84, 62, 61, 64, 59,
217*4882a593Smuzhiyun 	54, 56, 60, 55, 63, 57, 51, 50, 53, 47,
218*4882a593Smuzhiyun 	52, 49, 48, 43, 46, 41, 45, 42, 58, 44,
219*4882a593Smuzhiyun 	95, 105, 70, 68, 67, 66, 69, 71, 65, 72,
220*4882a593Smuzhiyun 	86, 90, 88, 92, 103, 77, 79, 83, 78, 81,
221*4882a593Smuzhiyun 	80, 82, 13, 12, 15, 14, 17, 18, 19, 16,
222*4882a593Smuzhiyun 	2, 1, 0, 4, 6, 7, 9, 8, 33, 32,
223*4882a593Smuzhiyun 	31, 30, 29, 27, 25, 28, 26, 23, 21, 20,
224*4882a593Smuzhiyun 	24, 22, 5, 3, 10, 11, 106, 87, 91, 104,
225*4882a593Smuzhiyun 	97, 100,
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /* SCORE groups */
229*4882a593Smuzhiyun static const unsigned int byt_score_uart1_pins[] = { 70, 71, 72, 73 };
230*4882a593Smuzhiyun static const unsigned int byt_score_uart2_pins[] = { 74, 75, 76, 77 };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static const unsigned int byt_score_pwm0_pins[] = { 94 };
233*4882a593Smuzhiyun static const unsigned int byt_score_pwm1_pins[] = { 95 };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static const unsigned int byt_score_sio_spi_pins[] = { 66, 67, 68, 69 };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static const unsigned int byt_score_i2c5_pins[] = { 88, 89 };
238*4882a593Smuzhiyun static const unsigned int byt_score_i2c6_pins[] = { 90, 91 };
239*4882a593Smuzhiyun static const unsigned int byt_score_i2c4_pins[] = { 86, 87 };
240*4882a593Smuzhiyun static const unsigned int byt_score_i2c3_pins[] = { 84, 85 };
241*4882a593Smuzhiyun static const unsigned int byt_score_i2c2_pins[] = { 82, 83 };
242*4882a593Smuzhiyun static const unsigned int byt_score_i2c1_pins[] = { 80, 81 };
243*4882a593Smuzhiyun static const unsigned int byt_score_i2c0_pins[] = { 78, 79 };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static const unsigned int byt_score_ssp0_pins[] = { 8, 9, 10, 11 };
246*4882a593Smuzhiyun static const unsigned int byt_score_ssp1_pins[] = { 12, 13, 14, 15 };
247*4882a593Smuzhiyun static const unsigned int byt_score_ssp2_pins[] = { 62, 63, 64, 65 };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static const unsigned int byt_score_sdcard_pins[] = {
250*4882a593Smuzhiyun 	7, 33, 34, 35, 36, 37, 38, 39, 40, 41,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun static const unsigned int byt_score_sdcard_mux_values[] = {
253*4882a593Smuzhiyun 	2, 1, 1, 1, 1, 1, 1, 1, 1, 1,
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun static const unsigned int byt_score_sdio_pins[] = { 27, 28, 29, 30, 31, 32 };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static const unsigned int byt_score_emmc_pins[] = {
259*4882a593Smuzhiyun 	16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26,
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun static const unsigned int byt_score_ilb_lpc_pins[] = {
263*4882a593Smuzhiyun 	42, 43, 44, 45, 46, 47, 48, 49, 50,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static const unsigned int byt_score_sata_pins[] = { 0, 1, 2 };
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static const unsigned int byt_score_plt_clk0_pins[] = { 96 };
269*4882a593Smuzhiyun static const unsigned int byt_score_plt_clk1_pins[] = { 97 };
270*4882a593Smuzhiyun static const unsigned int byt_score_plt_clk2_pins[] = { 98 };
271*4882a593Smuzhiyun static const unsigned int byt_score_plt_clk3_pins[] = { 99 };
272*4882a593Smuzhiyun static const unsigned int byt_score_plt_clk4_pins[] = { 100 };
273*4882a593Smuzhiyun static const unsigned int byt_score_plt_clk5_pins[] = { 101 };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static const unsigned int byt_score_smbus_pins[] = { 51, 52, 53 };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun static const struct intel_pingroup byt_score_groups[] = {
278*4882a593Smuzhiyun 	PIN_GROUP("uart1_grp", byt_score_uart1_pins, 1),
279*4882a593Smuzhiyun 	PIN_GROUP("uart2_grp", byt_score_uart2_pins, 1),
280*4882a593Smuzhiyun 	PIN_GROUP("pwm0_grp", byt_score_pwm0_pins, 1),
281*4882a593Smuzhiyun 	PIN_GROUP("pwm1_grp", byt_score_pwm1_pins, 1),
282*4882a593Smuzhiyun 	PIN_GROUP("ssp2_grp", byt_score_ssp2_pins, 1),
283*4882a593Smuzhiyun 	PIN_GROUP("sio_spi_grp", byt_score_sio_spi_pins, 1),
284*4882a593Smuzhiyun 	PIN_GROUP("i2c5_grp", byt_score_i2c5_pins, 1),
285*4882a593Smuzhiyun 	PIN_GROUP("i2c6_grp", byt_score_i2c6_pins, 1),
286*4882a593Smuzhiyun 	PIN_GROUP("i2c4_grp", byt_score_i2c4_pins, 1),
287*4882a593Smuzhiyun 	PIN_GROUP("i2c3_grp", byt_score_i2c3_pins, 1),
288*4882a593Smuzhiyun 	PIN_GROUP("i2c2_grp", byt_score_i2c2_pins, 1),
289*4882a593Smuzhiyun 	PIN_GROUP("i2c1_grp", byt_score_i2c1_pins, 1),
290*4882a593Smuzhiyun 	PIN_GROUP("i2c0_grp", byt_score_i2c0_pins, 1),
291*4882a593Smuzhiyun 	PIN_GROUP("ssp0_grp", byt_score_ssp0_pins, 1),
292*4882a593Smuzhiyun 	PIN_GROUP("ssp1_grp", byt_score_ssp1_pins, 1),
293*4882a593Smuzhiyun 	PIN_GROUP("sdcard_grp", byt_score_sdcard_pins, byt_score_sdcard_mux_values),
294*4882a593Smuzhiyun 	PIN_GROUP("sdio_grp", byt_score_sdio_pins, 1),
295*4882a593Smuzhiyun 	PIN_GROUP("emmc_grp", byt_score_emmc_pins, 1),
296*4882a593Smuzhiyun 	PIN_GROUP("lpc_grp", byt_score_ilb_lpc_pins, 1),
297*4882a593Smuzhiyun 	PIN_GROUP("sata_grp", byt_score_sata_pins, 1),
298*4882a593Smuzhiyun 	PIN_GROUP("plt_clk0_grp", byt_score_plt_clk0_pins, 1),
299*4882a593Smuzhiyun 	PIN_GROUP("plt_clk1_grp", byt_score_plt_clk1_pins, 1),
300*4882a593Smuzhiyun 	PIN_GROUP("plt_clk2_grp", byt_score_plt_clk2_pins, 1),
301*4882a593Smuzhiyun 	PIN_GROUP("plt_clk3_grp", byt_score_plt_clk3_pins, 1),
302*4882a593Smuzhiyun 	PIN_GROUP("plt_clk4_grp", byt_score_plt_clk4_pins, 1),
303*4882a593Smuzhiyun 	PIN_GROUP("plt_clk5_grp", byt_score_plt_clk5_pins, 1),
304*4882a593Smuzhiyun 	PIN_GROUP("smbus_grp", byt_score_smbus_pins, 1),
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static const char * const byt_score_uart_groups[] = {
308*4882a593Smuzhiyun 	"uart1_grp", "uart2_grp",
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun static const char * const byt_score_pwm_groups[] = {
311*4882a593Smuzhiyun 	"pwm0_grp", "pwm1_grp",
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun static const char * const byt_score_ssp_groups[] = {
314*4882a593Smuzhiyun 	"ssp0_grp", "ssp1_grp", "ssp2_grp",
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun static const char * const byt_score_spi_groups[] = { "sio_spi_grp" };
317*4882a593Smuzhiyun static const char * const byt_score_i2c_groups[] = {
318*4882a593Smuzhiyun 	"i2c0_grp", "i2c1_grp", "i2c2_grp", "i2c3_grp", "i2c4_grp", "i2c5_grp",
319*4882a593Smuzhiyun 	"i2c6_grp",
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun static const char * const byt_score_sdcard_groups[] = { "sdcard_grp" };
322*4882a593Smuzhiyun static const char * const byt_score_sdio_groups[] = { "sdio_grp" };
323*4882a593Smuzhiyun static const char * const byt_score_emmc_groups[] = { "emmc_grp" };
324*4882a593Smuzhiyun static const char * const byt_score_lpc_groups[] = { "lpc_grp" };
325*4882a593Smuzhiyun static const char * const byt_score_sata_groups[] = { "sata_grp" };
326*4882a593Smuzhiyun static const char * const byt_score_plt_clk_groups[] = {
327*4882a593Smuzhiyun 	"plt_clk0_grp", "plt_clk1_grp", "plt_clk2_grp", "plt_clk3_grp",
328*4882a593Smuzhiyun 	"plt_clk4_grp", "plt_clk5_grp",
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun static const char * const byt_score_smbus_groups[] = { "smbus_grp" };
331*4882a593Smuzhiyun static const char * const byt_score_gpio_groups[] = {
332*4882a593Smuzhiyun 	"uart1_grp", "uart2_grp", "pwm0_grp", "pwm1_grp", "ssp0_grp",
333*4882a593Smuzhiyun 	"ssp1_grp", "ssp2_grp", "sio_spi_grp", "i2c0_grp", "i2c1_grp",
334*4882a593Smuzhiyun 	"i2c2_grp", "i2c3_grp", "i2c4_grp", "i2c5_grp", "i2c6_grp",
335*4882a593Smuzhiyun 	"sdcard_grp", "sdio_grp", "emmc_grp", "lpc_grp", "sata_grp",
336*4882a593Smuzhiyun 	"plt_clk0_grp", "plt_clk1_grp", "plt_clk2_grp", "plt_clk3_grp",
337*4882a593Smuzhiyun 	"plt_clk4_grp", "plt_clk5_grp", "smbus_grp",
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static const struct intel_function byt_score_functions[] = {
341*4882a593Smuzhiyun 	FUNCTION("uart", byt_score_uart_groups),
342*4882a593Smuzhiyun 	FUNCTION("pwm", byt_score_pwm_groups),
343*4882a593Smuzhiyun 	FUNCTION("ssp", byt_score_ssp_groups),
344*4882a593Smuzhiyun 	FUNCTION("spi", byt_score_spi_groups),
345*4882a593Smuzhiyun 	FUNCTION("i2c", byt_score_i2c_groups),
346*4882a593Smuzhiyun 	FUNCTION("sdcard", byt_score_sdcard_groups),
347*4882a593Smuzhiyun 	FUNCTION("sdio", byt_score_sdio_groups),
348*4882a593Smuzhiyun 	FUNCTION("emmc", byt_score_emmc_groups),
349*4882a593Smuzhiyun 	FUNCTION("lpc", byt_score_lpc_groups),
350*4882a593Smuzhiyun 	FUNCTION("sata", byt_score_sata_groups),
351*4882a593Smuzhiyun 	FUNCTION("plt_clk", byt_score_plt_clk_groups),
352*4882a593Smuzhiyun 	FUNCTION("smbus", byt_score_smbus_groups),
353*4882a593Smuzhiyun 	FUNCTION("gpio", byt_score_gpio_groups),
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun static const struct intel_community byt_score_communities[] = {
357*4882a593Smuzhiyun 	COMMUNITY(0, BYT_NGPIO_SCORE, byt_score_pins_map),
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data byt_score_soc_data = {
361*4882a593Smuzhiyun 	.uid		= BYT_SCORE_ACPI_UID,
362*4882a593Smuzhiyun 	.pins		= byt_score_pins,
363*4882a593Smuzhiyun 	.npins		= ARRAY_SIZE(byt_score_pins),
364*4882a593Smuzhiyun 	.groups		= byt_score_groups,
365*4882a593Smuzhiyun 	.ngroups	= ARRAY_SIZE(byt_score_groups),
366*4882a593Smuzhiyun 	.functions	= byt_score_functions,
367*4882a593Smuzhiyun 	.nfunctions	= ARRAY_SIZE(byt_score_functions),
368*4882a593Smuzhiyun 	.communities	= byt_score_communities,
369*4882a593Smuzhiyun 	.ncommunities	= ARRAY_SIZE(byt_score_communities),
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun /* SUS pins, aka GPIOS_<pin_no> or GPIO_S5[<pin_no>]  */
373*4882a593Smuzhiyun static const struct pinctrl_pin_desc byt_sus_pins[] = {
374*4882a593Smuzhiyun 	PINCTRL_PIN(0, "GPIO_S50"),
375*4882a593Smuzhiyun 	PINCTRL_PIN(1, "GPIO_S51"),
376*4882a593Smuzhiyun 	PINCTRL_PIN(2, "GPIO_S52"),
377*4882a593Smuzhiyun 	PINCTRL_PIN(3, "GPIO_S53"),
378*4882a593Smuzhiyun 	PINCTRL_PIN(4, "GPIO_S54"),
379*4882a593Smuzhiyun 	PINCTRL_PIN(5, "GPIO_S55"),
380*4882a593Smuzhiyun 	PINCTRL_PIN(6, "GPIO_S56"),
381*4882a593Smuzhiyun 	PINCTRL_PIN(7, "GPIO_S57"),
382*4882a593Smuzhiyun 	PINCTRL_PIN(8, "GPIO_S58"),
383*4882a593Smuzhiyun 	PINCTRL_PIN(9, "GPIO_S59"),
384*4882a593Smuzhiyun 	PINCTRL_PIN(10, "GPIO_S510"),
385*4882a593Smuzhiyun 	PINCTRL_PIN(11, "PMC_SUSPWRDNACK"),
386*4882a593Smuzhiyun 	PINCTRL_PIN(12, "PMC_SUSCLK0"),
387*4882a593Smuzhiyun 	PINCTRL_PIN(13, "GPIO_S513"),
388*4882a593Smuzhiyun 	PINCTRL_PIN(14, "USB_ULPI_RST"),
389*4882a593Smuzhiyun 	PINCTRL_PIN(15, "PMC_WAKE_PCIE0#"),
390*4882a593Smuzhiyun 	PINCTRL_PIN(16, "PMC_PWRBTN"),
391*4882a593Smuzhiyun 	PINCTRL_PIN(17, "GPIO_S517"),
392*4882a593Smuzhiyun 	PINCTRL_PIN(18, "PMC_SUS_STAT"),
393*4882a593Smuzhiyun 	PINCTRL_PIN(19, "USB_OC0"),
394*4882a593Smuzhiyun 	PINCTRL_PIN(20, "USB_OC1"),
395*4882a593Smuzhiyun 	PINCTRL_PIN(21, "PCU_SPI_CS1"),
396*4882a593Smuzhiyun 	PINCTRL_PIN(22, "GPIO_S522"),
397*4882a593Smuzhiyun 	PINCTRL_PIN(23, "GPIO_S523"),
398*4882a593Smuzhiyun 	PINCTRL_PIN(24, "GPIO_S524"),
399*4882a593Smuzhiyun 	PINCTRL_PIN(25, "GPIO_S525"),
400*4882a593Smuzhiyun 	PINCTRL_PIN(26, "GPIO_S526"),
401*4882a593Smuzhiyun 	PINCTRL_PIN(27, "GPIO_S527"),
402*4882a593Smuzhiyun 	PINCTRL_PIN(28, "GPIO_S528"),
403*4882a593Smuzhiyun 	PINCTRL_PIN(29, "GPIO_S529"),
404*4882a593Smuzhiyun 	PINCTRL_PIN(30, "GPIO_S530"),
405*4882a593Smuzhiyun 	PINCTRL_PIN(31, "USB_ULPI_CLK"),
406*4882a593Smuzhiyun 	PINCTRL_PIN(32, "USB_ULPI_DATA0"),
407*4882a593Smuzhiyun 	PINCTRL_PIN(33, "USB_ULPI_DATA1"),
408*4882a593Smuzhiyun 	PINCTRL_PIN(34, "USB_ULPI_DATA2"),
409*4882a593Smuzhiyun 	PINCTRL_PIN(35, "USB_ULPI_DATA3"),
410*4882a593Smuzhiyun 	PINCTRL_PIN(36, "USB_ULPI_DATA4"),
411*4882a593Smuzhiyun 	PINCTRL_PIN(37, "USB_ULPI_DATA5"),
412*4882a593Smuzhiyun 	PINCTRL_PIN(38, "USB_ULPI_DATA6"),
413*4882a593Smuzhiyun 	PINCTRL_PIN(39, "USB_ULPI_DATA7"),
414*4882a593Smuzhiyun 	PINCTRL_PIN(40, "USB_ULPI_DIR"),
415*4882a593Smuzhiyun 	PINCTRL_PIN(41, "USB_ULPI_NXT"),
416*4882a593Smuzhiyun 	PINCTRL_PIN(42, "USB_ULPI_STP"),
417*4882a593Smuzhiyun 	PINCTRL_PIN(43, "USB_ULPI_REFCLK"),
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const unsigned int byt_sus_pins_map[BYT_NGPIO_SUS] = {
421*4882a593Smuzhiyun 	29, 33, 30, 31, 32, 34, 36, 35, 38, 37,
422*4882a593Smuzhiyun 	18, 7, 11, 20, 17, 1, 8, 10, 19, 12,
423*4882a593Smuzhiyun 	0, 2, 23, 39, 28, 27, 22, 21, 24, 25,
424*4882a593Smuzhiyun 	26, 51, 56, 54, 49, 55, 48, 57, 50, 58,
425*4882a593Smuzhiyun 	52, 53, 59, 40,
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun static const unsigned int byt_sus_usb_over_current_pins[] = { 19, 20 };
429*4882a593Smuzhiyun static const unsigned int byt_sus_usb_over_current_mode_values[] = { 0, 0 };
430*4882a593Smuzhiyun static const unsigned int byt_sus_usb_over_current_gpio_mode_values[] = { 1, 1 };
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static const unsigned int byt_sus_usb_ulpi_pins[] = {
433*4882a593Smuzhiyun 	14, 31, 32, 33, 34, 35, 36, 37, 38, 39, 40, 41, 42, 43,
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun static const unsigned int byt_sus_usb_ulpi_mode_values[] = {
436*4882a593Smuzhiyun 	2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun static const unsigned int byt_sus_usb_ulpi_gpio_mode_values[] = {
439*4882a593Smuzhiyun 	1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun static const unsigned int byt_sus_pcu_spi_pins[] = { 21 };
443*4882a593Smuzhiyun static const unsigned int byt_sus_pcu_spi_mode_values[] = { 0 };
444*4882a593Smuzhiyun static const unsigned int byt_sus_pcu_spi_gpio_mode_values[] = { 1 };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun static const struct intel_pingroup byt_sus_groups[] = {
447*4882a593Smuzhiyun 	PIN_GROUP("usb_oc_grp", byt_sus_usb_over_current_pins, byt_sus_usb_over_current_mode_values),
448*4882a593Smuzhiyun 	PIN_GROUP("usb_ulpi_grp", byt_sus_usb_ulpi_pins, byt_sus_usb_ulpi_mode_values),
449*4882a593Smuzhiyun 	PIN_GROUP("pcu_spi_grp", byt_sus_pcu_spi_pins, byt_sus_pcu_spi_mode_values),
450*4882a593Smuzhiyun 	PIN_GROUP("usb_oc_grp_gpio", byt_sus_usb_over_current_pins, byt_sus_usb_over_current_gpio_mode_values),
451*4882a593Smuzhiyun 	PIN_GROUP("usb_ulpi_grp_gpio", byt_sus_usb_ulpi_pins, byt_sus_usb_ulpi_gpio_mode_values),
452*4882a593Smuzhiyun 	PIN_GROUP("pcu_spi_grp_gpio", byt_sus_pcu_spi_pins, byt_sus_pcu_spi_gpio_mode_values),
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static const char * const byt_sus_usb_groups[] = {
456*4882a593Smuzhiyun 	"usb_oc_grp", "usb_ulpi_grp",
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun static const char * const byt_sus_spi_groups[] = { "pcu_spi_grp" };
459*4882a593Smuzhiyun static const char * const byt_sus_gpio_groups[] = {
460*4882a593Smuzhiyun 	"usb_oc_grp_gpio", "usb_ulpi_grp_gpio", "pcu_spi_grp_gpio",
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun static const struct intel_function byt_sus_functions[] = {
464*4882a593Smuzhiyun 	FUNCTION("usb", byt_sus_usb_groups),
465*4882a593Smuzhiyun 	FUNCTION("spi", byt_sus_spi_groups),
466*4882a593Smuzhiyun 	FUNCTION("gpio", byt_sus_gpio_groups),
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun static const struct intel_community byt_sus_communities[] = {
470*4882a593Smuzhiyun 	COMMUNITY(0, BYT_NGPIO_SUS, byt_sus_pins_map),
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data byt_sus_soc_data = {
474*4882a593Smuzhiyun 	.uid		= BYT_SUS_ACPI_UID,
475*4882a593Smuzhiyun 	.pins		= byt_sus_pins,
476*4882a593Smuzhiyun 	.npins		= ARRAY_SIZE(byt_sus_pins),
477*4882a593Smuzhiyun 	.groups		= byt_sus_groups,
478*4882a593Smuzhiyun 	.ngroups	= ARRAY_SIZE(byt_sus_groups),
479*4882a593Smuzhiyun 	.functions	= byt_sus_functions,
480*4882a593Smuzhiyun 	.nfunctions	= ARRAY_SIZE(byt_sus_functions),
481*4882a593Smuzhiyun 	.communities	= byt_sus_communities,
482*4882a593Smuzhiyun 	.ncommunities	= ARRAY_SIZE(byt_sus_communities),
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun static const struct pinctrl_pin_desc byt_ncore_pins[] = {
486*4882a593Smuzhiyun 	PINCTRL_PIN(0, "HV_DDI0_HPD"),
487*4882a593Smuzhiyun 	PINCTRL_PIN(1, "HV_DDI0_DDC_SDA"),
488*4882a593Smuzhiyun 	PINCTRL_PIN(2, "HV_DDI0_DDC_SCL"),
489*4882a593Smuzhiyun 	PINCTRL_PIN(3, "PANEL0_VDDEN"),
490*4882a593Smuzhiyun 	PINCTRL_PIN(4, "PANEL0_BKLTEN"),
491*4882a593Smuzhiyun 	PINCTRL_PIN(5, "PANEL0_BKLTCTL"),
492*4882a593Smuzhiyun 	PINCTRL_PIN(6, "HV_DDI1_HPD"),
493*4882a593Smuzhiyun 	PINCTRL_PIN(7, "HV_DDI1_DDC_SDA"),
494*4882a593Smuzhiyun 	PINCTRL_PIN(8, "HV_DDI1_DDC_SCL"),
495*4882a593Smuzhiyun 	PINCTRL_PIN(9, "PANEL1_VDDEN"),
496*4882a593Smuzhiyun 	PINCTRL_PIN(10, "PANEL1_BKLTEN"),
497*4882a593Smuzhiyun 	PINCTRL_PIN(11, "PANEL1_BKLTCTL"),
498*4882a593Smuzhiyun 	PINCTRL_PIN(12, "GP_INTD_DSI_TE1"),
499*4882a593Smuzhiyun 	PINCTRL_PIN(13, "HV_DDI2_DDC_SDA"),
500*4882a593Smuzhiyun 	PINCTRL_PIN(14, "HV_DDI2_DDC_SCL"),
501*4882a593Smuzhiyun 	PINCTRL_PIN(15, "GP_CAMERASB00"),
502*4882a593Smuzhiyun 	PINCTRL_PIN(16, "GP_CAMERASB01"),
503*4882a593Smuzhiyun 	PINCTRL_PIN(17, "GP_CAMERASB02"),
504*4882a593Smuzhiyun 	PINCTRL_PIN(18, "GP_CAMERASB03"),
505*4882a593Smuzhiyun 	PINCTRL_PIN(19, "GP_CAMERASB04"),
506*4882a593Smuzhiyun 	PINCTRL_PIN(20, "GP_CAMERASB05"),
507*4882a593Smuzhiyun 	PINCTRL_PIN(21, "GP_CAMERASB06"),
508*4882a593Smuzhiyun 	PINCTRL_PIN(22, "GP_CAMERASB07"),
509*4882a593Smuzhiyun 	PINCTRL_PIN(23, "GP_CAMERASB08"),
510*4882a593Smuzhiyun 	PINCTRL_PIN(24, "GP_CAMERASB09"),
511*4882a593Smuzhiyun 	PINCTRL_PIN(25, "GP_CAMERASB10"),
512*4882a593Smuzhiyun 	PINCTRL_PIN(26, "GP_CAMERASB11"),
513*4882a593Smuzhiyun 	PINCTRL_PIN(27, "GP_INTD_DSI_TE2"),
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun static const unsigned int byt_ncore_pins_map[BYT_NGPIO_NCORE] = {
517*4882a593Smuzhiyun 	19, 18, 17, 20, 21, 22, 24, 25, 23, 16,
518*4882a593Smuzhiyun 	14, 15, 12, 26, 27, 1, 4, 8, 11, 0,
519*4882a593Smuzhiyun 	3, 6, 10, 13, 2, 5, 9, 7,
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun static const struct intel_community byt_ncore_communities[] = {
523*4882a593Smuzhiyun 	COMMUNITY(0, BYT_NGPIO_NCORE, byt_ncore_pins_map),
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data byt_ncore_soc_data = {
527*4882a593Smuzhiyun 	.uid		= BYT_NCORE_ACPI_UID,
528*4882a593Smuzhiyun 	.pins		= byt_ncore_pins,
529*4882a593Smuzhiyun 	.npins		= ARRAY_SIZE(byt_ncore_pins),
530*4882a593Smuzhiyun 	.communities	= byt_ncore_communities,
531*4882a593Smuzhiyun 	.ncommunities	= ARRAY_SIZE(byt_ncore_communities),
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun static const struct intel_pinctrl_soc_data *byt_soc_data[] = {
535*4882a593Smuzhiyun 	&byt_score_soc_data,
536*4882a593Smuzhiyun 	&byt_sus_soc_data,
537*4882a593Smuzhiyun 	&byt_ncore_soc_data,
538*4882a593Smuzhiyun 	NULL
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun static DEFINE_RAW_SPINLOCK(byt_lock);
542*4882a593Smuzhiyun 
byt_get_community(struct intel_pinctrl * vg,unsigned int pin)543*4882a593Smuzhiyun static struct intel_community *byt_get_community(struct intel_pinctrl *vg,
544*4882a593Smuzhiyun 						 unsigned int pin)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	struct intel_community *comm;
547*4882a593Smuzhiyun 	int i;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	for (i = 0; i < vg->ncommunities; i++) {
550*4882a593Smuzhiyun 		comm = vg->communities + i;
551*4882a593Smuzhiyun 		if (pin < comm->pin_base + comm->npins && pin >= comm->pin_base)
552*4882a593Smuzhiyun 			return comm;
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	return NULL;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
byt_gpio_reg(struct intel_pinctrl * vg,unsigned int offset,int reg)558*4882a593Smuzhiyun static void __iomem *byt_gpio_reg(struct intel_pinctrl *vg, unsigned int offset,
559*4882a593Smuzhiyun 				  int reg)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	struct intel_community *comm = byt_get_community(vg, offset);
562*4882a593Smuzhiyun 	u32 reg_offset;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	if (!comm)
565*4882a593Smuzhiyun 		return NULL;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	offset -= comm->pin_base;
568*4882a593Smuzhiyun 	switch (reg) {
569*4882a593Smuzhiyun 	case BYT_INT_STAT_REG:
570*4882a593Smuzhiyun 		reg_offset = (offset / 32) * 4;
571*4882a593Smuzhiyun 		break;
572*4882a593Smuzhiyun 	case BYT_DEBOUNCE_REG:
573*4882a593Smuzhiyun 		reg_offset = 0;
574*4882a593Smuzhiyun 		break;
575*4882a593Smuzhiyun 	default:
576*4882a593Smuzhiyun 		reg_offset = comm->pad_map[offset] * 16;
577*4882a593Smuzhiyun 		break;
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	return comm->pad_regs + reg_offset + reg;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
byt_get_groups_count(struct pinctrl_dev * pctldev)583*4882a593Smuzhiyun static int byt_get_groups_count(struct pinctrl_dev *pctldev)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	struct intel_pinctrl *vg = pinctrl_dev_get_drvdata(pctldev);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	return vg->soc->ngroups;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun 
byt_get_group_name(struct pinctrl_dev * pctldev,unsigned int selector)590*4882a593Smuzhiyun static const char *byt_get_group_name(struct pinctrl_dev *pctldev,
591*4882a593Smuzhiyun 				      unsigned int selector)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun 	struct intel_pinctrl *vg = pinctrl_dev_get_drvdata(pctldev);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	return vg->soc->groups[selector].name;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
byt_get_group_pins(struct pinctrl_dev * pctldev,unsigned int selector,const unsigned int ** pins,unsigned int * num_pins)598*4882a593Smuzhiyun static int byt_get_group_pins(struct pinctrl_dev *pctldev,
599*4882a593Smuzhiyun 			      unsigned int selector,
600*4882a593Smuzhiyun 			      const unsigned int **pins,
601*4882a593Smuzhiyun 			      unsigned int *num_pins)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	struct intel_pinctrl *vg = pinctrl_dev_get_drvdata(pctldev);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	*pins		= vg->soc->groups[selector].pins;
606*4882a593Smuzhiyun 	*num_pins	= vg->soc->groups[selector].npins;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	return 0;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun static const struct pinctrl_ops byt_pinctrl_ops = {
612*4882a593Smuzhiyun 	.get_groups_count	= byt_get_groups_count,
613*4882a593Smuzhiyun 	.get_group_name		= byt_get_group_name,
614*4882a593Smuzhiyun 	.get_group_pins		= byt_get_group_pins,
615*4882a593Smuzhiyun };
616*4882a593Smuzhiyun 
byt_get_functions_count(struct pinctrl_dev * pctldev)617*4882a593Smuzhiyun static int byt_get_functions_count(struct pinctrl_dev *pctldev)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	struct intel_pinctrl *vg = pinctrl_dev_get_drvdata(pctldev);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	return vg->soc->nfunctions;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
byt_get_function_name(struct pinctrl_dev * pctldev,unsigned int selector)624*4882a593Smuzhiyun static const char *byt_get_function_name(struct pinctrl_dev *pctldev,
625*4882a593Smuzhiyun 					 unsigned int selector)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun 	struct intel_pinctrl *vg = pinctrl_dev_get_drvdata(pctldev);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	return vg->soc->functions[selector].name;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun 
byt_get_function_groups(struct pinctrl_dev * pctldev,unsigned int selector,const char * const ** groups,unsigned int * num_groups)632*4882a593Smuzhiyun static int byt_get_function_groups(struct pinctrl_dev *pctldev,
633*4882a593Smuzhiyun 				   unsigned int selector,
634*4882a593Smuzhiyun 				   const char * const **groups,
635*4882a593Smuzhiyun 				   unsigned int *num_groups)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	struct intel_pinctrl *vg = pinctrl_dev_get_drvdata(pctldev);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	*groups		= vg->soc->functions[selector].groups;
640*4882a593Smuzhiyun 	*num_groups	= vg->soc->functions[selector].ngroups;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	return 0;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun 
byt_set_group_simple_mux(struct intel_pinctrl * vg,const struct intel_pingroup group,unsigned int func)645*4882a593Smuzhiyun static void byt_set_group_simple_mux(struct intel_pinctrl *vg,
646*4882a593Smuzhiyun 				     const struct intel_pingroup group,
647*4882a593Smuzhiyun 				     unsigned int func)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	unsigned long flags;
650*4882a593Smuzhiyun 	int i;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	for (i = 0; i < group.npins; i++) {
655*4882a593Smuzhiyun 		void __iomem *padcfg0;
656*4882a593Smuzhiyun 		u32 value;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 		padcfg0 = byt_gpio_reg(vg, group.pins[i], BYT_CONF0_REG);
659*4882a593Smuzhiyun 		if (!padcfg0) {
660*4882a593Smuzhiyun 			dev_warn(vg->dev,
661*4882a593Smuzhiyun 				 "Group %s, pin %i not muxed (no padcfg0)\n",
662*4882a593Smuzhiyun 				 group.name, i);
663*4882a593Smuzhiyun 			continue;
664*4882a593Smuzhiyun 		}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 		value = readl(padcfg0);
667*4882a593Smuzhiyun 		value &= ~BYT_PIN_MUX;
668*4882a593Smuzhiyun 		value |= func;
669*4882a593Smuzhiyun 		writel(value, padcfg0);
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
byt_set_group_mixed_mux(struct intel_pinctrl * vg,const struct intel_pingroup group,const unsigned int * func)675*4882a593Smuzhiyun static void byt_set_group_mixed_mux(struct intel_pinctrl *vg,
676*4882a593Smuzhiyun 				    const struct intel_pingroup group,
677*4882a593Smuzhiyun 				    const unsigned int *func)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	unsigned long flags;
680*4882a593Smuzhiyun 	int i;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	for (i = 0; i < group.npins; i++) {
685*4882a593Smuzhiyun 		void __iomem *padcfg0;
686*4882a593Smuzhiyun 		u32 value;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		padcfg0 = byt_gpio_reg(vg, group.pins[i], BYT_CONF0_REG);
689*4882a593Smuzhiyun 		if (!padcfg0) {
690*4882a593Smuzhiyun 			dev_warn(vg->dev,
691*4882a593Smuzhiyun 				 "Group %s, pin %i not muxed (no padcfg0)\n",
692*4882a593Smuzhiyun 				 group.name, i);
693*4882a593Smuzhiyun 			continue;
694*4882a593Smuzhiyun 		}
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 		value = readl(padcfg0);
697*4882a593Smuzhiyun 		value &= ~BYT_PIN_MUX;
698*4882a593Smuzhiyun 		value |= func[i];
699*4882a593Smuzhiyun 		writel(value, padcfg0);
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
byt_set_mux(struct pinctrl_dev * pctldev,unsigned int func_selector,unsigned int group_selector)705*4882a593Smuzhiyun static int byt_set_mux(struct pinctrl_dev *pctldev, unsigned int func_selector,
706*4882a593Smuzhiyun 		       unsigned int group_selector)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	struct intel_pinctrl *vg = pinctrl_dev_get_drvdata(pctldev);
709*4882a593Smuzhiyun 	const struct intel_function func = vg->soc->functions[func_selector];
710*4882a593Smuzhiyun 	const struct intel_pingroup group = vg->soc->groups[group_selector];
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	if (group.modes)
713*4882a593Smuzhiyun 		byt_set_group_mixed_mux(vg, group, group.modes);
714*4882a593Smuzhiyun 	else if (!strcmp(func.name, "gpio"))
715*4882a593Smuzhiyun 		byt_set_group_simple_mux(vg, group, BYT_DEFAULT_GPIO_MUX);
716*4882a593Smuzhiyun 	else
717*4882a593Smuzhiyun 		byt_set_group_simple_mux(vg, group, group.mode);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	return 0;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
byt_get_gpio_mux(struct intel_pinctrl * vg,unsigned int offset)722*4882a593Smuzhiyun static u32 byt_get_gpio_mux(struct intel_pinctrl *vg, unsigned int offset)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	/* SCORE pin 92-93 */
725*4882a593Smuzhiyun 	if (!strcmp(vg->soc->uid, BYT_SCORE_ACPI_UID) &&
726*4882a593Smuzhiyun 	    offset >= 92 && offset <= 93)
727*4882a593Smuzhiyun 		return BYT_ALTER_GPIO_MUX;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	/* SUS pin 11-21 */
730*4882a593Smuzhiyun 	if (!strcmp(vg->soc->uid, BYT_SUS_ACPI_UID) &&
731*4882a593Smuzhiyun 	    offset >= 11 && offset <= 21)
732*4882a593Smuzhiyun 		return BYT_ALTER_GPIO_MUX;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	return BYT_DEFAULT_GPIO_MUX;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun 
byt_gpio_clear_triggering(struct intel_pinctrl * vg,unsigned int offset)737*4882a593Smuzhiyun static void byt_gpio_clear_triggering(struct intel_pinctrl *vg, unsigned int offset)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	void __iomem *reg = byt_gpio_reg(vg, offset, BYT_CONF0_REG);
740*4882a593Smuzhiyun 	unsigned long flags;
741*4882a593Smuzhiyun 	u32 value;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
744*4882a593Smuzhiyun 	value = readl(reg);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	/* Do not clear direct-irq enabled IRQs (from gpio_disable_free) */
747*4882a593Smuzhiyun 	if (value & BYT_DIRECT_IRQ_EN)
748*4882a593Smuzhiyun 		/* nothing to do */ ;
749*4882a593Smuzhiyun 	else
750*4882a593Smuzhiyun 		value &= ~(BYT_TRIG_POS | BYT_TRIG_NEG | BYT_TRIG_LVL);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	writel(value, reg);
753*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
byt_gpio_request_enable(struct pinctrl_dev * pctl_dev,struct pinctrl_gpio_range * range,unsigned int offset)756*4882a593Smuzhiyun static int byt_gpio_request_enable(struct pinctrl_dev *pctl_dev,
757*4882a593Smuzhiyun 				   struct pinctrl_gpio_range *range,
758*4882a593Smuzhiyun 				   unsigned int offset)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	struct intel_pinctrl *vg = pinctrl_dev_get_drvdata(pctl_dev);
761*4882a593Smuzhiyun 	void __iomem *reg = byt_gpio_reg(vg, offset, BYT_CONF0_REG);
762*4882a593Smuzhiyun 	u32 value, gpio_mux;
763*4882a593Smuzhiyun 	unsigned long flags;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	/*
768*4882a593Smuzhiyun 	 * In most cases, func pin mux 000 means GPIO function.
769*4882a593Smuzhiyun 	 * But, some pins may have func pin mux 001 represents
770*4882a593Smuzhiyun 	 * GPIO function.
771*4882a593Smuzhiyun 	 *
772*4882a593Smuzhiyun 	 * Because there are devices out there where some pins were not
773*4882a593Smuzhiyun 	 * configured correctly we allow changing the mux value from
774*4882a593Smuzhiyun 	 * request (but print out warning about that).
775*4882a593Smuzhiyun 	 */
776*4882a593Smuzhiyun 	value = readl(reg) & BYT_PIN_MUX;
777*4882a593Smuzhiyun 	gpio_mux = byt_get_gpio_mux(vg, offset);
778*4882a593Smuzhiyun 	if (gpio_mux != value) {
779*4882a593Smuzhiyun 		value = readl(reg) & ~BYT_PIN_MUX;
780*4882a593Smuzhiyun 		value |= gpio_mux;
781*4882a593Smuzhiyun 		writel(value, reg);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 		dev_warn(vg->dev, FW_BUG "pin %u forcibly re-configured as GPIO\n", offset);
784*4882a593Smuzhiyun 	}
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	pm_runtime_get(vg->dev);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	return 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
byt_gpio_disable_free(struct pinctrl_dev * pctl_dev,struct pinctrl_gpio_range * range,unsigned int offset)793*4882a593Smuzhiyun static void byt_gpio_disable_free(struct pinctrl_dev *pctl_dev,
794*4882a593Smuzhiyun 				  struct pinctrl_gpio_range *range,
795*4882a593Smuzhiyun 				  unsigned int offset)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun 	struct intel_pinctrl *vg = pinctrl_dev_get_drvdata(pctl_dev);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	byt_gpio_clear_triggering(vg, offset);
800*4882a593Smuzhiyun 	pm_runtime_put(vg->dev);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
byt_gpio_direct_irq_check(struct intel_pinctrl * vg,unsigned int offset)803*4882a593Smuzhiyun static void byt_gpio_direct_irq_check(struct intel_pinctrl *vg,
804*4882a593Smuzhiyun 				      unsigned int offset)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun 	void __iomem *conf_reg = byt_gpio_reg(vg, offset, BYT_CONF0_REG);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	/*
809*4882a593Smuzhiyun 	 * Before making any direction modifications, do a check if gpio is set
810*4882a593Smuzhiyun 	 * for direct IRQ. On Bay Trail, setting GPIO to output does not make
811*4882a593Smuzhiyun 	 * sense, so let's at least inform the caller before they shoot
812*4882a593Smuzhiyun 	 * themselves in the foot.
813*4882a593Smuzhiyun 	 */
814*4882a593Smuzhiyun 	if (readl(conf_reg) & BYT_DIRECT_IRQ_EN)
815*4882a593Smuzhiyun 		dev_info_once(vg->dev, "Potential Error: Setting GPIO with direct_irq_en to output");
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun 
byt_gpio_set_direction(struct pinctrl_dev * pctl_dev,struct pinctrl_gpio_range * range,unsigned int offset,bool input)818*4882a593Smuzhiyun static int byt_gpio_set_direction(struct pinctrl_dev *pctl_dev,
819*4882a593Smuzhiyun 				  struct pinctrl_gpio_range *range,
820*4882a593Smuzhiyun 				  unsigned int offset,
821*4882a593Smuzhiyun 				  bool input)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	struct intel_pinctrl *vg = pinctrl_dev_get_drvdata(pctl_dev);
824*4882a593Smuzhiyun 	void __iomem *val_reg = byt_gpio_reg(vg, offset, BYT_VAL_REG);
825*4882a593Smuzhiyun 	unsigned long flags;
826*4882a593Smuzhiyun 	u32 value;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	value = readl(val_reg);
831*4882a593Smuzhiyun 	value &= ~BYT_DIR_MASK;
832*4882a593Smuzhiyun 	if (input)
833*4882a593Smuzhiyun 		value |= BYT_OUTPUT_EN;
834*4882a593Smuzhiyun 	else
835*4882a593Smuzhiyun 		byt_gpio_direct_irq_check(vg, offset);
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	writel(value, val_reg);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	return 0;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun static const struct pinmux_ops byt_pinmux_ops = {
845*4882a593Smuzhiyun 	.get_functions_count	= byt_get_functions_count,
846*4882a593Smuzhiyun 	.get_function_name	= byt_get_function_name,
847*4882a593Smuzhiyun 	.get_function_groups	= byt_get_function_groups,
848*4882a593Smuzhiyun 	.set_mux		= byt_set_mux,
849*4882a593Smuzhiyun 	.gpio_request_enable	= byt_gpio_request_enable,
850*4882a593Smuzhiyun 	.gpio_disable_free	= byt_gpio_disable_free,
851*4882a593Smuzhiyun 	.gpio_set_direction	= byt_gpio_set_direction,
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun 
byt_get_pull_strength(u32 reg,u16 * strength)854*4882a593Smuzhiyun static void byt_get_pull_strength(u32 reg, u16 *strength)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun 	switch (reg & BYT_PULL_STR_MASK) {
857*4882a593Smuzhiyun 	case BYT_PULL_STR_2K:
858*4882a593Smuzhiyun 		*strength = 2000;
859*4882a593Smuzhiyun 		break;
860*4882a593Smuzhiyun 	case BYT_PULL_STR_10K:
861*4882a593Smuzhiyun 		*strength = 10000;
862*4882a593Smuzhiyun 		break;
863*4882a593Smuzhiyun 	case BYT_PULL_STR_20K:
864*4882a593Smuzhiyun 		*strength = 20000;
865*4882a593Smuzhiyun 		break;
866*4882a593Smuzhiyun 	case BYT_PULL_STR_40K:
867*4882a593Smuzhiyun 		*strength = 40000;
868*4882a593Smuzhiyun 		break;
869*4882a593Smuzhiyun 	}
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
byt_set_pull_strength(u32 * reg,u16 strength)872*4882a593Smuzhiyun static int byt_set_pull_strength(u32 *reg, u16 strength)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun 	*reg &= ~BYT_PULL_STR_MASK;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	switch (strength) {
877*4882a593Smuzhiyun 	case 2000:
878*4882a593Smuzhiyun 		*reg |= BYT_PULL_STR_2K;
879*4882a593Smuzhiyun 		break;
880*4882a593Smuzhiyun 	case 10000:
881*4882a593Smuzhiyun 		*reg |= BYT_PULL_STR_10K;
882*4882a593Smuzhiyun 		break;
883*4882a593Smuzhiyun 	case 20000:
884*4882a593Smuzhiyun 		*reg |= BYT_PULL_STR_20K;
885*4882a593Smuzhiyun 		break;
886*4882a593Smuzhiyun 	case 40000:
887*4882a593Smuzhiyun 		*reg |= BYT_PULL_STR_40K;
888*4882a593Smuzhiyun 		break;
889*4882a593Smuzhiyun 	default:
890*4882a593Smuzhiyun 		return -EINVAL;
891*4882a593Smuzhiyun 	}
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	return 0;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun 
byt_pin_config_get(struct pinctrl_dev * pctl_dev,unsigned int offset,unsigned long * config)896*4882a593Smuzhiyun static int byt_pin_config_get(struct pinctrl_dev *pctl_dev, unsigned int offset,
897*4882a593Smuzhiyun 			      unsigned long *config)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun 	struct intel_pinctrl *vg = pinctrl_dev_get_drvdata(pctl_dev);
900*4882a593Smuzhiyun 	enum pin_config_param param = pinconf_to_config_param(*config);
901*4882a593Smuzhiyun 	void __iomem *conf_reg = byt_gpio_reg(vg, offset, BYT_CONF0_REG);
902*4882a593Smuzhiyun 	void __iomem *val_reg = byt_gpio_reg(vg, offset, BYT_VAL_REG);
903*4882a593Smuzhiyun 	void __iomem *db_reg = byt_gpio_reg(vg, offset, BYT_DEBOUNCE_REG);
904*4882a593Smuzhiyun 	unsigned long flags;
905*4882a593Smuzhiyun 	u32 conf, pull, val, debounce;
906*4882a593Smuzhiyun 	u16 arg = 0;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
909*4882a593Smuzhiyun 	conf = readl(conf_reg);
910*4882a593Smuzhiyun 	pull = conf & BYT_PULL_ASSIGN_MASK;
911*4882a593Smuzhiyun 	val = readl(val_reg);
912*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	switch (param) {
915*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
916*4882a593Smuzhiyun 		if (pull)
917*4882a593Smuzhiyun 			return -EINVAL;
918*4882a593Smuzhiyun 		break;
919*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
920*4882a593Smuzhiyun 		/* Pull assignment is only applicable in input mode */
921*4882a593Smuzhiyun 		if ((val & BYT_INPUT_EN) || pull != BYT_PULL_ASSIGN_DOWN)
922*4882a593Smuzhiyun 			return -EINVAL;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 		byt_get_pull_strength(conf, &arg);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 		break;
927*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
928*4882a593Smuzhiyun 		/* Pull assignment is only applicable in input mode */
929*4882a593Smuzhiyun 		if ((val & BYT_INPUT_EN) || pull != BYT_PULL_ASSIGN_UP)
930*4882a593Smuzhiyun 			return -EINVAL;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 		byt_get_pull_strength(conf, &arg);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 		break;
935*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_DEBOUNCE:
936*4882a593Smuzhiyun 		if (!(conf & BYT_DEBOUNCE_EN))
937*4882a593Smuzhiyun 			return -EINVAL;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&byt_lock, flags);
940*4882a593Smuzhiyun 		debounce = readl(db_reg);
941*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&byt_lock, flags);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 		switch (debounce & BYT_DEBOUNCE_PULSE_MASK) {
944*4882a593Smuzhiyun 		case BYT_DEBOUNCE_PULSE_375US:
945*4882a593Smuzhiyun 			arg = 375;
946*4882a593Smuzhiyun 			break;
947*4882a593Smuzhiyun 		case BYT_DEBOUNCE_PULSE_750US:
948*4882a593Smuzhiyun 			arg = 750;
949*4882a593Smuzhiyun 			break;
950*4882a593Smuzhiyun 		case BYT_DEBOUNCE_PULSE_1500US:
951*4882a593Smuzhiyun 			arg = 1500;
952*4882a593Smuzhiyun 			break;
953*4882a593Smuzhiyun 		case BYT_DEBOUNCE_PULSE_3MS:
954*4882a593Smuzhiyun 			arg = 3000;
955*4882a593Smuzhiyun 			break;
956*4882a593Smuzhiyun 		case BYT_DEBOUNCE_PULSE_6MS:
957*4882a593Smuzhiyun 			arg = 6000;
958*4882a593Smuzhiyun 			break;
959*4882a593Smuzhiyun 		case BYT_DEBOUNCE_PULSE_12MS:
960*4882a593Smuzhiyun 			arg = 12000;
961*4882a593Smuzhiyun 			break;
962*4882a593Smuzhiyun 		case BYT_DEBOUNCE_PULSE_24MS:
963*4882a593Smuzhiyun 			arg = 24000;
964*4882a593Smuzhiyun 			break;
965*4882a593Smuzhiyun 		default:
966*4882a593Smuzhiyun 			return -EINVAL;
967*4882a593Smuzhiyun 		}
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 		break;
970*4882a593Smuzhiyun 	default:
971*4882a593Smuzhiyun 		return -ENOTSUPP;
972*4882a593Smuzhiyun 	}
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	*config = pinconf_to_config_packed(param, arg);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	return 0;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun 
byt_pin_config_set(struct pinctrl_dev * pctl_dev,unsigned int offset,unsigned long * configs,unsigned int num_configs)979*4882a593Smuzhiyun static int byt_pin_config_set(struct pinctrl_dev *pctl_dev,
980*4882a593Smuzhiyun 			      unsigned int offset,
981*4882a593Smuzhiyun 			      unsigned long *configs,
982*4882a593Smuzhiyun 			      unsigned int num_configs)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun 	struct intel_pinctrl *vg = pinctrl_dev_get_drvdata(pctl_dev);
985*4882a593Smuzhiyun 	unsigned int param, arg;
986*4882a593Smuzhiyun 	void __iomem *conf_reg = byt_gpio_reg(vg, offset, BYT_CONF0_REG);
987*4882a593Smuzhiyun 	void __iomem *val_reg = byt_gpio_reg(vg, offset, BYT_VAL_REG);
988*4882a593Smuzhiyun 	void __iomem *db_reg = byt_gpio_reg(vg, offset, BYT_DEBOUNCE_REG);
989*4882a593Smuzhiyun 	unsigned long flags;
990*4882a593Smuzhiyun 	u32 conf, val, debounce;
991*4882a593Smuzhiyun 	int i, ret = 0;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	conf = readl(conf_reg);
996*4882a593Smuzhiyun 	val = readl(val_reg);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
999*4882a593Smuzhiyun 		param = pinconf_to_config_param(configs[i]);
1000*4882a593Smuzhiyun 		arg = pinconf_to_config_argument(configs[i]);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 		switch (param) {
1003*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_DISABLE:
1004*4882a593Smuzhiyun 			conf &= ~BYT_PULL_ASSIGN_MASK;
1005*4882a593Smuzhiyun 			break;
1006*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_DOWN:
1007*4882a593Smuzhiyun 			/* Set default strength value in case none is given */
1008*4882a593Smuzhiyun 			if (arg == 1)
1009*4882a593Smuzhiyun 				arg = 2000;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 			/*
1012*4882a593Smuzhiyun 			 * Pull assignment is only applicable in input mode. If
1013*4882a593Smuzhiyun 			 * chip is not in input mode, set it and warn about it.
1014*4882a593Smuzhiyun 			 */
1015*4882a593Smuzhiyun 			if (val & BYT_INPUT_EN) {
1016*4882a593Smuzhiyun 				val &= ~BYT_INPUT_EN;
1017*4882a593Smuzhiyun 				writel(val, val_reg);
1018*4882a593Smuzhiyun 				dev_warn(vg->dev,
1019*4882a593Smuzhiyun 					 "pin %u forcibly set to input mode\n",
1020*4882a593Smuzhiyun 					 offset);
1021*4882a593Smuzhiyun 			}
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 			conf &= ~BYT_PULL_ASSIGN_MASK;
1024*4882a593Smuzhiyun 			conf |= BYT_PULL_ASSIGN_DOWN;
1025*4882a593Smuzhiyun 			ret = byt_set_pull_strength(&conf, arg);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 			break;
1028*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_UP:
1029*4882a593Smuzhiyun 			/* Set default strength value in case none is given */
1030*4882a593Smuzhiyun 			if (arg == 1)
1031*4882a593Smuzhiyun 				arg = 2000;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 			/*
1034*4882a593Smuzhiyun 			 * Pull assignment is only applicable in input mode. If
1035*4882a593Smuzhiyun 			 * chip is not in input mode, set it and warn about it.
1036*4882a593Smuzhiyun 			 */
1037*4882a593Smuzhiyun 			if (val & BYT_INPUT_EN) {
1038*4882a593Smuzhiyun 				val &= ~BYT_INPUT_EN;
1039*4882a593Smuzhiyun 				writel(val, val_reg);
1040*4882a593Smuzhiyun 				dev_warn(vg->dev,
1041*4882a593Smuzhiyun 					 "pin %u forcibly set to input mode\n",
1042*4882a593Smuzhiyun 					 offset);
1043*4882a593Smuzhiyun 			}
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 			conf &= ~BYT_PULL_ASSIGN_MASK;
1046*4882a593Smuzhiyun 			conf |= BYT_PULL_ASSIGN_UP;
1047*4882a593Smuzhiyun 			ret = byt_set_pull_strength(&conf, arg);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 			break;
1050*4882a593Smuzhiyun 		case PIN_CONFIG_INPUT_DEBOUNCE:
1051*4882a593Smuzhiyun 			debounce = readl(db_reg);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 			if (arg)
1054*4882a593Smuzhiyun 				conf |= BYT_DEBOUNCE_EN;
1055*4882a593Smuzhiyun 			else
1056*4882a593Smuzhiyun 				conf &= ~BYT_DEBOUNCE_EN;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 			switch (arg) {
1059*4882a593Smuzhiyun 			case 375:
1060*4882a593Smuzhiyun 				debounce &= ~BYT_DEBOUNCE_PULSE_MASK;
1061*4882a593Smuzhiyun 				debounce |= BYT_DEBOUNCE_PULSE_375US;
1062*4882a593Smuzhiyun 				break;
1063*4882a593Smuzhiyun 			case 750:
1064*4882a593Smuzhiyun 				debounce &= ~BYT_DEBOUNCE_PULSE_MASK;
1065*4882a593Smuzhiyun 				debounce |= BYT_DEBOUNCE_PULSE_750US;
1066*4882a593Smuzhiyun 				break;
1067*4882a593Smuzhiyun 			case 1500:
1068*4882a593Smuzhiyun 				debounce &= ~BYT_DEBOUNCE_PULSE_MASK;
1069*4882a593Smuzhiyun 				debounce |= BYT_DEBOUNCE_PULSE_1500US;
1070*4882a593Smuzhiyun 				break;
1071*4882a593Smuzhiyun 			case 3000:
1072*4882a593Smuzhiyun 				debounce &= ~BYT_DEBOUNCE_PULSE_MASK;
1073*4882a593Smuzhiyun 				debounce |= BYT_DEBOUNCE_PULSE_3MS;
1074*4882a593Smuzhiyun 				break;
1075*4882a593Smuzhiyun 			case 6000:
1076*4882a593Smuzhiyun 				debounce &= ~BYT_DEBOUNCE_PULSE_MASK;
1077*4882a593Smuzhiyun 				debounce |= BYT_DEBOUNCE_PULSE_6MS;
1078*4882a593Smuzhiyun 				break;
1079*4882a593Smuzhiyun 			case 12000:
1080*4882a593Smuzhiyun 				debounce &= ~BYT_DEBOUNCE_PULSE_MASK;
1081*4882a593Smuzhiyun 				debounce |= BYT_DEBOUNCE_PULSE_12MS;
1082*4882a593Smuzhiyun 				break;
1083*4882a593Smuzhiyun 			case 24000:
1084*4882a593Smuzhiyun 				debounce &= ~BYT_DEBOUNCE_PULSE_MASK;
1085*4882a593Smuzhiyun 				debounce |= BYT_DEBOUNCE_PULSE_24MS;
1086*4882a593Smuzhiyun 				break;
1087*4882a593Smuzhiyun 			default:
1088*4882a593Smuzhiyun 				if (arg)
1089*4882a593Smuzhiyun 					ret = -EINVAL;
1090*4882a593Smuzhiyun 				break;
1091*4882a593Smuzhiyun 			}
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 			if (!ret)
1094*4882a593Smuzhiyun 				writel(debounce, db_reg);
1095*4882a593Smuzhiyun 			break;
1096*4882a593Smuzhiyun 		default:
1097*4882a593Smuzhiyun 			ret = -ENOTSUPP;
1098*4882a593Smuzhiyun 		}
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 		if (ret)
1101*4882a593Smuzhiyun 			break;
1102*4882a593Smuzhiyun 	}
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	if (!ret)
1105*4882a593Smuzhiyun 		writel(conf, conf_reg);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	return ret;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun static const struct pinconf_ops byt_pinconf_ops = {
1113*4882a593Smuzhiyun 	.is_generic	= true,
1114*4882a593Smuzhiyun 	.pin_config_get	= byt_pin_config_get,
1115*4882a593Smuzhiyun 	.pin_config_set	= byt_pin_config_set,
1116*4882a593Smuzhiyun };
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun static const struct pinctrl_desc byt_pinctrl_desc = {
1119*4882a593Smuzhiyun 	.pctlops	= &byt_pinctrl_ops,
1120*4882a593Smuzhiyun 	.pmxops		= &byt_pinmux_ops,
1121*4882a593Smuzhiyun 	.confops	= &byt_pinconf_ops,
1122*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
1123*4882a593Smuzhiyun };
1124*4882a593Smuzhiyun 
byt_gpio_get(struct gpio_chip * chip,unsigned int offset)1125*4882a593Smuzhiyun static int byt_gpio_get(struct gpio_chip *chip, unsigned int offset)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun 	struct intel_pinctrl *vg = gpiochip_get_data(chip);
1128*4882a593Smuzhiyun 	void __iomem *reg = byt_gpio_reg(vg, offset, BYT_VAL_REG);
1129*4882a593Smuzhiyun 	unsigned long flags;
1130*4882a593Smuzhiyun 	u32 val;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
1133*4882a593Smuzhiyun 	val = readl(reg);
1134*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	return !!(val & BYT_LEVEL);
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun 
byt_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)1139*4882a593Smuzhiyun static void byt_gpio_set(struct gpio_chip *chip, unsigned int offset, int value)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	struct intel_pinctrl *vg = gpiochip_get_data(chip);
1142*4882a593Smuzhiyun 	void __iomem *reg = byt_gpio_reg(vg, offset, BYT_VAL_REG);
1143*4882a593Smuzhiyun 	unsigned long flags;
1144*4882a593Smuzhiyun 	u32 old_val;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	if (!reg)
1147*4882a593Smuzhiyun 		return;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
1150*4882a593Smuzhiyun 	old_val = readl(reg);
1151*4882a593Smuzhiyun 	if (value)
1152*4882a593Smuzhiyun 		writel(old_val | BYT_LEVEL, reg);
1153*4882a593Smuzhiyun 	else
1154*4882a593Smuzhiyun 		writel(old_val & ~BYT_LEVEL, reg);
1155*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun 
byt_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)1158*4882a593Smuzhiyun static int byt_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun 	struct intel_pinctrl *vg = gpiochip_get_data(chip);
1161*4882a593Smuzhiyun 	void __iomem *reg = byt_gpio_reg(vg, offset, BYT_VAL_REG);
1162*4882a593Smuzhiyun 	unsigned long flags;
1163*4882a593Smuzhiyun 	u32 value;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	if (!reg)
1166*4882a593Smuzhiyun 		return -EINVAL;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
1169*4882a593Smuzhiyun 	value = readl(reg);
1170*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	if (!(value & BYT_OUTPUT_EN))
1173*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
1174*4882a593Smuzhiyun 	if (!(value & BYT_INPUT_EN))
1175*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_IN;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	return -EINVAL;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun 
byt_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)1180*4882a593Smuzhiyun static int byt_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun 	struct intel_pinctrl *vg = gpiochip_get_data(chip);
1183*4882a593Smuzhiyun 	void __iomem *val_reg = byt_gpio_reg(vg, offset, BYT_VAL_REG);
1184*4882a593Smuzhiyun 	unsigned long flags;
1185*4882a593Smuzhiyun 	u32 reg;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	reg = readl(val_reg);
1190*4882a593Smuzhiyun 	reg &= ~BYT_DIR_MASK;
1191*4882a593Smuzhiyun 	reg |= BYT_OUTPUT_EN;
1192*4882a593Smuzhiyun 	writel(reg, val_reg);
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
1195*4882a593Smuzhiyun 	return 0;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun /*
1199*4882a593Smuzhiyun  * Note despite the temptation this MUST NOT be converted into a call to
1200*4882a593Smuzhiyun  * pinctrl_gpio_direction_output() + byt_gpio_set() that does not work this
1201*4882a593Smuzhiyun  * MUST be done as a single BYT_VAL_REG register write.
1202*4882a593Smuzhiyun  * See the commit message of the commit adding this comment for details.
1203*4882a593Smuzhiyun  */
byt_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)1204*4882a593Smuzhiyun static int byt_gpio_direction_output(struct gpio_chip *chip,
1205*4882a593Smuzhiyun 				     unsigned int offset, int value)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun 	struct intel_pinctrl *vg = gpiochip_get_data(chip);
1208*4882a593Smuzhiyun 	void __iomem *val_reg = byt_gpio_reg(vg, offset, BYT_VAL_REG);
1209*4882a593Smuzhiyun 	unsigned long flags;
1210*4882a593Smuzhiyun 	u32 reg;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	byt_gpio_direct_irq_check(vg, offset);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	reg = readl(val_reg);
1217*4882a593Smuzhiyun 	reg &= ~BYT_DIR_MASK;
1218*4882a593Smuzhiyun 	if (value)
1219*4882a593Smuzhiyun 		reg |= BYT_LEVEL;
1220*4882a593Smuzhiyun 	else
1221*4882a593Smuzhiyun 		reg &= ~BYT_LEVEL;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	writel(reg, val_reg);
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
1226*4882a593Smuzhiyun 	return 0;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun 
byt_gpio_dbg_show(struct seq_file * s,struct gpio_chip * chip)1229*4882a593Smuzhiyun static void byt_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
1230*4882a593Smuzhiyun {
1231*4882a593Smuzhiyun 	struct intel_pinctrl *vg = gpiochip_get_data(chip);
1232*4882a593Smuzhiyun 	int i;
1233*4882a593Smuzhiyun 	u32 conf0, val;
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	for (i = 0; i < vg->soc->npins; i++) {
1236*4882a593Smuzhiyun 		const struct intel_community *comm;
1237*4882a593Smuzhiyun 		const char *pull_str = NULL;
1238*4882a593Smuzhiyun 		const char *pull = NULL;
1239*4882a593Smuzhiyun 		void __iomem *reg;
1240*4882a593Smuzhiyun 		unsigned long flags;
1241*4882a593Smuzhiyun 		const char *label;
1242*4882a593Smuzhiyun 		unsigned int pin;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&byt_lock, flags);
1245*4882a593Smuzhiyun 		pin = vg->soc->pins[i].number;
1246*4882a593Smuzhiyun 		reg = byt_gpio_reg(vg, pin, BYT_CONF0_REG);
1247*4882a593Smuzhiyun 		if (!reg) {
1248*4882a593Smuzhiyun 			seq_printf(s,
1249*4882a593Smuzhiyun 				   "Could not retrieve pin %i conf0 reg\n",
1250*4882a593Smuzhiyun 				   pin);
1251*4882a593Smuzhiyun 			raw_spin_unlock_irqrestore(&byt_lock, flags);
1252*4882a593Smuzhiyun 			continue;
1253*4882a593Smuzhiyun 		}
1254*4882a593Smuzhiyun 		conf0 = readl(reg);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 		reg = byt_gpio_reg(vg, pin, BYT_VAL_REG);
1257*4882a593Smuzhiyun 		if (!reg) {
1258*4882a593Smuzhiyun 			seq_printf(s,
1259*4882a593Smuzhiyun 				   "Could not retrieve pin %i val reg\n", pin);
1260*4882a593Smuzhiyun 			raw_spin_unlock_irqrestore(&byt_lock, flags);
1261*4882a593Smuzhiyun 			continue;
1262*4882a593Smuzhiyun 		}
1263*4882a593Smuzhiyun 		val = readl(reg);
1264*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&byt_lock, flags);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 		comm = byt_get_community(vg, pin);
1267*4882a593Smuzhiyun 		if (!comm) {
1268*4882a593Smuzhiyun 			seq_printf(s,
1269*4882a593Smuzhiyun 				   "Could not get community for pin %i\n", pin);
1270*4882a593Smuzhiyun 			continue;
1271*4882a593Smuzhiyun 		}
1272*4882a593Smuzhiyun 		label = gpiochip_is_requested(chip, i);
1273*4882a593Smuzhiyun 		if (!label)
1274*4882a593Smuzhiyun 			label = "Unrequested";
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 		switch (conf0 & BYT_PULL_ASSIGN_MASK) {
1277*4882a593Smuzhiyun 		case BYT_PULL_ASSIGN_UP:
1278*4882a593Smuzhiyun 			pull = "up";
1279*4882a593Smuzhiyun 			break;
1280*4882a593Smuzhiyun 		case BYT_PULL_ASSIGN_DOWN:
1281*4882a593Smuzhiyun 			pull = "down";
1282*4882a593Smuzhiyun 			break;
1283*4882a593Smuzhiyun 		}
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 		switch (conf0 & BYT_PULL_STR_MASK) {
1286*4882a593Smuzhiyun 		case BYT_PULL_STR_2K:
1287*4882a593Smuzhiyun 			pull_str = "2k";
1288*4882a593Smuzhiyun 			break;
1289*4882a593Smuzhiyun 		case BYT_PULL_STR_10K:
1290*4882a593Smuzhiyun 			pull_str = "10k";
1291*4882a593Smuzhiyun 			break;
1292*4882a593Smuzhiyun 		case BYT_PULL_STR_20K:
1293*4882a593Smuzhiyun 			pull_str = "20k";
1294*4882a593Smuzhiyun 			break;
1295*4882a593Smuzhiyun 		case BYT_PULL_STR_40K:
1296*4882a593Smuzhiyun 			pull_str = "40k";
1297*4882a593Smuzhiyun 			break;
1298*4882a593Smuzhiyun 		}
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 		seq_printf(s,
1301*4882a593Smuzhiyun 			   " gpio-%-3d (%-20.20s) %s %s %s pad-%-3d offset:0x%03x mux:%d %s%s%s",
1302*4882a593Smuzhiyun 			   pin,
1303*4882a593Smuzhiyun 			   label,
1304*4882a593Smuzhiyun 			   val & BYT_INPUT_EN ? "  " : "in",
1305*4882a593Smuzhiyun 			   val & BYT_OUTPUT_EN ? "   " : "out",
1306*4882a593Smuzhiyun 			   val & BYT_LEVEL ? "hi" : "lo",
1307*4882a593Smuzhiyun 			   comm->pad_map[i], comm->pad_map[i] * 16,
1308*4882a593Smuzhiyun 			   conf0 & 0x7,
1309*4882a593Smuzhiyun 			   conf0 & BYT_TRIG_NEG ? " fall" : "     ",
1310*4882a593Smuzhiyun 			   conf0 & BYT_TRIG_POS ? " rise" : "     ",
1311*4882a593Smuzhiyun 			   conf0 & BYT_TRIG_LVL ? " level" : "      ");
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 		if (pull && pull_str)
1314*4882a593Smuzhiyun 			seq_printf(s, " %-4s %-3s", pull, pull_str);
1315*4882a593Smuzhiyun 		else
1316*4882a593Smuzhiyun 			seq_puts(s, "          ");
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 		if (conf0 & BYT_IODEN)
1319*4882a593Smuzhiyun 			seq_puts(s, " open-drain");
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 		seq_puts(s, "\n");
1322*4882a593Smuzhiyun 	}
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun static const struct gpio_chip byt_gpio_chip = {
1326*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
1327*4882a593Smuzhiyun 	.request		= gpiochip_generic_request,
1328*4882a593Smuzhiyun 	.free			= gpiochip_generic_free,
1329*4882a593Smuzhiyun 	.get_direction		= byt_gpio_get_direction,
1330*4882a593Smuzhiyun 	.direction_input	= byt_gpio_direction_input,
1331*4882a593Smuzhiyun 	.direction_output	= byt_gpio_direction_output,
1332*4882a593Smuzhiyun 	.get			= byt_gpio_get,
1333*4882a593Smuzhiyun 	.set			= byt_gpio_set,
1334*4882a593Smuzhiyun 	.set_config		= gpiochip_generic_config,
1335*4882a593Smuzhiyun 	.dbg_show		= byt_gpio_dbg_show,
1336*4882a593Smuzhiyun };
1337*4882a593Smuzhiyun 
byt_irq_ack(struct irq_data * d)1338*4882a593Smuzhiyun static void byt_irq_ack(struct irq_data *d)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1341*4882a593Smuzhiyun 	struct intel_pinctrl *vg = gpiochip_get_data(gc);
1342*4882a593Smuzhiyun 	unsigned int offset = irqd_to_hwirq(d);
1343*4882a593Smuzhiyun 	void __iomem *reg;
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	reg = byt_gpio_reg(vg, offset, BYT_INT_STAT_REG);
1346*4882a593Smuzhiyun 	if (!reg)
1347*4882a593Smuzhiyun 		return;
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	raw_spin_lock(&byt_lock);
1350*4882a593Smuzhiyun 	writel(BIT(offset % 32), reg);
1351*4882a593Smuzhiyun 	raw_spin_unlock(&byt_lock);
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun 
byt_irq_mask(struct irq_data * d)1354*4882a593Smuzhiyun static void byt_irq_mask(struct irq_data *d)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1357*4882a593Smuzhiyun 	struct intel_pinctrl *vg = gpiochip_get_data(gc);
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	byt_gpio_clear_triggering(vg, irqd_to_hwirq(d));
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun 
byt_irq_unmask(struct irq_data * d)1362*4882a593Smuzhiyun static void byt_irq_unmask(struct irq_data *d)
1363*4882a593Smuzhiyun {
1364*4882a593Smuzhiyun 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1365*4882a593Smuzhiyun 	struct intel_pinctrl *vg = gpiochip_get_data(gc);
1366*4882a593Smuzhiyun 	unsigned int offset = irqd_to_hwirq(d);
1367*4882a593Smuzhiyun 	unsigned long flags;
1368*4882a593Smuzhiyun 	void __iomem *reg;
1369*4882a593Smuzhiyun 	u32 value;
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	reg = byt_gpio_reg(vg, offset, BYT_CONF0_REG);
1372*4882a593Smuzhiyun 	if (!reg)
1373*4882a593Smuzhiyun 		return;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
1376*4882a593Smuzhiyun 	value = readl(reg);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	switch (irqd_get_trigger_type(d)) {
1379*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
1380*4882a593Smuzhiyun 		value |= BYT_TRIG_LVL;
1381*4882a593Smuzhiyun 		fallthrough;
1382*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
1383*4882a593Smuzhiyun 		value |= BYT_TRIG_POS;
1384*4882a593Smuzhiyun 		break;
1385*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
1386*4882a593Smuzhiyun 		value |= BYT_TRIG_LVL;
1387*4882a593Smuzhiyun 		fallthrough;
1388*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
1389*4882a593Smuzhiyun 		value |= BYT_TRIG_NEG;
1390*4882a593Smuzhiyun 		break;
1391*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
1392*4882a593Smuzhiyun 		value |= (BYT_TRIG_NEG | BYT_TRIG_POS);
1393*4882a593Smuzhiyun 		break;
1394*4882a593Smuzhiyun 	}
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	writel(value, reg);
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun 
byt_irq_type(struct irq_data * d,unsigned int type)1401*4882a593Smuzhiyun static int byt_irq_type(struct irq_data *d, unsigned int type)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun 	struct intel_pinctrl *vg = gpiochip_get_data(irq_data_get_irq_chip_data(d));
1404*4882a593Smuzhiyun 	u32 offset = irqd_to_hwirq(d);
1405*4882a593Smuzhiyun 	u32 value;
1406*4882a593Smuzhiyun 	unsigned long flags;
1407*4882a593Smuzhiyun 	void __iomem *reg = byt_gpio_reg(vg, offset, BYT_CONF0_REG);
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	if (!reg || offset >= vg->chip.ngpio)
1410*4882a593Smuzhiyun 		return -EINVAL;
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
1413*4882a593Smuzhiyun 	value = readl(reg);
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	WARN(value & BYT_DIRECT_IRQ_EN,
1416*4882a593Smuzhiyun 	     "Bad pad config for io mode, force direct_irq_en bit clearing");
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	/* For level trigges the BYT_TRIG_POS and BYT_TRIG_NEG bits
1419*4882a593Smuzhiyun 	 * are used to indicate high and low level triggering
1420*4882a593Smuzhiyun 	 */
1421*4882a593Smuzhiyun 	value &= ~(BYT_DIRECT_IRQ_EN | BYT_TRIG_POS | BYT_TRIG_NEG |
1422*4882a593Smuzhiyun 		   BYT_TRIG_LVL);
1423*4882a593Smuzhiyun 	/* Enable glitch filtering */
1424*4882a593Smuzhiyun 	value |= BYT_GLITCH_FILTER_EN | BYT_GLITCH_F_SLOW_CLK |
1425*4882a593Smuzhiyun 		 BYT_GLITCH_F_FAST_CLK;
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	writel(value, reg);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_BOTH)
1430*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
1431*4882a593Smuzhiyun 	else if (type & IRQ_TYPE_LEVEL_MASK)
1432*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_level_irq);
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	return 0;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun 
byt_gpio_irq_handler(struct irq_desc * desc)1439*4882a593Smuzhiyun static void byt_gpio_irq_handler(struct irq_desc *desc)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun 	struct irq_data *data = irq_desc_get_irq_data(desc);
1442*4882a593Smuzhiyun 	struct intel_pinctrl *vg = gpiochip_get_data(irq_desc_get_handler_data(desc));
1443*4882a593Smuzhiyun 	struct irq_chip *chip = irq_data_get_irq_chip(data);
1444*4882a593Smuzhiyun 	u32 base, pin;
1445*4882a593Smuzhiyun 	void __iomem *reg;
1446*4882a593Smuzhiyun 	unsigned long pending;
1447*4882a593Smuzhiyun 	unsigned int virq;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	/* check from GPIO controller which pin triggered the interrupt */
1450*4882a593Smuzhiyun 	for (base = 0; base < vg->chip.ngpio; base += 32) {
1451*4882a593Smuzhiyun 		reg = byt_gpio_reg(vg, base, BYT_INT_STAT_REG);
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 		if (!reg) {
1454*4882a593Smuzhiyun 			dev_warn(vg->dev,
1455*4882a593Smuzhiyun 				 "Pin %i: could not retrieve interrupt status register\n",
1456*4882a593Smuzhiyun 				 base);
1457*4882a593Smuzhiyun 			continue;
1458*4882a593Smuzhiyun 		}
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 		raw_spin_lock(&byt_lock);
1461*4882a593Smuzhiyun 		pending = readl(reg);
1462*4882a593Smuzhiyun 		raw_spin_unlock(&byt_lock);
1463*4882a593Smuzhiyun 		for_each_set_bit(pin, &pending, 32) {
1464*4882a593Smuzhiyun 			virq = irq_find_mapping(vg->chip.irq.domain, base + pin);
1465*4882a593Smuzhiyun 			generic_handle_irq(virq);
1466*4882a593Smuzhiyun 		}
1467*4882a593Smuzhiyun 	}
1468*4882a593Smuzhiyun 	chip->irq_eoi(data);
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun 
byt_init_irq_valid_mask(struct gpio_chip * chip,unsigned long * valid_mask,unsigned int ngpios)1471*4882a593Smuzhiyun static void byt_init_irq_valid_mask(struct gpio_chip *chip,
1472*4882a593Smuzhiyun 				    unsigned long *valid_mask,
1473*4882a593Smuzhiyun 				    unsigned int ngpios)
1474*4882a593Smuzhiyun {
1475*4882a593Smuzhiyun 	struct intel_pinctrl *vg = gpiochip_get_data(chip);
1476*4882a593Smuzhiyun 	void __iomem *reg;
1477*4882a593Smuzhiyun 	u32 value;
1478*4882a593Smuzhiyun 	int i;
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	/*
1481*4882a593Smuzhiyun 	 * Clear interrupt triggers for all pins that are GPIOs and
1482*4882a593Smuzhiyun 	 * do not use direct IRQ mode. This will prevent spurious
1483*4882a593Smuzhiyun 	 * interrupts from misconfigured pins.
1484*4882a593Smuzhiyun 	 */
1485*4882a593Smuzhiyun 	for (i = 0; i < vg->soc->npins; i++) {
1486*4882a593Smuzhiyun 		unsigned int pin = vg->soc->pins[i].number;
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 		reg = byt_gpio_reg(vg, pin, BYT_CONF0_REG);
1489*4882a593Smuzhiyun 		if (!reg) {
1490*4882a593Smuzhiyun 			dev_warn(vg->dev,
1491*4882a593Smuzhiyun 				 "Pin %i: could not retrieve conf0 register\n",
1492*4882a593Smuzhiyun 				 i);
1493*4882a593Smuzhiyun 			continue;
1494*4882a593Smuzhiyun 		}
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 		value = readl(reg);
1497*4882a593Smuzhiyun 		if (value & BYT_DIRECT_IRQ_EN) {
1498*4882a593Smuzhiyun 			clear_bit(i, valid_mask);
1499*4882a593Smuzhiyun 			dev_dbg(vg->dev, "excluding GPIO %d from IRQ domain\n", i);
1500*4882a593Smuzhiyun 		} else if ((value & BYT_PIN_MUX) == byt_get_gpio_mux(vg, i)) {
1501*4882a593Smuzhiyun 			byt_gpio_clear_triggering(vg, i);
1502*4882a593Smuzhiyun 			dev_dbg(vg->dev, "disabling GPIO %d\n", i);
1503*4882a593Smuzhiyun 		}
1504*4882a593Smuzhiyun 	}
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun 
byt_gpio_irq_init_hw(struct gpio_chip * chip)1507*4882a593Smuzhiyun static int byt_gpio_irq_init_hw(struct gpio_chip *chip)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun 	struct intel_pinctrl *vg = gpiochip_get_data(chip);
1510*4882a593Smuzhiyun 	void __iomem *reg;
1511*4882a593Smuzhiyun 	u32 base, value;
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	/* clear interrupt status trigger registers */
1514*4882a593Smuzhiyun 	for (base = 0; base < vg->soc->npins; base += 32) {
1515*4882a593Smuzhiyun 		reg = byt_gpio_reg(vg, base, BYT_INT_STAT_REG);
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 		if (!reg) {
1518*4882a593Smuzhiyun 			dev_warn(vg->dev,
1519*4882a593Smuzhiyun 				 "Pin %i: could not retrieve irq status reg\n",
1520*4882a593Smuzhiyun 				 base);
1521*4882a593Smuzhiyun 			continue;
1522*4882a593Smuzhiyun 		}
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 		writel(0xffffffff, reg);
1525*4882a593Smuzhiyun 		/* make sure trigger bits are cleared, if not then a pin
1526*4882a593Smuzhiyun 		   might be misconfigured in bios */
1527*4882a593Smuzhiyun 		value = readl(reg);
1528*4882a593Smuzhiyun 		if (value)
1529*4882a593Smuzhiyun 			dev_err(vg->dev,
1530*4882a593Smuzhiyun 				"GPIO interrupt error, pins misconfigured. INT_STAT%u: 0x%08x\n",
1531*4882a593Smuzhiyun 				base / 32, value);
1532*4882a593Smuzhiyun 	}
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	return 0;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun 
byt_gpio_add_pin_ranges(struct gpio_chip * chip)1537*4882a593Smuzhiyun static int byt_gpio_add_pin_ranges(struct gpio_chip *chip)
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun 	struct intel_pinctrl *vg = gpiochip_get_data(chip);
1540*4882a593Smuzhiyun 	struct device *dev = vg->dev;
1541*4882a593Smuzhiyun 	int ret;
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	ret = gpiochip_add_pin_range(chip, dev_name(dev), 0, 0, vg->soc->npins);
1544*4882a593Smuzhiyun 	if (ret)
1545*4882a593Smuzhiyun 		dev_err(dev, "failed to add GPIO pin range\n");
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	return ret;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun 
byt_gpio_probe(struct intel_pinctrl * vg)1550*4882a593Smuzhiyun static int byt_gpio_probe(struct intel_pinctrl *vg)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(vg->dev);
1553*4882a593Smuzhiyun 	struct gpio_chip *gc;
1554*4882a593Smuzhiyun 	int irq, ret;
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	/* Set up gpio chip */
1557*4882a593Smuzhiyun 	vg->chip	= byt_gpio_chip;
1558*4882a593Smuzhiyun 	gc		= &vg->chip;
1559*4882a593Smuzhiyun 	gc->label	= dev_name(vg->dev);
1560*4882a593Smuzhiyun 	gc->base	= -1;
1561*4882a593Smuzhiyun 	gc->can_sleep	= false;
1562*4882a593Smuzhiyun 	gc->add_pin_ranges = byt_gpio_add_pin_ranges;
1563*4882a593Smuzhiyun 	gc->parent	= vg->dev;
1564*4882a593Smuzhiyun 	gc->ngpio	= vg->soc->npins;
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1567*4882a593Smuzhiyun 	vg->context.pads = devm_kcalloc(vg->dev, gc->ngpio, sizeof(*vg->context.pads),
1568*4882a593Smuzhiyun 					GFP_KERNEL);
1569*4882a593Smuzhiyun 	if (!vg->context.pads)
1570*4882a593Smuzhiyun 		return -ENOMEM;
1571*4882a593Smuzhiyun #endif
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	/* set up interrupts  */
1574*4882a593Smuzhiyun 	irq = platform_get_irq_optional(pdev, 0);
1575*4882a593Smuzhiyun 	if (irq > 0) {
1576*4882a593Smuzhiyun 		struct gpio_irq_chip *girq;
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun 		vg->irqchip.name = "BYT-GPIO",
1579*4882a593Smuzhiyun 		vg->irqchip.irq_ack = byt_irq_ack,
1580*4882a593Smuzhiyun 		vg->irqchip.irq_mask = byt_irq_mask,
1581*4882a593Smuzhiyun 		vg->irqchip.irq_unmask = byt_irq_unmask,
1582*4882a593Smuzhiyun 		vg->irqchip.irq_set_type = byt_irq_type,
1583*4882a593Smuzhiyun 		vg->irqchip.flags = IRQCHIP_SKIP_SET_WAKE,
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 		girq = &gc->irq;
1586*4882a593Smuzhiyun 		girq->chip = &vg->irqchip;
1587*4882a593Smuzhiyun 		girq->init_hw = byt_gpio_irq_init_hw;
1588*4882a593Smuzhiyun 		girq->init_valid_mask = byt_init_irq_valid_mask;
1589*4882a593Smuzhiyun 		girq->parent_handler = byt_gpio_irq_handler;
1590*4882a593Smuzhiyun 		girq->num_parents = 1;
1591*4882a593Smuzhiyun 		girq->parents = devm_kcalloc(vg->dev, girq->num_parents,
1592*4882a593Smuzhiyun 					     sizeof(*girq->parents), GFP_KERNEL);
1593*4882a593Smuzhiyun 		if (!girq->parents)
1594*4882a593Smuzhiyun 			return -ENOMEM;
1595*4882a593Smuzhiyun 		girq->parents[0] = irq;
1596*4882a593Smuzhiyun 		girq->default_type = IRQ_TYPE_NONE;
1597*4882a593Smuzhiyun 		girq->handler = handle_bad_irq;
1598*4882a593Smuzhiyun 	}
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	ret = devm_gpiochip_add_data(vg->dev, gc, vg);
1601*4882a593Smuzhiyun 	if (ret) {
1602*4882a593Smuzhiyun 		dev_err(vg->dev, "failed adding byt-gpio chip\n");
1603*4882a593Smuzhiyun 		return ret;
1604*4882a593Smuzhiyun 	}
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	return ret;
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun 
byt_set_soc_data(struct intel_pinctrl * vg,const struct intel_pinctrl_soc_data * soc)1609*4882a593Smuzhiyun static int byt_set_soc_data(struct intel_pinctrl *vg,
1610*4882a593Smuzhiyun 			    const struct intel_pinctrl_soc_data *soc)
1611*4882a593Smuzhiyun {
1612*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(vg->dev);
1613*4882a593Smuzhiyun 	int i;
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	vg->soc = soc;
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	vg->ncommunities = vg->soc->ncommunities;
1618*4882a593Smuzhiyun 	vg->communities = devm_kcalloc(vg->dev, vg->ncommunities,
1619*4882a593Smuzhiyun 				       sizeof(*vg->communities), GFP_KERNEL);
1620*4882a593Smuzhiyun 	if (!vg->communities)
1621*4882a593Smuzhiyun 		return -ENOMEM;
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	for (i = 0; i < vg->soc->ncommunities; i++) {
1624*4882a593Smuzhiyun 		struct intel_community *comm = vg->communities + i;
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 		*comm = vg->soc->communities[i];
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 		comm->pad_regs = devm_platform_ioremap_resource(pdev, 0);
1629*4882a593Smuzhiyun 		if (IS_ERR(comm->pad_regs))
1630*4882a593Smuzhiyun 			return PTR_ERR(comm->pad_regs);
1631*4882a593Smuzhiyun 	}
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	return 0;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun static const struct acpi_device_id byt_gpio_acpi_match[] = {
1637*4882a593Smuzhiyun 	{ "INT33B2", (kernel_ulong_t)byt_soc_data },
1638*4882a593Smuzhiyun 	{ "INT33FC", (kernel_ulong_t)byt_soc_data },
1639*4882a593Smuzhiyun 	{ }
1640*4882a593Smuzhiyun };
1641*4882a593Smuzhiyun 
byt_pinctrl_probe(struct platform_device * pdev)1642*4882a593Smuzhiyun static int byt_pinctrl_probe(struct platform_device *pdev)
1643*4882a593Smuzhiyun {
1644*4882a593Smuzhiyun 	const struct intel_pinctrl_soc_data *soc_data;
1645*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1646*4882a593Smuzhiyun 	struct intel_pinctrl *vg;
1647*4882a593Smuzhiyun 	int ret;
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	soc_data = intel_pinctrl_get_soc_data(pdev);
1650*4882a593Smuzhiyun 	if (IS_ERR(soc_data))
1651*4882a593Smuzhiyun 		return PTR_ERR(soc_data);
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	vg = devm_kzalloc(dev, sizeof(*vg), GFP_KERNEL);
1654*4882a593Smuzhiyun 	if (!vg)
1655*4882a593Smuzhiyun 		return -ENOMEM;
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	vg->dev = dev;
1658*4882a593Smuzhiyun 	ret = byt_set_soc_data(vg, soc_data);
1659*4882a593Smuzhiyun 	if (ret) {
1660*4882a593Smuzhiyun 		dev_err(dev, "failed to set soc data\n");
1661*4882a593Smuzhiyun 		return ret;
1662*4882a593Smuzhiyun 	}
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	vg->pctldesc		= byt_pinctrl_desc;
1665*4882a593Smuzhiyun 	vg->pctldesc.name	= dev_name(dev);
1666*4882a593Smuzhiyun 	vg->pctldesc.pins	= vg->soc->pins;
1667*4882a593Smuzhiyun 	vg->pctldesc.npins	= vg->soc->npins;
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	vg->pctldev = devm_pinctrl_register(dev, &vg->pctldesc, vg);
1670*4882a593Smuzhiyun 	if (IS_ERR(vg->pctldev)) {
1671*4882a593Smuzhiyun 		dev_err(dev, "failed to register pinctrl driver\n");
1672*4882a593Smuzhiyun 		return PTR_ERR(vg->pctldev);
1673*4882a593Smuzhiyun 	}
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	ret = byt_gpio_probe(vg);
1676*4882a593Smuzhiyun 	if (ret)
1677*4882a593Smuzhiyun 		return ret;
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	platform_set_drvdata(pdev, vg);
1680*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	return 0;
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
byt_gpio_suspend(struct device * dev)1686*4882a593Smuzhiyun static int byt_gpio_suspend(struct device *dev)
1687*4882a593Smuzhiyun {
1688*4882a593Smuzhiyun 	struct intel_pinctrl *vg = dev_get_drvdata(dev);
1689*4882a593Smuzhiyun 	unsigned long flags;
1690*4882a593Smuzhiyun 	int i;
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	for (i = 0; i < vg->soc->npins; i++) {
1695*4882a593Smuzhiyun 		void __iomem *reg;
1696*4882a593Smuzhiyun 		u32 value;
1697*4882a593Smuzhiyun 		unsigned int pin = vg->soc->pins[i].number;
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 		reg = byt_gpio_reg(vg, pin, BYT_CONF0_REG);
1700*4882a593Smuzhiyun 		if (!reg) {
1701*4882a593Smuzhiyun 			dev_warn(vg->dev,
1702*4882a593Smuzhiyun 				 "Pin %i: could not retrieve conf0 register\n",
1703*4882a593Smuzhiyun 				 i);
1704*4882a593Smuzhiyun 			continue;
1705*4882a593Smuzhiyun 		}
1706*4882a593Smuzhiyun 		value = readl(reg) & BYT_CONF0_RESTORE_MASK;
1707*4882a593Smuzhiyun 		vg->context.pads[i].conf0 = value;
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 		reg = byt_gpio_reg(vg, pin, BYT_VAL_REG);
1710*4882a593Smuzhiyun 		value = readl(reg) & BYT_VAL_RESTORE_MASK;
1711*4882a593Smuzhiyun 		vg->context.pads[i].val = value;
1712*4882a593Smuzhiyun 	}
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
1715*4882a593Smuzhiyun 	return 0;
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun 
byt_gpio_resume(struct device * dev)1718*4882a593Smuzhiyun static int byt_gpio_resume(struct device *dev)
1719*4882a593Smuzhiyun {
1720*4882a593Smuzhiyun 	struct intel_pinctrl *vg = dev_get_drvdata(dev);
1721*4882a593Smuzhiyun 	unsigned long flags;
1722*4882a593Smuzhiyun 	int i;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&byt_lock, flags);
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	for (i = 0; i < vg->soc->npins; i++) {
1727*4882a593Smuzhiyun 		void __iomem *reg;
1728*4882a593Smuzhiyun 		u32 value;
1729*4882a593Smuzhiyun 		unsigned int pin = vg->soc->pins[i].number;
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 		reg = byt_gpio_reg(vg, pin, BYT_CONF0_REG);
1732*4882a593Smuzhiyun 		if (!reg) {
1733*4882a593Smuzhiyun 			dev_warn(vg->dev,
1734*4882a593Smuzhiyun 				 "Pin %i: could not retrieve conf0 register\n",
1735*4882a593Smuzhiyun 				 i);
1736*4882a593Smuzhiyun 			continue;
1737*4882a593Smuzhiyun 		}
1738*4882a593Smuzhiyun 		value = readl(reg);
1739*4882a593Smuzhiyun 		if ((value & BYT_CONF0_RESTORE_MASK) !=
1740*4882a593Smuzhiyun 		     vg->context.pads[i].conf0) {
1741*4882a593Smuzhiyun 			value &= ~BYT_CONF0_RESTORE_MASK;
1742*4882a593Smuzhiyun 			value |= vg->context.pads[i].conf0;
1743*4882a593Smuzhiyun 			writel(value, reg);
1744*4882a593Smuzhiyun 			dev_info(dev, "restored pin %d conf0 %#08x", i, value);
1745*4882a593Smuzhiyun 		}
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 		reg = byt_gpio_reg(vg, pin, BYT_VAL_REG);
1748*4882a593Smuzhiyun 		value = readl(reg);
1749*4882a593Smuzhiyun 		if ((value & BYT_VAL_RESTORE_MASK) !=
1750*4882a593Smuzhiyun 		     vg->context.pads[i].val) {
1751*4882a593Smuzhiyun 			u32 v;
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 			v = value & ~BYT_VAL_RESTORE_MASK;
1754*4882a593Smuzhiyun 			v |= vg->context.pads[i].val;
1755*4882a593Smuzhiyun 			if (v != value) {
1756*4882a593Smuzhiyun 				writel(v, reg);
1757*4882a593Smuzhiyun 				dev_dbg(dev, "restored pin %d val %#08x\n",
1758*4882a593Smuzhiyun 					i, v);
1759*4882a593Smuzhiyun 			}
1760*4882a593Smuzhiyun 		}
1761*4882a593Smuzhiyun 	}
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&byt_lock, flags);
1764*4882a593Smuzhiyun 	return 0;
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun #endif
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun #ifdef CONFIG_PM
byt_gpio_runtime_suspend(struct device * dev)1769*4882a593Smuzhiyun static int byt_gpio_runtime_suspend(struct device *dev)
1770*4882a593Smuzhiyun {
1771*4882a593Smuzhiyun 	return 0;
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun 
byt_gpio_runtime_resume(struct device * dev)1774*4882a593Smuzhiyun static int byt_gpio_runtime_resume(struct device *dev)
1775*4882a593Smuzhiyun {
1776*4882a593Smuzhiyun 	return 0;
1777*4882a593Smuzhiyun }
1778*4882a593Smuzhiyun #endif
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun static const struct dev_pm_ops byt_gpio_pm_ops = {
1781*4882a593Smuzhiyun 	SET_LATE_SYSTEM_SLEEP_PM_OPS(byt_gpio_suspend, byt_gpio_resume)
1782*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(byt_gpio_runtime_suspend, byt_gpio_runtime_resume,
1783*4882a593Smuzhiyun 			   NULL)
1784*4882a593Smuzhiyun };
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun static struct platform_driver byt_gpio_driver = {
1787*4882a593Smuzhiyun 	.probe          = byt_pinctrl_probe,
1788*4882a593Smuzhiyun 	.driver         = {
1789*4882a593Smuzhiyun 		.name			= "byt_gpio",
1790*4882a593Smuzhiyun 		.pm			= &byt_gpio_pm_ops,
1791*4882a593Smuzhiyun 		.acpi_match_table	= byt_gpio_acpi_match,
1792*4882a593Smuzhiyun 		.suppress_bind_attrs	= true,
1793*4882a593Smuzhiyun 	},
1794*4882a593Smuzhiyun };
1795*4882a593Smuzhiyun 
byt_gpio_init(void)1796*4882a593Smuzhiyun static int __init byt_gpio_init(void)
1797*4882a593Smuzhiyun {
1798*4882a593Smuzhiyun 	return platform_driver_register(&byt_gpio_driver);
1799*4882a593Smuzhiyun }
1800*4882a593Smuzhiyun subsys_initcall(byt_gpio_init);
1801