xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/freescale/pinctrl-vf610.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // VF610 pinctrl driver based on imx pinmux and pinconf core
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright 2013 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "pinctrl-imx.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun enum vf610_pads {
17*4882a593Smuzhiyun 	VF610_PAD_PTA6 = 0,
18*4882a593Smuzhiyun 	VF610_PAD_PTA8 = 1,
19*4882a593Smuzhiyun 	VF610_PAD_PTA9 = 2,
20*4882a593Smuzhiyun 	VF610_PAD_PTA10 = 3,
21*4882a593Smuzhiyun 	VF610_PAD_PTA11 = 4,
22*4882a593Smuzhiyun 	VF610_PAD_PTA12 = 5,
23*4882a593Smuzhiyun 	VF610_PAD_PTA16 = 6,
24*4882a593Smuzhiyun 	VF610_PAD_PTA17 = 7,
25*4882a593Smuzhiyun 	VF610_PAD_PTA18 = 8,
26*4882a593Smuzhiyun 	VF610_PAD_PTA19 = 9,
27*4882a593Smuzhiyun 	VF610_PAD_PTA20 = 10,
28*4882a593Smuzhiyun 	VF610_PAD_PTA21 = 11,
29*4882a593Smuzhiyun 	VF610_PAD_PTA22 = 12,
30*4882a593Smuzhiyun 	VF610_PAD_PTA23 = 13,
31*4882a593Smuzhiyun 	VF610_PAD_PTA24 = 14,
32*4882a593Smuzhiyun 	VF610_PAD_PTA25 = 15,
33*4882a593Smuzhiyun 	VF610_PAD_PTA26 = 16,
34*4882a593Smuzhiyun 	VF610_PAD_PTA27 = 17,
35*4882a593Smuzhiyun 	VF610_PAD_PTA28 = 18,
36*4882a593Smuzhiyun 	VF610_PAD_PTA29 = 19,
37*4882a593Smuzhiyun 	VF610_PAD_PTA30 = 20,
38*4882a593Smuzhiyun 	VF610_PAD_PTA31 = 21,
39*4882a593Smuzhiyun 	VF610_PAD_PTB0 = 22,
40*4882a593Smuzhiyun 	VF610_PAD_PTB1 = 23,
41*4882a593Smuzhiyun 	VF610_PAD_PTB2 = 24,
42*4882a593Smuzhiyun 	VF610_PAD_PTB3 = 25,
43*4882a593Smuzhiyun 	VF610_PAD_PTB4 = 26,
44*4882a593Smuzhiyun 	VF610_PAD_PTB5 = 27,
45*4882a593Smuzhiyun 	VF610_PAD_PTB6 = 28,
46*4882a593Smuzhiyun 	VF610_PAD_PTB7 = 29,
47*4882a593Smuzhiyun 	VF610_PAD_PTB8 = 30,
48*4882a593Smuzhiyun 	VF610_PAD_PTB9 = 31,
49*4882a593Smuzhiyun 	VF610_PAD_PTB10 = 32,
50*4882a593Smuzhiyun 	VF610_PAD_PTB11 = 33,
51*4882a593Smuzhiyun 	VF610_PAD_PTB12 = 34,
52*4882a593Smuzhiyun 	VF610_PAD_PTB13 = 35,
53*4882a593Smuzhiyun 	VF610_PAD_PTB14 = 36,
54*4882a593Smuzhiyun 	VF610_PAD_PTB15 = 37,
55*4882a593Smuzhiyun 	VF610_PAD_PTB16 = 38,
56*4882a593Smuzhiyun 	VF610_PAD_PTB17 = 39,
57*4882a593Smuzhiyun 	VF610_PAD_PTB18 = 40,
58*4882a593Smuzhiyun 	VF610_PAD_PTB19 = 41,
59*4882a593Smuzhiyun 	VF610_PAD_PTB20 = 42,
60*4882a593Smuzhiyun 	VF610_PAD_PTB21 = 43,
61*4882a593Smuzhiyun 	VF610_PAD_PTB22 = 44,
62*4882a593Smuzhiyun 	VF610_PAD_PTC0 = 45,
63*4882a593Smuzhiyun 	VF610_PAD_PTC1 = 46,
64*4882a593Smuzhiyun 	VF610_PAD_PTC2 = 47,
65*4882a593Smuzhiyun 	VF610_PAD_PTC3 = 48,
66*4882a593Smuzhiyun 	VF610_PAD_PTC4 = 49,
67*4882a593Smuzhiyun 	VF610_PAD_PTC5 = 50,
68*4882a593Smuzhiyun 	VF610_PAD_PTC6 = 51,
69*4882a593Smuzhiyun 	VF610_PAD_PTC7 = 52,
70*4882a593Smuzhiyun 	VF610_PAD_PTC8 = 53,
71*4882a593Smuzhiyun 	VF610_PAD_PTC9 = 54,
72*4882a593Smuzhiyun 	VF610_PAD_PTC10 = 55,
73*4882a593Smuzhiyun 	VF610_PAD_PTC11 = 56,
74*4882a593Smuzhiyun 	VF610_PAD_PTC12 = 57,
75*4882a593Smuzhiyun 	VF610_PAD_PTC13 = 58,
76*4882a593Smuzhiyun 	VF610_PAD_PTC14 = 59,
77*4882a593Smuzhiyun 	VF610_PAD_PTC15 = 60,
78*4882a593Smuzhiyun 	VF610_PAD_PTC16 = 61,
79*4882a593Smuzhiyun 	VF610_PAD_PTC17 = 62,
80*4882a593Smuzhiyun 	VF610_PAD_PTD31 = 63,
81*4882a593Smuzhiyun 	VF610_PAD_PTD30 = 64,
82*4882a593Smuzhiyun 	VF610_PAD_PTD29 = 65,
83*4882a593Smuzhiyun 	VF610_PAD_PTD28 = 66,
84*4882a593Smuzhiyun 	VF610_PAD_PTD27 = 67,
85*4882a593Smuzhiyun 	VF610_PAD_PTD26 = 68,
86*4882a593Smuzhiyun 	VF610_PAD_PTD25 = 69,
87*4882a593Smuzhiyun 	VF610_PAD_PTD24 = 70,
88*4882a593Smuzhiyun 	VF610_PAD_PTD23 = 71,
89*4882a593Smuzhiyun 	VF610_PAD_PTD22 = 72,
90*4882a593Smuzhiyun 	VF610_PAD_PTD21 = 73,
91*4882a593Smuzhiyun 	VF610_PAD_PTD20 = 74,
92*4882a593Smuzhiyun 	VF610_PAD_PTD19 = 75,
93*4882a593Smuzhiyun 	VF610_PAD_PTD18 = 76,
94*4882a593Smuzhiyun 	VF610_PAD_PTD17 = 77,
95*4882a593Smuzhiyun 	VF610_PAD_PTD16 = 78,
96*4882a593Smuzhiyun 	VF610_PAD_PTD0 = 79,
97*4882a593Smuzhiyun 	VF610_PAD_PTD1 = 80,
98*4882a593Smuzhiyun 	VF610_PAD_PTD2 = 81,
99*4882a593Smuzhiyun 	VF610_PAD_PTD3 = 82,
100*4882a593Smuzhiyun 	VF610_PAD_PTD4 = 83,
101*4882a593Smuzhiyun 	VF610_PAD_PTD5 = 84,
102*4882a593Smuzhiyun 	VF610_PAD_PTD6 = 85,
103*4882a593Smuzhiyun 	VF610_PAD_PTD7 = 86,
104*4882a593Smuzhiyun 	VF610_PAD_PTD8 = 87,
105*4882a593Smuzhiyun 	VF610_PAD_PTD9 = 88,
106*4882a593Smuzhiyun 	VF610_PAD_PTD10 = 89,
107*4882a593Smuzhiyun 	VF610_PAD_PTD11 = 90,
108*4882a593Smuzhiyun 	VF610_PAD_PTD12 = 91,
109*4882a593Smuzhiyun 	VF610_PAD_PTD13 = 92,
110*4882a593Smuzhiyun 	VF610_PAD_PTB23 = 93,
111*4882a593Smuzhiyun 	VF610_PAD_PTB24 = 94,
112*4882a593Smuzhiyun 	VF610_PAD_PTB25 = 95,
113*4882a593Smuzhiyun 	VF610_PAD_PTB26 = 96,
114*4882a593Smuzhiyun 	VF610_PAD_PTB27 = 97,
115*4882a593Smuzhiyun 	VF610_PAD_PTB28 = 98,
116*4882a593Smuzhiyun 	VF610_PAD_PTC26 = 99,
117*4882a593Smuzhiyun 	VF610_PAD_PTC27 = 100,
118*4882a593Smuzhiyun 	VF610_PAD_PTC28 = 101,
119*4882a593Smuzhiyun 	VF610_PAD_PTC29 = 102,
120*4882a593Smuzhiyun 	VF610_PAD_PTC30 = 103,
121*4882a593Smuzhiyun 	VF610_PAD_PTC31 = 104,
122*4882a593Smuzhiyun 	VF610_PAD_PTE0 = 105,
123*4882a593Smuzhiyun 	VF610_PAD_PTE1 = 106,
124*4882a593Smuzhiyun 	VF610_PAD_PTE2 = 107,
125*4882a593Smuzhiyun 	VF610_PAD_PTE3 = 108,
126*4882a593Smuzhiyun 	VF610_PAD_PTE4 = 109,
127*4882a593Smuzhiyun 	VF610_PAD_PTE5 = 110,
128*4882a593Smuzhiyun 	VF610_PAD_PTE6 = 111,
129*4882a593Smuzhiyun 	VF610_PAD_PTE7 = 112,
130*4882a593Smuzhiyun 	VF610_PAD_PTE8 = 113,
131*4882a593Smuzhiyun 	VF610_PAD_PTE9 = 114,
132*4882a593Smuzhiyun 	VF610_PAD_PTE10 = 115,
133*4882a593Smuzhiyun 	VF610_PAD_PTE11 = 116,
134*4882a593Smuzhiyun 	VF610_PAD_PTE12 = 117,
135*4882a593Smuzhiyun 	VF610_PAD_PTE13 = 118,
136*4882a593Smuzhiyun 	VF610_PAD_PTE14 = 119,
137*4882a593Smuzhiyun 	VF610_PAD_PTE15 = 120,
138*4882a593Smuzhiyun 	VF610_PAD_PTE16 = 121,
139*4882a593Smuzhiyun 	VF610_PAD_PTE17 = 122,
140*4882a593Smuzhiyun 	VF610_PAD_PTE18 = 123,
141*4882a593Smuzhiyun 	VF610_PAD_PTE19 = 124,
142*4882a593Smuzhiyun 	VF610_PAD_PTE20 = 125,
143*4882a593Smuzhiyun 	VF610_PAD_PTE21 = 126,
144*4882a593Smuzhiyun 	VF610_PAD_PTE22 = 127,
145*4882a593Smuzhiyun 	VF610_PAD_PTE23 = 128,
146*4882a593Smuzhiyun 	VF610_PAD_PTE24 = 129,
147*4882a593Smuzhiyun 	VF610_PAD_PTE25 = 130,
148*4882a593Smuzhiyun 	VF610_PAD_PTE26 = 131,
149*4882a593Smuzhiyun 	VF610_PAD_PTE27 = 132,
150*4882a593Smuzhiyun 	VF610_PAD_PTE28 = 133,
151*4882a593Smuzhiyun 	VF610_PAD_PTA7 = 134,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* Pad names for the pinmux subsystem */
155*4882a593Smuzhiyun static const struct pinctrl_pin_desc vf610_pinctrl_pads[] = {
156*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA6),
157*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA8),
158*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA9),
159*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA10),
160*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA11),
161*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA12),
162*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA16),
163*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA17),
164*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA18),
165*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA19),
166*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA20),
167*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA21),
168*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA22),
169*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA23),
170*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA24),
171*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA25),
172*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA26),
173*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA27),
174*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA28),
175*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA29),
176*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA30),
177*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA31),
178*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB0),
179*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB1),
180*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB2),
181*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB3),
182*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB4),
183*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB5),
184*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB6),
185*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB7),
186*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB8),
187*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB9),
188*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB10),
189*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB11),
190*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB12),
191*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB13),
192*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB14),
193*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB15),
194*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB16),
195*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB17),
196*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB18),
197*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB19),
198*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB20),
199*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB21),
200*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB22),
201*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC0),
202*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC1),
203*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC2),
204*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC3),
205*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC4),
206*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC5),
207*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC6),
208*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC7),
209*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC8),
210*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC9),
211*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC10),
212*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC11),
213*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC12),
214*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC13),
215*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC14),
216*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC15),
217*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC16),
218*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC17),
219*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD31),
220*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD30),
221*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD29),
222*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD28),
223*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD27),
224*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD26),
225*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD25),
226*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD24),
227*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD23),
228*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD22),
229*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD21),
230*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD20),
231*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD19),
232*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD18),
233*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD17),
234*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD16),
235*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD0),
236*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD1),
237*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD2),
238*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD3),
239*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD4),
240*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD5),
241*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD6),
242*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD7),
243*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD8),
244*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD9),
245*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD10),
246*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD11),
247*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD12),
248*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTD13),
249*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB23),
250*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB24),
251*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB25),
252*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB26),
253*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB27),
254*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTB28),
255*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC26),
256*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC27),
257*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC28),
258*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC29),
259*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC30),
260*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTC31),
261*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE0),
262*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE1),
263*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE2),
264*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE3),
265*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE4),
266*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE5),
267*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE6),
268*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE7),
269*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE8),
270*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE9),
271*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE10),
272*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE11),
273*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE12),
274*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE13),
275*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE14),
276*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE15),
277*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE16),
278*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE17),
279*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE18),
280*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE19),
281*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE20),
282*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE21),
283*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE22),
284*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE23),
285*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE24),
286*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE25),
287*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE26),
288*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE27),
289*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTE28),
290*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(VF610_PAD_PTA7),
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
vf610_pmx_gpio_set_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset,bool input)293*4882a593Smuzhiyun static int vf610_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
294*4882a593Smuzhiyun 					struct pinctrl_gpio_range *range,
295*4882a593Smuzhiyun 					unsigned offset, bool input)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
298*4882a593Smuzhiyun 	const struct imx_pin_reg *pin_reg;
299*4882a593Smuzhiyun 	u32 reg;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	pin_reg = &ipctl->pin_regs[offset];
302*4882a593Smuzhiyun 	if (pin_reg->mux_reg == -1)
303*4882a593Smuzhiyun 		return -EINVAL;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* IBE always enabled allows us to read the value "on the wire" */
306*4882a593Smuzhiyun 	reg = readl(ipctl->base + pin_reg->mux_reg);
307*4882a593Smuzhiyun 	if (input)
308*4882a593Smuzhiyun 		reg &= ~0x2;
309*4882a593Smuzhiyun 	else
310*4882a593Smuzhiyun 		reg |= 0x2;
311*4882a593Smuzhiyun 	writel(reg, ipctl->base + pin_reg->mux_reg);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun static const struct imx_pinctrl_soc_info vf610_pinctrl_info = {
317*4882a593Smuzhiyun 	.pins = vf610_pinctrl_pads,
318*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(vf610_pinctrl_pads),
319*4882a593Smuzhiyun 	.flags = SHARE_MUX_CONF_REG | ZERO_OFFSET_VALID,
320*4882a593Smuzhiyun 	.gpio_set_direction = vf610_pmx_gpio_set_direction,
321*4882a593Smuzhiyun 	.mux_mask = 0x700000,
322*4882a593Smuzhiyun 	.mux_shift = 20,
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static const struct of_device_id vf610_pinctrl_of_match[] = {
326*4882a593Smuzhiyun 	{ .compatible = "fsl,vf610-iomuxc", },
327*4882a593Smuzhiyun 	{ /* sentinel */ }
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
vf610_pinctrl_probe(struct platform_device * pdev)330*4882a593Smuzhiyun static int vf610_pinctrl_probe(struct platform_device *pdev)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	return imx_pinctrl_probe(pdev, &vf610_pinctrl_info);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun static struct platform_driver vf610_pinctrl_driver = {
336*4882a593Smuzhiyun 	.driver = {
337*4882a593Smuzhiyun 		.name = "vf610-pinctrl",
338*4882a593Smuzhiyun 		.of_match_table = vf610_pinctrl_of_match,
339*4882a593Smuzhiyun 	},
340*4882a593Smuzhiyun 	.probe = vf610_pinctrl_probe,
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
vf610_pinctrl_init(void)343*4882a593Smuzhiyun static int __init vf610_pinctrl_init(void)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	return platform_driver_register(&vf610_pinctrl_driver);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun arch_initcall(vf610_pinctrl_init);
348