xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/freescale/pinctrl-imx8dxl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2019~2020 NXP
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <dt-bindings/pinctrl/pads-imx8dxl.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/firmware/imx/sci.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "pinctrl-imx.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun static const struct pinctrl_pin_desc imx8dxl_pinctrl_pads[] = {
19*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_PCIE_CTRL0_PERST_B),
20*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_PCIE_CTRL0_CLKREQ_B),
21*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_PCIE_CTRL0_WAKE_B),
22*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_COMP_CTL_GPIO_1V8_3V3_PCIESEP),
23*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_USB_SS3_TC0),
24*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_USB_SS3_TC1),
25*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_USB_SS3_TC2),
26*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_USB_SS3_TC3),
27*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_COMP_CTL_GPIO_3V3_USB3IO),
28*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_EMMC0_CLK),
29*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_EMMC0_CMD),
30*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_EMMC0_DATA0),
31*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_EMMC0_DATA1),
32*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_EMMC0_DATA2),
33*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_EMMC0_DATA3),
34*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_EMMC0_DATA4),
35*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_EMMC0_DATA5),
36*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_EMMC0_DATA6),
37*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_EMMC0_DATA7),
38*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_EMMC0_STROBE),
39*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_EMMC0_RESET_B),
40*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_COMP_CTL_GPIO_1V8_3V3_SD1FIX0),
41*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_USDHC1_RESET_B),
42*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_USDHC1_VSELECT),
43*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_CTL_NAND_RE_P_N),
44*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_USDHC1_WP),
45*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_USDHC1_CD_B),
46*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_CTL_NAND_DQS_P_N),
47*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_COMP_CTL_GPIO_1V8_3V3_VSELSEP),
48*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_RGMII_TXC),
49*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_RGMII_TX_CTL),
50*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_RGMII_TXD0),
51*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_RGMII_TXD1),
52*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_RGMII_TXD2),
53*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_RGMII_TXD3),
54*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_COMP_CTL_GPIO_1V8_3V3_ENET_ENETB0),
55*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_RGMII_RXC),
56*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_RGMII_RX_CTL),
57*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_RGMII_RXD0),
58*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_RGMII_RXD1),
59*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_RGMII_RXD2),
60*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_RGMII_RXD3),
61*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_COMP_CTL_GPIO_1V8_3V3_ENET_ENETB1),
62*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_REFCLK_125M_25M),
63*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_MDIO),
64*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET0_MDC),
65*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_COMP_CTL_GPIO_1V8_3V3_GPIOCT),
66*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET1_RGMII_TXC),
67*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET1_RGMII_TXD2),
68*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET1_RGMII_TX_CTL),
69*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET1_RGMII_TXD3),
70*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET1_RGMII_RXC),
71*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET1_RGMII_RXD3),
72*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET1_RGMII_RXD2),
73*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET1_RGMII_RXD1),
74*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET1_RGMII_TXD0),
75*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET1_RGMII_TXD1),
76*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET1_RGMII_RXD0),
77*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET1_RGMII_RX_CTL),
78*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ENET1_REFCLK_125M_25M),
79*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_COMP_CTL_GPIO_1V8_3V3_GPIORHB),
80*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SPI3_SCK),
81*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SPI3_SDO),
82*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SPI3_SDI),
83*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SPI3_CS0),
84*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SPI3_CS1),
85*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_MCLK_IN1),
86*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_MCLK_IN0),
87*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_MCLK_OUT0),
88*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_UART1_TX),
89*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_UART1_RX),
90*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_UART1_RTS_B),
91*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_UART1_CTS_B),
92*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_COMP_CTL_GPIO_1V8_3V3_GPIORHK),
93*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SPI0_SCK),
94*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SPI0_SDI),
95*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SPI0_SDO),
96*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SPI0_CS1),
97*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SPI0_CS0),
98*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_COMP_CTL_GPIO_1V8_3V3_GPIORHT),
99*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ADC_IN1),
100*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ADC_IN0),
101*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ADC_IN3),
102*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ADC_IN2),
103*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ADC_IN5),
104*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_ADC_IN4),
105*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_FLEXCAN0_RX),
106*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_FLEXCAN0_TX),
107*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_FLEXCAN1_RX),
108*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_FLEXCAN1_TX),
109*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_FLEXCAN2_RX),
110*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_FLEXCAN2_TX),
111*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_UART0_RX),
112*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_UART0_TX),
113*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_UART2_TX),
114*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_UART2_RX),
115*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_COMP_CTL_GPIO_1V8_3V3_GPIOLH),
116*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_JTAG_TRST_B),
117*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_PMIC_I2C_SCL),
118*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_PMIC_I2C_SDA),
119*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_PMIC_INT_B),
120*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SCU_GPIO0_00),
121*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SCU_GPIO0_01),
122*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SCU_PMIC_STANDBY),
123*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SCU_BOOT_MODE1),
124*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SCU_BOOT_MODE0),
125*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SCU_BOOT_MODE2),
126*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SNVS_TAMPER_OUT1),
127*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SNVS_TAMPER_OUT2),
128*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SNVS_TAMPER_OUT3),
129*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SNVS_TAMPER_OUT4),
130*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SNVS_TAMPER_IN0),
131*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SNVS_TAMPER_IN1),
132*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SNVS_TAMPER_IN2),
133*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SNVS_TAMPER_IN3),
134*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SPI1_SCK),
135*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SPI1_SDO),
136*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SPI1_SDI),
137*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_SPI1_CS0),
138*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_COMP_CTL_GPIO_1V8_3V3_GPIORHD),
139*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_QSPI0A_DATA1),
140*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_QSPI0A_DATA0),
141*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_QSPI0A_DATA3),
142*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_QSPI0A_DATA2),
143*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_QSPI0A_SS0_B),
144*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_QSPI0A_DQS),
145*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_QSPI0A_SCLK),
146*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_COMP_CTL_GPIO_1V8_3V3_QSPI0A),
147*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_QSPI0B_SCLK),
148*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_QSPI0B_DQS),
149*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_QSPI0B_DATA1),
150*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_QSPI0B_DATA0),
151*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_QSPI0B_DATA3),
152*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_QSPI0B_DATA2),
153*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_QSPI0B_SS0_B),
154*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(IMX8DXL_COMP_CTL_GPIO_1V8_3V3_QSPI0B)
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static struct imx_pinctrl_soc_info imx8dxl_pinctrl_info = {
159*4882a593Smuzhiyun 	.pins = imx8dxl_pinctrl_pads,
160*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(imx8dxl_pinctrl_pads),
161*4882a593Smuzhiyun 	.flags = IMX_USE_SCU,
162*4882a593Smuzhiyun 	.imx_pinconf_get = imx_pinconf_get_scu,
163*4882a593Smuzhiyun 	.imx_pinconf_set = imx_pinconf_set_scu,
164*4882a593Smuzhiyun 	.imx_pinctrl_parse_pin = imx_pinctrl_parse_pin_scu,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static const struct of_device_id imx8dxl_pinctrl_of_match[] = {
168*4882a593Smuzhiyun 	{ .compatible = "fsl,imx8dxl-iomuxc", },
169*4882a593Smuzhiyun 	{ /* sentinel */ }
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, imx8dxl_pinctrl_of_match);
172*4882a593Smuzhiyun 
imx8dxl_pinctrl_probe(struct platform_device * pdev)173*4882a593Smuzhiyun static int imx8dxl_pinctrl_probe(struct platform_device *pdev)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	int ret;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	ret = imx_pinctrl_sc_ipc_init(pdev);
178*4882a593Smuzhiyun 	if (ret)
179*4882a593Smuzhiyun 		return ret;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return imx_pinctrl_probe(pdev, &imx8dxl_pinctrl_info);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static struct platform_driver imx8dxl_pinctrl_driver = {
185*4882a593Smuzhiyun 	.driver = {
186*4882a593Smuzhiyun 		.name = "fsl,imx8dxl-iomuxc",
187*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(imx8dxl_pinctrl_of_match),
188*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
189*4882a593Smuzhiyun 	},
190*4882a593Smuzhiyun 	.probe = imx8dxl_pinctrl_probe,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
imx8dxl_pinctrl_init(void)193*4882a593Smuzhiyun static int __init imx8dxl_pinctrl_init(void)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	return platform_driver_register(&imx8dxl_pinctrl_driver);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun arch_initcall(imx8dxl_pinctrl_init);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun MODULE_AUTHOR("Anson Huang <Anson.Huang@nxp.com>");
200*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP i.MX8DXL pinctrl driver");
201*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
202