1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Freescale imx6ul pinctrl driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Author: Anson Huang <Anson.Huang@freescale.com>
6*4882a593Smuzhiyun // Copyright (C) 2015 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "pinctrl-imx.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun enum imx6ul_pads {
18*4882a593Smuzhiyun MX6UL_PAD_RESERVE0 = 0,
19*4882a593Smuzhiyun MX6UL_PAD_RESERVE1 = 1,
20*4882a593Smuzhiyun MX6UL_PAD_RESERVE2 = 2,
21*4882a593Smuzhiyun MX6UL_PAD_RESERVE3 = 3,
22*4882a593Smuzhiyun MX6UL_PAD_RESERVE4 = 4,
23*4882a593Smuzhiyun MX6UL_PAD_RESERVE5 = 5,
24*4882a593Smuzhiyun MX6UL_PAD_RESERVE6 = 6,
25*4882a593Smuzhiyun MX6UL_PAD_RESERVE7 = 7,
26*4882a593Smuzhiyun MX6UL_PAD_RESERVE8 = 8,
27*4882a593Smuzhiyun MX6UL_PAD_RESERVE9 = 9,
28*4882a593Smuzhiyun MX6UL_PAD_RESERVE10 = 10,
29*4882a593Smuzhiyun MX6UL_PAD_SNVS_TAMPER4 = 11,
30*4882a593Smuzhiyun MX6UL_PAD_RESERVE12 = 12,
31*4882a593Smuzhiyun MX6UL_PAD_RESERVE13 = 13,
32*4882a593Smuzhiyun MX6UL_PAD_RESERVE14 = 14,
33*4882a593Smuzhiyun MX6UL_PAD_RESERVE15 = 15,
34*4882a593Smuzhiyun MX6UL_PAD_RESERVE16 = 16,
35*4882a593Smuzhiyun MX6UL_PAD_JTAG_MOD = 17,
36*4882a593Smuzhiyun MX6UL_PAD_JTAG_TMS = 18,
37*4882a593Smuzhiyun MX6UL_PAD_JTAG_TDO = 19,
38*4882a593Smuzhiyun MX6UL_PAD_JTAG_TDI = 20,
39*4882a593Smuzhiyun MX6UL_PAD_JTAG_TCK = 21,
40*4882a593Smuzhiyun MX6UL_PAD_JTAG_TRST_B = 22,
41*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO00 = 23,
42*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO01 = 24,
43*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO02 = 25,
44*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO03 = 26,
45*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO04 = 27,
46*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO05 = 28,
47*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO06 = 29,
48*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO07 = 30,
49*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO08 = 31,
50*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO09 = 32,
51*4882a593Smuzhiyun MX6UL_PAD_UART1_TX_DATA = 33,
52*4882a593Smuzhiyun MX6UL_PAD_UART1_RX_DATA = 34,
53*4882a593Smuzhiyun MX6UL_PAD_UART1_CTS_B = 35,
54*4882a593Smuzhiyun MX6UL_PAD_UART1_RTS_B = 36,
55*4882a593Smuzhiyun MX6UL_PAD_UART2_TX_DATA = 37,
56*4882a593Smuzhiyun MX6UL_PAD_UART2_RX_DATA = 38,
57*4882a593Smuzhiyun MX6UL_PAD_UART2_CTS_B = 39,
58*4882a593Smuzhiyun MX6UL_PAD_UART2_RTS_B = 40,
59*4882a593Smuzhiyun MX6UL_PAD_UART3_TX_DATA = 41,
60*4882a593Smuzhiyun MX6UL_PAD_UART3_RX_DATA = 42,
61*4882a593Smuzhiyun MX6UL_PAD_UART3_CTS_B = 43,
62*4882a593Smuzhiyun MX6UL_PAD_UART3_RTS_B = 44,
63*4882a593Smuzhiyun MX6UL_PAD_UART4_TX_DATA = 45,
64*4882a593Smuzhiyun MX6UL_PAD_UART4_RX_DATA = 46,
65*4882a593Smuzhiyun MX6UL_PAD_UART5_TX_DATA = 47,
66*4882a593Smuzhiyun MX6UL_PAD_UART5_RX_DATA = 48,
67*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_DATA0 = 49,
68*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_DATA1 = 50,
69*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_EN = 51,
70*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_DATA0 = 52,
71*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_DATA1 = 53,
72*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_EN = 54,
73*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_CLK = 55,
74*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_ER = 56,
75*4882a593Smuzhiyun MX6UL_PAD_ENET2_RX_DATA0 = 57,
76*4882a593Smuzhiyun MX6UL_PAD_ENET2_RX_DATA1 = 58,
77*4882a593Smuzhiyun MX6UL_PAD_ENET2_RX_EN = 59,
78*4882a593Smuzhiyun MX6UL_PAD_ENET2_TX_DATA0 = 60,
79*4882a593Smuzhiyun MX6UL_PAD_ENET2_TX_DATA1 = 61,
80*4882a593Smuzhiyun MX6UL_PAD_ENET2_TX_EN = 62,
81*4882a593Smuzhiyun MX6UL_PAD_ENET2_TX_CLK = 63,
82*4882a593Smuzhiyun MX6UL_PAD_ENET2_RX_ER = 64,
83*4882a593Smuzhiyun MX6UL_PAD_LCD_CLK = 65,
84*4882a593Smuzhiyun MX6UL_PAD_LCD_ENABLE = 66,
85*4882a593Smuzhiyun MX6UL_PAD_LCD_HSYNC = 67,
86*4882a593Smuzhiyun MX6UL_PAD_LCD_VSYNC = 68,
87*4882a593Smuzhiyun MX6UL_PAD_LCD_RESET = 69,
88*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA00 = 70,
89*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA01 = 71,
90*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA02 = 72,
91*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA03 = 73,
92*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA04 = 74,
93*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA05 = 75,
94*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA06 = 76,
95*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA07 = 77,
96*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA08 = 78,
97*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA09 = 79,
98*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA10 = 80,
99*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA11 = 81,
100*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA12 = 82,
101*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA13 = 83,
102*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA14 = 84,
103*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA15 = 85,
104*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA16 = 86,
105*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA17 = 87,
106*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA18 = 88,
107*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA19 = 89,
108*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA20 = 90,
109*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA21 = 91,
110*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA22 = 92,
111*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA23 = 93,
112*4882a593Smuzhiyun MX6UL_PAD_NAND_RE_B = 94,
113*4882a593Smuzhiyun MX6UL_PAD_NAND_WE_B = 95,
114*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA00 = 96,
115*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA01 = 97,
116*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA02 = 98,
117*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA03 = 99,
118*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA04 = 100,
119*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA05 = 101,
120*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA06 = 102,
121*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA07 = 103,
122*4882a593Smuzhiyun MX6UL_PAD_NAND_ALE = 104,
123*4882a593Smuzhiyun MX6UL_PAD_NAND_WP_B = 105,
124*4882a593Smuzhiyun MX6UL_PAD_NAND_READY_B = 106,
125*4882a593Smuzhiyun MX6UL_PAD_NAND_CE0_B = 107,
126*4882a593Smuzhiyun MX6UL_PAD_NAND_CE1_B = 108,
127*4882a593Smuzhiyun MX6UL_PAD_NAND_CLE = 109,
128*4882a593Smuzhiyun MX6UL_PAD_NAND_DQS = 110,
129*4882a593Smuzhiyun MX6UL_PAD_SD1_CMD = 111,
130*4882a593Smuzhiyun MX6UL_PAD_SD1_CLK = 112,
131*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA0 = 113,
132*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA1 = 114,
133*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA2 = 115,
134*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA3 = 116,
135*4882a593Smuzhiyun MX6UL_PAD_CSI_MCLK = 117,
136*4882a593Smuzhiyun MX6UL_PAD_CSI_PIXCLK = 118,
137*4882a593Smuzhiyun MX6UL_PAD_CSI_VSYNC = 119,
138*4882a593Smuzhiyun MX6UL_PAD_CSI_HSYNC = 120,
139*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA00 = 121,
140*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA01 = 122,
141*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA02 = 123,
142*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA03 = 124,
143*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA04 = 125,
144*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA05 = 126,
145*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA06 = 127,
146*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA07 = 128,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun enum imx6ull_lpsr_pads {
150*4882a593Smuzhiyun MX6ULL_PAD_BOOT_MODE0 = 0,
151*4882a593Smuzhiyun MX6ULL_PAD_BOOT_MODE1 = 1,
152*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER0 = 2,
153*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER1 = 3,
154*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER2 = 4,
155*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER3 = 5,
156*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER4 = 6,
157*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER5 = 7,
158*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER6 = 8,
159*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER7 = 9,
160*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER8 = 10,
161*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER9 = 11,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* Pad names for the pinmux subsystem */
165*4882a593Smuzhiyun static const struct pinctrl_pin_desc imx6ul_pinctrl_pads[] = {
166*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE0),
167*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE1),
168*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE2),
169*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE3),
170*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE4),
171*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE5),
172*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE6),
173*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE7),
174*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE8),
175*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE9),
176*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE10),
177*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_SNVS_TAMPER4),
178*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE12),
179*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE13),
180*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE14),
181*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE15),
182*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_RESERVE16),
183*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_JTAG_MOD),
184*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_JTAG_TMS),
185*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_JTAG_TDO),
186*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_JTAG_TDI),
187*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_JTAG_TCK),
188*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_JTAG_TRST_B),
189*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_GPIO1_IO00),
190*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_GPIO1_IO01),
191*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_GPIO1_IO02),
192*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_GPIO1_IO03),
193*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_GPIO1_IO04),
194*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_GPIO1_IO05),
195*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_GPIO1_IO06),
196*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_GPIO1_IO07),
197*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_GPIO1_IO08),
198*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_GPIO1_IO09),
199*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART1_TX_DATA),
200*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART1_RX_DATA),
201*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART1_CTS_B),
202*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART1_RTS_B),
203*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART2_TX_DATA),
204*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART2_RX_DATA),
205*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART2_CTS_B),
206*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART2_RTS_B),
207*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART3_TX_DATA),
208*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART3_RX_DATA),
209*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART3_CTS_B),
210*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART3_RTS_B),
211*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART4_TX_DATA),
212*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART4_RX_DATA),
213*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART5_TX_DATA),
214*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_UART5_RX_DATA),
215*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET1_RX_DATA0),
216*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET1_RX_DATA1),
217*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET1_RX_EN),
218*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET1_TX_DATA0),
219*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET1_TX_DATA1),
220*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET1_TX_EN),
221*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET1_TX_CLK),
222*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET1_RX_ER),
223*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET2_RX_DATA0),
224*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET2_RX_DATA1),
225*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET2_RX_EN),
226*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET2_TX_DATA0),
227*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET2_TX_DATA1),
228*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET2_TX_EN),
229*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET2_TX_CLK),
230*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_ENET2_RX_ER),
231*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_CLK),
232*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_ENABLE),
233*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_HSYNC),
234*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_VSYNC),
235*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_RESET),
236*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA00),
237*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA01),
238*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA02),
239*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA03),
240*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA04),
241*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA05),
242*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA06),
243*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA07),
244*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA08),
245*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA09),
246*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA10),
247*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA11),
248*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA12),
249*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA13),
250*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA14),
251*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA15),
252*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA16),
253*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA17),
254*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA18),
255*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA19),
256*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA20),
257*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA21),
258*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA22),
259*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_LCD_DATA23),
260*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_RE_B),
261*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_WE_B),
262*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_DATA00),
263*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_DATA01),
264*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_DATA02),
265*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_DATA03),
266*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_DATA04),
267*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_DATA05),
268*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_DATA06),
269*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_DATA07),
270*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_ALE),
271*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_WP_B),
272*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_READY_B),
273*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_CE0_B),
274*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_CE1_B),
275*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_CLE),
276*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_NAND_DQS),
277*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_SD1_CMD),
278*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_SD1_CLK),
279*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_SD1_DATA0),
280*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_SD1_DATA1),
281*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_SD1_DATA2),
282*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_SD1_DATA3),
283*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_CSI_MCLK),
284*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_CSI_PIXCLK),
285*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_CSI_VSYNC),
286*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_CSI_HSYNC),
287*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_CSI_DATA00),
288*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_CSI_DATA01),
289*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_CSI_DATA02),
290*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_CSI_DATA03),
291*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_CSI_DATA04),
292*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_CSI_DATA05),
293*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_CSI_DATA06),
294*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6UL_PAD_CSI_DATA07),
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* pad for i.MX6ULL lpsr pinmux */
298*4882a593Smuzhiyun static const struct pinctrl_pin_desc imx6ull_snvs_pinctrl_pads[] = {
299*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6ULL_PAD_BOOT_MODE0),
300*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6ULL_PAD_BOOT_MODE1),
301*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6ULL_PAD_SNVS_TAMPER0),
302*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6ULL_PAD_SNVS_TAMPER1),
303*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6ULL_PAD_SNVS_TAMPER2),
304*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6ULL_PAD_SNVS_TAMPER3),
305*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6ULL_PAD_SNVS_TAMPER4),
306*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6ULL_PAD_SNVS_TAMPER5),
307*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6ULL_PAD_SNVS_TAMPER6),
308*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6ULL_PAD_SNVS_TAMPER7),
309*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6ULL_PAD_SNVS_TAMPER8),
310*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX6ULL_PAD_SNVS_TAMPER9),
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun static const struct imx_pinctrl_soc_info imx6ul_pinctrl_info = {
314*4882a593Smuzhiyun .pins = imx6ul_pinctrl_pads,
315*4882a593Smuzhiyun .npins = ARRAY_SIZE(imx6ul_pinctrl_pads),
316*4882a593Smuzhiyun .gpr_compatible = "fsl,imx6ul-iomuxc-gpr",
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static const struct imx_pinctrl_soc_info imx6ull_snvs_pinctrl_info = {
320*4882a593Smuzhiyun .pins = imx6ull_snvs_pinctrl_pads,
321*4882a593Smuzhiyun .npins = ARRAY_SIZE(imx6ull_snvs_pinctrl_pads),
322*4882a593Smuzhiyun .flags = ZERO_OFFSET_VALID,
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun static const struct of_device_id imx6ul_pinctrl_of_match[] = {
326*4882a593Smuzhiyun { .compatible = "fsl,imx6ul-iomuxc", .data = &imx6ul_pinctrl_info, },
327*4882a593Smuzhiyun { .compatible = "fsl,imx6ull-iomuxc-snvs", .data = &imx6ull_snvs_pinctrl_info, },
328*4882a593Smuzhiyun { /* sentinel */ }
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun
imx6ul_pinctrl_probe(struct platform_device * pdev)331*4882a593Smuzhiyun static int imx6ul_pinctrl_probe(struct platform_device *pdev)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun const struct imx_pinctrl_soc_info *pinctrl_info;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun pinctrl_info = of_device_get_match_data(&pdev->dev);
336*4882a593Smuzhiyun if (!pinctrl_info)
337*4882a593Smuzhiyun return -ENODEV;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun return imx_pinctrl_probe(pdev, pinctrl_info);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static struct platform_driver imx6ul_pinctrl_driver = {
343*4882a593Smuzhiyun .driver = {
344*4882a593Smuzhiyun .name = "imx6ul-pinctrl",
345*4882a593Smuzhiyun .of_match_table = of_match_ptr(imx6ul_pinctrl_of_match),
346*4882a593Smuzhiyun },
347*4882a593Smuzhiyun .probe = imx6ul_pinctrl_probe,
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
imx6ul_pinctrl_init(void)350*4882a593Smuzhiyun static int __init imx6ul_pinctrl_init(void)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun return platform_driver_register(&imx6ul_pinctrl_driver);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun arch_initcall(imx6ul_pinctrl_init);
355