1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // imx50 pinctrl driver based on imx pinmux core
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2013 Greg Ungerer <gerg@uclinux.org>
6*4882a593Smuzhiyun // Copyright (C) 2012 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun // Copyright (C) 2012 Linaro, Inc.
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "pinctrl-imx.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun enum imx50_pads {
19*4882a593Smuzhiyun MX50_PAD_RESERVE0 = 0,
20*4882a593Smuzhiyun MX50_PAD_RESERVE1 = 1,
21*4882a593Smuzhiyun MX50_PAD_RESERVE2 = 2,
22*4882a593Smuzhiyun MX50_PAD_RESERVE3 = 3,
23*4882a593Smuzhiyun MX50_PAD_RESERVE4 = 4,
24*4882a593Smuzhiyun MX50_PAD_RESERVE5 = 5,
25*4882a593Smuzhiyun MX50_PAD_RESERVE6 = 6,
26*4882a593Smuzhiyun MX50_PAD_RESERVE7 = 7,
27*4882a593Smuzhiyun MX50_PAD_KEY_COL0 = 8,
28*4882a593Smuzhiyun MX50_PAD_KEY_ROW0 = 9,
29*4882a593Smuzhiyun MX50_PAD_KEY_COL1 = 10,
30*4882a593Smuzhiyun MX50_PAD_KEY_ROW1 = 11,
31*4882a593Smuzhiyun MX50_PAD_KEY_COL2 = 12,
32*4882a593Smuzhiyun MX50_PAD_KEY_ROW2 = 13,
33*4882a593Smuzhiyun MX50_PAD_KEY_COL3 = 14,
34*4882a593Smuzhiyun MX50_PAD_KEY_ROW3 = 15,
35*4882a593Smuzhiyun MX50_PAD_I2C1_SCL = 16,
36*4882a593Smuzhiyun MX50_PAD_I2C1_SDA = 17,
37*4882a593Smuzhiyun MX50_PAD_I2C2_SCL = 18,
38*4882a593Smuzhiyun MX50_PAD_I2C2_SDA = 19,
39*4882a593Smuzhiyun MX50_PAD_I2C3_SCL = 20,
40*4882a593Smuzhiyun MX50_PAD_I2C3_SDA = 21,
41*4882a593Smuzhiyun MX50_PAD_PWM1 = 22,
42*4882a593Smuzhiyun MX50_PAD_PWM2 = 23,
43*4882a593Smuzhiyun MX50_PAD_0WIRE = 24,
44*4882a593Smuzhiyun MX50_PAD_EPITO = 25,
45*4882a593Smuzhiyun MX50_PAD_WDOG = 26,
46*4882a593Smuzhiyun MX50_PAD_SSI_TXFS = 27,
47*4882a593Smuzhiyun MX50_PAD_SSI_TXC = 28,
48*4882a593Smuzhiyun MX50_PAD_SSI_TXD = 29,
49*4882a593Smuzhiyun MX50_PAD_SSI_RXD = 30,
50*4882a593Smuzhiyun MX50_PAD_SSI_RXF = 31,
51*4882a593Smuzhiyun MX50_PAD_SSI_RXC = 32,
52*4882a593Smuzhiyun MX50_PAD_UART1_TXD = 33,
53*4882a593Smuzhiyun MX50_PAD_UART1_RXD = 34,
54*4882a593Smuzhiyun MX50_PAD_UART1_CTS = 35,
55*4882a593Smuzhiyun MX50_PAD_UART1_RTS = 36,
56*4882a593Smuzhiyun MX50_PAD_UART2_TXD = 37,
57*4882a593Smuzhiyun MX50_PAD_UART2_RXD = 38,
58*4882a593Smuzhiyun MX50_PAD_UART2_CTS = 39,
59*4882a593Smuzhiyun MX50_PAD_UART2_RTS = 40,
60*4882a593Smuzhiyun MX50_PAD_UART3_TXD = 41,
61*4882a593Smuzhiyun MX50_PAD_UART3_RXD = 42,
62*4882a593Smuzhiyun MX50_PAD_UART4_TXD = 43,
63*4882a593Smuzhiyun MX50_PAD_UART4_RXD = 44,
64*4882a593Smuzhiyun MX50_PAD_CSPI_CLK = 45,
65*4882a593Smuzhiyun MX50_PAD_CSPI_MOSI = 46,
66*4882a593Smuzhiyun MX50_PAD_CSPI_MISO = 47,
67*4882a593Smuzhiyun MX50_PAD_CSPI_SS0 = 48,
68*4882a593Smuzhiyun MX50_PAD_ECSPI1_CLK = 49,
69*4882a593Smuzhiyun MX50_PAD_ECSPI1_MOSI = 50,
70*4882a593Smuzhiyun MX50_PAD_ECSPI1_MISO = 51,
71*4882a593Smuzhiyun MX50_PAD_ECSPI1_SS0 = 52,
72*4882a593Smuzhiyun MX50_PAD_ECSPI2_CLK = 53,
73*4882a593Smuzhiyun MX50_PAD_ECSPI2_MOSI = 54,
74*4882a593Smuzhiyun MX50_PAD_ECSPI2_MISO = 55,
75*4882a593Smuzhiyun MX50_PAD_ECSPI2_SS0 = 56,
76*4882a593Smuzhiyun MX50_PAD_SD1_CLK = 57,
77*4882a593Smuzhiyun MX50_PAD_SD1_CMD = 58,
78*4882a593Smuzhiyun MX50_PAD_SD1_D0 = 59,
79*4882a593Smuzhiyun MX50_PAD_SD1_D1 = 60,
80*4882a593Smuzhiyun MX50_PAD_SD1_D2 = 61,
81*4882a593Smuzhiyun MX50_PAD_SD1_D3 = 62,
82*4882a593Smuzhiyun MX50_PAD_SD2_CLK = 63,
83*4882a593Smuzhiyun MX50_PAD_SD2_CMD = 64,
84*4882a593Smuzhiyun MX50_PAD_SD2_D0 = 65,
85*4882a593Smuzhiyun MX50_PAD_SD2_D1 = 66,
86*4882a593Smuzhiyun MX50_PAD_SD2_D2 = 67,
87*4882a593Smuzhiyun MX50_PAD_SD2_D3 = 68,
88*4882a593Smuzhiyun MX50_PAD_SD2_D4 = 69,
89*4882a593Smuzhiyun MX50_PAD_SD2_D5 = 70,
90*4882a593Smuzhiyun MX50_PAD_SD2_D6 = 71,
91*4882a593Smuzhiyun MX50_PAD_SD2_D7 = 72,
92*4882a593Smuzhiyun MX50_PAD_SD2_WP = 73,
93*4882a593Smuzhiyun MX50_PAD_SD2_CD = 74,
94*4882a593Smuzhiyun MX50_PAD_DISP_D0 = 75,
95*4882a593Smuzhiyun MX50_PAD_DISP_D1 = 76,
96*4882a593Smuzhiyun MX50_PAD_DISP_D2 = 77,
97*4882a593Smuzhiyun MX50_PAD_DISP_D3 = 78,
98*4882a593Smuzhiyun MX50_PAD_DISP_D4 = 79,
99*4882a593Smuzhiyun MX50_PAD_DISP_D5 = 80,
100*4882a593Smuzhiyun MX50_PAD_DISP_D6 = 81,
101*4882a593Smuzhiyun MX50_PAD_DISP_D7 = 82,
102*4882a593Smuzhiyun MX50_PAD_DISP_WR = 83,
103*4882a593Smuzhiyun MX50_PAD_DISP_RD = 84,
104*4882a593Smuzhiyun MX50_PAD_DISP_RS = 85,
105*4882a593Smuzhiyun MX50_PAD_DISP_CS = 86,
106*4882a593Smuzhiyun MX50_PAD_DISP_BUSY = 87,
107*4882a593Smuzhiyun MX50_PAD_DISP_RESET = 88,
108*4882a593Smuzhiyun MX50_PAD_SD3_CLK = 89,
109*4882a593Smuzhiyun MX50_PAD_SD3_CMD = 90,
110*4882a593Smuzhiyun MX50_PAD_SD3_D0 = 91,
111*4882a593Smuzhiyun MX50_PAD_SD3_D1 = 92,
112*4882a593Smuzhiyun MX50_PAD_SD3_D2 = 93,
113*4882a593Smuzhiyun MX50_PAD_SD3_D3 = 94,
114*4882a593Smuzhiyun MX50_PAD_SD3_D4 = 95,
115*4882a593Smuzhiyun MX50_PAD_SD3_D5 = 96,
116*4882a593Smuzhiyun MX50_PAD_SD3_D6 = 97,
117*4882a593Smuzhiyun MX50_PAD_SD3_D7 = 98,
118*4882a593Smuzhiyun MX50_PAD_SD3_WP = 99,
119*4882a593Smuzhiyun MX50_PAD_DISP_D8 = 100,
120*4882a593Smuzhiyun MX50_PAD_DISP_D9 = 101,
121*4882a593Smuzhiyun MX50_PAD_DISP_D10 = 102,
122*4882a593Smuzhiyun MX50_PAD_DISP_D11 = 103,
123*4882a593Smuzhiyun MX50_PAD_DISP_D12 = 104,
124*4882a593Smuzhiyun MX50_PAD_DISP_D13 = 105,
125*4882a593Smuzhiyun MX50_PAD_DISP_D14 = 106,
126*4882a593Smuzhiyun MX50_PAD_DISP_D15 = 107,
127*4882a593Smuzhiyun MX50_PAD_EPDC_D0 = 108,
128*4882a593Smuzhiyun MX50_PAD_EPDC_D1 = 109,
129*4882a593Smuzhiyun MX50_PAD_EPDC_D2 = 110,
130*4882a593Smuzhiyun MX50_PAD_EPDC_D3 = 111,
131*4882a593Smuzhiyun MX50_PAD_EPDC_D4 = 112,
132*4882a593Smuzhiyun MX50_PAD_EPDC_D5 = 113,
133*4882a593Smuzhiyun MX50_PAD_EPDC_D6 = 114,
134*4882a593Smuzhiyun MX50_PAD_EPDC_D7 = 115,
135*4882a593Smuzhiyun MX50_PAD_EPDC_D8 = 116,
136*4882a593Smuzhiyun MX50_PAD_EPDC_D9 = 117,
137*4882a593Smuzhiyun MX50_PAD_EPDC_D10 = 118,
138*4882a593Smuzhiyun MX50_PAD_EPDC_D11 = 119,
139*4882a593Smuzhiyun MX50_PAD_EPDC_D12 = 120,
140*4882a593Smuzhiyun MX50_PAD_EPDC_D13 = 121,
141*4882a593Smuzhiyun MX50_PAD_EPDC_D14 = 122,
142*4882a593Smuzhiyun MX50_PAD_EPDC_D15 = 123,
143*4882a593Smuzhiyun MX50_PAD_EPDC_GDCLK = 124,
144*4882a593Smuzhiyun MX50_PAD_EPDC_GDSP = 125,
145*4882a593Smuzhiyun MX50_PAD_EPDC_GDOE = 126,
146*4882a593Smuzhiyun MX50_PAD_EPDC_GDRL = 127,
147*4882a593Smuzhiyun MX50_PAD_EPDC_SDCLK = 128,
148*4882a593Smuzhiyun MX50_PAD_EPDC_SDOEZ = 129,
149*4882a593Smuzhiyun MX50_PAD_EPDC_SDOED = 130,
150*4882a593Smuzhiyun MX50_PAD_EPDC_SDOE = 131,
151*4882a593Smuzhiyun MX50_PAD_EPDC_SDLE = 132,
152*4882a593Smuzhiyun MX50_PAD_EPDC_SDCLKN = 133,
153*4882a593Smuzhiyun MX50_PAD_EPDC_SDSHR = 134,
154*4882a593Smuzhiyun MX50_PAD_EPDC_PWRCOM = 135,
155*4882a593Smuzhiyun MX50_PAD_EPDC_PWRSTAT = 136,
156*4882a593Smuzhiyun MX50_PAD_EPDC_PWRCTRL0 = 137,
157*4882a593Smuzhiyun MX50_PAD_EPDC_PWRCTRL1 = 138,
158*4882a593Smuzhiyun MX50_PAD_EPDC_PWRCTRL2 = 139,
159*4882a593Smuzhiyun MX50_PAD_EPDC_PWRCTRL3 = 140,
160*4882a593Smuzhiyun MX50_PAD_EPDC_VCOM0 = 141,
161*4882a593Smuzhiyun MX50_PAD_EPDC_VCOM1 = 142,
162*4882a593Smuzhiyun MX50_PAD_EPDC_BDR0 = 143,
163*4882a593Smuzhiyun MX50_PAD_EPDC_BDR1 = 144,
164*4882a593Smuzhiyun MX50_PAD_EPDC_SDCE0 = 145,
165*4882a593Smuzhiyun MX50_PAD_EPDC_SDCE1 = 146,
166*4882a593Smuzhiyun MX50_PAD_EPDC_SDCE2 = 147,
167*4882a593Smuzhiyun MX50_PAD_EPDC_SDCE3 = 148,
168*4882a593Smuzhiyun MX50_PAD_EPDC_SDCE4 = 149,
169*4882a593Smuzhiyun MX50_PAD_EPDC_SDCE5 = 150,
170*4882a593Smuzhiyun MX50_PAD_EIM_DA0 = 151,
171*4882a593Smuzhiyun MX50_PAD_EIM_DA1 = 152,
172*4882a593Smuzhiyun MX50_PAD_EIM_DA2 = 153,
173*4882a593Smuzhiyun MX50_PAD_EIM_DA3 = 154,
174*4882a593Smuzhiyun MX50_PAD_EIM_DA4 = 155,
175*4882a593Smuzhiyun MX50_PAD_EIM_DA5 = 156,
176*4882a593Smuzhiyun MX50_PAD_EIM_DA6 = 157,
177*4882a593Smuzhiyun MX50_PAD_EIM_DA7 = 158,
178*4882a593Smuzhiyun MX50_PAD_EIM_DA8 = 159,
179*4882a593Smuzhiyun MX50_PAD_EIM_DA9 = 160,
180*4882a593Smuzhiyun MX50_PAD_EIM_DA10 = 161,
181*4882a593Smuzhiyun MX50_PAD_EIM_DA11 = 162,
182*4882a593Smuzhiyun MX50_PAD_EIM_DA12 = 163,
183*4882a593Smuzhiyun MX50_PAD_EIM_DA13 = 164,
184*4882a593Smuzhiyun MX50_PAD_EIM_DA14 = 165,
185*4882a593Smuzhiyun MX50_PAD_EIM_DA15 = 166,
186*4882a593Smuzhiyun MX50_PAD_EIM_CS2 = 167,
187*4882a593Smuzhiyun MX50_PAD_EIM_CS1 = 168,
188*4882a593Smuzhiyun MX50_PAD_EIM_CS0 = 169,
189*4882a593Smuzhiyun MX50_PAD_EIM_EB0 = 170,
190*4882a593Smuzhiyun MX50_PAD_EIM_EB1 = 171,
191*4882a593Smuzhiyun MX50_PAD_EIM_WAIT = 172,
192*4882a593Smuzhiyun MX50_PAD_EIM_BCLK = 173,
193*4882a593Smuzhiyun MX50_PAD_EIM_RDY = 174,
194*4882a593Smuzhiyun MX50_PAD_EIM_OE = 175,
195*4882a593Smuzhiyun MX50_PAD_EIM_RW = 176,
196*4882a593Smuzhiyun MX50_PAD_EIM_LBA = 177,
197*4882a593Smuzhiyun MX50_PAD_EIM_CRE = 178,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Pad names for the pinmux subsystem */
201*4882a593Smuzhiyun static const struct pinctrl_pin_desc imx50_pinctrl_pads[] = {
202*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_RESERVE0),
203*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_RESERVE1),
204*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_RESERVE2),
205*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_RESERVE3),
206*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_RESERVE4),
207*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_RESERVE5),
208*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_RESERVE6),
209*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_RESERVE7),
210*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_KEY_COL0),
211*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_KEY_ROW0),
212*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_KEY_COL1),
213*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_KEY_ROW1),
214*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_KEY_COL2),
215*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_KEY_ROW2),
216*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_KEY_COL3),
217*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_KEY_ROW3),
218*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_I2C1_SCL),
219*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_I2C1_SDA),
220*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_I2C2_SCL),
221*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_I2C2_SDA),
222*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_I2C3_SCL),
223*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_I2C3_SDA),
224*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_PWM1),
225*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_PWM2),
226*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_0WIRE),
227*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPITO),
228*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_WDOG),
229*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SSI_TXFS),
230*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SSI_TXC),
231*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SSI_TXD),
232*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SSI_RXD),
233*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SSI_RXF),
234*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SSI_RXC),
235*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_UART1_TXD),
236*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_UART1_RXD),
237*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_UART1_CTS),
238*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_UART1_RTS),
239*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_UART2_TXD),
240*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_UART2_RXD),
241*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_UART2_CTS),
242*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_UART2_RTS),
243*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_UART3_TXD),
244*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_UART3_RXD),
245*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_UART4_TXD),
246*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_UART4_RXD),
247*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_CSPI_CLK),
248*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_CSPI_MOSI),
249*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_CSPI_MISO),
250*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_CSPI_SS0),
251*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_ECSPI1_CLK),
252*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_ECSPI1_MOSI),
253*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_ECSPI1_MISO),
254*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_ECSPI1_SS0),
255*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_ECSPI2_CLK),
256*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_ECSPI2_MOSI),
257*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_ECSPI2_MISO),
258*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_ECSPI2_SS0),
259*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD1_CLK),
260*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD1_CMD),
261*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD1_D0),
262*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD1_D1),
263*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD1_D2),
264*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD1_D3),
265*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD2_CLK),
266*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD2_CMD),
267*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD2_D0),
268*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD2_D1),
269*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD2_D2),
270*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD2_D3),
271*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD2_D4),
272*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD2_D5),
273*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD2_D6),
274*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD2_D7),
275*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD2_WP),
276*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD2_CD),
277*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D0),
278*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D1),
279*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D2),
280*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D3),
281*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D4),
282*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D5),
283*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D6),
284*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D7),
285*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_WR),
286*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_RD),
287*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_RS),
288*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_CS),
289*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_BUSY),
290*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_RESET),
291*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD3_CLK),
292*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD3_CMD),
293*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD3_D0),
294*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD3_D1),
295*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD3_D2),
296*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD3_D3),
297*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD3_D4),
298*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD3_D5),
299*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD3_D6),
300*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD3_D7),
301*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_SD3_WP),
302*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D8),
303*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D9),
304*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D10),
305*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D11),
306*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D12),
307*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D13),
308*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D14),
309*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_DISP_D15),
310*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D0),
311*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D1),
312*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D2),
313*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D3),
314*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D4),
315*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D5),
316*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D6),
317*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D7),
318*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D8),
319*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D9),
320*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D10),
321*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D11),
322*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D12),
323*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D13),
324*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D14),
325*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_D15),
326*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_GDCLK),
327*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_GDSP),
328*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_GDOE),
329*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_GDRL),
330*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_SDCLK),
331*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_SDOEZ),
332*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_SDOED),
333*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_SDOE),
334*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_SDLE),
335*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_SDCLKN),
336*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_SDSHR),
337*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_PWRCOM),
338*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_PWRSTAT),
339*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_PWRCTRL0),
340*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_PWRCTRL1),
341*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_PWRCTRL2),
342*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_PWRCTRL3),
343*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_VCOM0),
344*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_VCOM1),
345*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_BDR0),
346*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_BDR1),
347*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_SDCE0),
348*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_SDCE1),
349*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_SDCE2),
350*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_SDCE3),
351*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_SDCE4),
352*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EPDC_SDCE5),
353*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA0),
354*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA1),
355*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA2),
356*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA3),
357*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA4),
358*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA5),
359*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA6),
360*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA7),
361*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA8),
362*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA9),
363*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA10),
364*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA11),
365*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA12),
366*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA13),
367*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA14),
368*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_DA15),
369*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_CS2),
370*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_CS1),
371*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_CS0),
372*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_EB0),
373*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_EB1),
374*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_WAIT),
375*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_BCLK),
376*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_RDY),
377*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_OE),
378*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_RW),
379*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_LBA),
380*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX50_PAD_EIM_CRE),
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun static const struct imx_pinctrl_soc_info imx50_pinctrl_info = {
384*4882a593Smuzhiyun .pins = imx50_pinctrl_pads,
385*4882a593Smuzhiyun .npins = ARRAY_SIZE(imx50_pinctrl_pads),
386*4882a593Smuzhiyun .gpr_compatible = "fsl,imx50-iomuxc-gpr",
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun static const struct of_device_id imx50_pinctrl_of_match[] = {
390*4882a593Smuzhiyun { .compatible = "fsl,imx50-iomuxc", },
391*4882a593Smuzhiyun { /* sentinel */ }
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun
imx50_pinctrl_probe(struct platform_device * pdev)394*4882a593Smuzhiyun static int imx50_pinctrl_probe(struct platform_device *pdev)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun return imx_pinctrl_probe(pdev, &imx50_pinctrl_info);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static struct platform_driver imx50_pinctrl_driver = {
400*4882a593Smuzhiyun .driver = {
401*4882a593Smuzhiyun .name = "imx50-pinctrl",
402*4882a593Smuzhiyun .of_match_table = of_match_ptr(imx50_pinctrl_of_match),
403*4882a593Smuzhiyun },
404*4882a593Smuzhiyun .probe = imx50_pinctrl_probe,
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun
imx50_pinctrl_init(void)407*4882a593Smuzhiyun static int __init imx50_pinctrl_init(void)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun return platform_driver_register(&imx50_pinctrl_driver);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun arch_initcall(imx50_pinctrl_init);
412