1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Freescale i.MX28 pinctrl driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Author: Shawn Guo <shawn.guo@linaro.org>
6*4882a593Smuzhiyun // Copyright 2012 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/of_device.h>
10*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
11*4882a593Smuzhiyun #include "pinctrl-mxs.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun enum imx28_pin_enum {
14*4882a593Smuzhiyun GPMI_D00 = PINID(0, 0),
15*4882a593Smuzhiyun GPMI_D01 = PINID(0, 1),
16*4882a593Smuzhiyun GPMI_D02 = PINID(0, 2),
17*4882a593Smuzhiyun GPMI_D03 = PINID(0, 3),
18*4882a593Smuzhiyun GPMI_D04 = PINID(0, 4),
19*4882a593Smuzhiyun GPMI_D05 = PINID(0, 5),
20*4882a593Smuzhiyun GPMI_D06 = PINID(0, 6),
21*4882a593Smuzhiyun GPMI_D07 = PINID(0, 7),
22*4882a593Smuzhiyun GPMI_CE0N = PINID(0, 16),
23*4882a593Smuzhiyun GPMI_CE1N = PINID(0, 17),
24*4882a593Smuzhiyun GPMI_CE2N = PINID(0, 18),
25*4882a593Smuzhiyun GPMI_CE3N = PINID(0, 19),
26*4882a593Smuzhiyun GPMI_RDY0 = PINID(0, 20),
27*4882a593Smuzhiyun GPMI_RDY1 = PINID(0, 21),
28*4882a593Smuzhiyun GPMI_RDY2 = PINID(0, 22),
29*4882a593Smuzhiyun GPMI_RDY3 = PINID(0, 23),
30*4882a593Smuzhiyun GPMI_RDN = PINID(0, 24),
31*4882a593Smuzhiyun GPMI_WRN = PINID(0, 25),
32*4882a593Smuzhiyun GPMI_ALE = PINID(0, 26),
33*4882a593Smuzhiyun GPMI_CLE = PINID(0, 27),
34*4882a593Smuzhiyun GPMI_RESETN = PINID(0, 28),
35*4882a593Smuzhiyun LCD_D00 = PINID(1, 0),
36*4882a593Smuzhiyun LCD_D01 = PINID(1, 1),
37*4882a593Smuzhiyun LCD_D02 = PINID(1, 2),
38*4882a593Smuzhiyun LCD_D03 = PINID(1, 3),
39*4882a593Smuzhiyun LCD_D04 = PINID(1, 4),
40*4882a593Smuzhiyun LCD_D05 = PINID(1, 5),
41*4882a593Smuzhiyun LCD_D06 = PINID(1, 6),
42*4882a593Smuzhiyun LCD_D07 = PINID(1, 7),
43*4882a593Smuzhiyun LCD_D08 = PINID(1, 8),
44*4882a593Smuzhiyun LCD_D09 = PINID(1, 9),
45*4882a593Smuzhiyun LCD_D10 = PINID(1, 10),
46*4882a593Smuzhiyun LCD_D11 = PINID(1, 11),
47*4882a593Smuzhiyun LCD_D12 = PINID(1, 12),
48*4882a593Smuzhiyun LCD_D13 = PINID(1, 13),
49*4882a593Smuzhiyun LCD_D14 = PINID(1, 14),
50*4882a593Smuzhiyun LCD_D15 = PINID(1, 15),
51*4882a593Smuzhiyun LCD_D16 = PINID(1, 16),
52*4882a593Smuzhiyun LCD_D17 = PINID(1, 17),
53*4882a593Smuzhiyun LCD_D18 = PINID(1, 18),
54*4882a593Smuzhiyun LCD_D19 = PINID(1, 19),
55*4882a593Smuzhiyun LCD_D20 = PINID(1, 20),
56*4882a593Smuzhiyun LCD_D21 = PINID(1, 21),
57*4882a593Smuzhiyun LCD_D22 = PINID(1, 22),
58*4882a593Smuzhiyun LCD_D23 = PINID(1, 23),
59*4882a593Smuzhiyun LCD_RD_E = PINID(1, 24),
60*4882a593Smuzhiyun LCD_WR_RWN = PINID(1, 25),
61*4882a593Smuzhiyun LCD_RS = PINID(1, 26),
62*4882a593Smuzhiyun LCD_CS = PINID(1, 27),
63*4882a593Smuzhiyun LCD_VSYNC = PINID(1, 28),
64*4882a593Smuzhiyun LCD_HSYNC = PINID(1, 29),
65*4882a593Smuzhiyun LCD_DOTCLK = PINID(1, 30),
66*4882a593Smuzhiyun LCD_ENABLE = PINID(1, 31),
67*4882a593Smuzhiyun SSP0_DATA0 = PINID(2, 0),
68*4882a593Smuzhiyun SSP0_DATA1 = PINID(2, 1),
69*4882a593Smuzhiyun SSP0_DATA2 = PINID(2, 2),
70*4882a593Smuzhiyun SSP0_DATA3 = PINID(2, 3),
71*4882a593Smuzhiyun SSP0_DATA4 = PINID(2, 4),
72*4882a593Smuzhiyun SSP0_DATA5 = PINID(2, 5),
73*4882a593Smuzhiyun SSP0_DATA6 = PINID(2, 6),
74*4882a593Smuzhiyun SSP0_DATA7 = PINID(2, 7),
75*4882a593Smuzhiyun SSP0_CMD = PINID(2, 8),
76*4882a593Smuzhiyun SSP0_DETECT = PINID(2, 9),
77*4882a593Smuzhiyun SSP0_SCK = PINID(2, 10),
78*4882a593Smuzhiyun SSP1_SCK = PINID(2, 12),
79*4882a593Smuzhiyun SSP1_CMD = PINID(2, 13),
80*4882a593Smuzhiyun SSP1_DATA0 = PINID(2, 14),
81*4882a593Smuzhiyun SSP1_DATA3 = PINID(2, 15),
82*4882a593Smuzhiyun SSP2_SCK = PINID(2, 16),
83*4882a593Smuzhiyun SSP2_MOSI = PINID(2, 17),
84*4882a593Smuzhiyun SSP2_MISO = PINID(2, 18),
85*4882a593Smuzhiyun SSP2_SS0 = PINID(2, 19),
86*4882a593Smuzhiyun SSP2_SS1 = PINID(2, 20),
87*4882a593Smuzhiyun SSP2_SS2 = PINID(2, 21),
88*4882a593Smuzhiyun SSP3_SCK = PINID(2, 24),
89*4882a593Smuzhiyun SSP3_MOSI = PINID(2, 25),
90*4882a593Smuzhiyun SSP3_MISO = PINID(2, 26),
91*4882a593Smuzhiyun SSP3_SS0 = PINID(2, 27),
92*4882a593Smuzhiyun AUART0_RX = PINID(3, 0),
93*4882a593Smuzhiyun AUART0_TX = PINID(3, 1),
94*4882a593Smuzhiyun AUART0_CTS = PINID(3, 2),
95*4882a593Smuzhiyun AUART0_RTS = PINID(3, 3),
96*4882a593Smuzhiyun AUART1_RX = PINID(3, 4),
97*4882a593Smuzhiyun AUART1_TX = PINID(3, 5),
98*4882a593Smuzhiyun AUART1_CTS = PINID(3, 6),
99*4882a593Smuzhiyun AUART1_RTS = PINID(3, 7),
100*4882a593Smuzhiyun AUART2_RX = PINID(3, 8),
101*4882a593Smuzhiyun AUART2_TX = PINID(3, 9),
102*4882a593Smuzhiyun AUART2_CTS = PINID(3, 10),
103*4882a593Smuzhiyun AUART2_RTS = PINID(3, 11),
104*4882a593Smuzhiyun AUART3_RX = PINID(3, 12),
105*4882a593Smuzhiyun AUART3_TX = PINID(3, 13),
106*4882a593Smuzhiyun AUART3_CTS = PINID(3, 14),
107*4882a593Smuzhiyun AUART3_RTS = PINID(3, 15),
108*4882a593Smuzhiyun PWM0 = PINID(3, 16),
109*4882a593Smuzhiyun PWM1 = PINID(3, 17),
110*4882a593Smuzhiyun PWM2 = PINID(3, 18),
111*4882a593Smuzhiyun SAIF0_MCLK = PINID(3, 20),
112*4882a593Smuzhiyun SAIF0_LRCLK = PINID(3, 21),
113*4882a593Smuzhiyun SAIF0_BITCLK = PINID(3, 22),
114*4882a593Smuzhiyun SAIF0_SDATA0 = PINID(3, 23),
115*4882a593Smuzhiyun I2C0_SCL = PINID(3, 24),
116*4882a593Smuzhiyun I2C0_SDA = PINID(3, 25),
117*4882a593Smuzhiyun SAIF1_SDATA0 = PINID(3, 26),
118*4882a593Smuzhiyun SPDIF = PINID(3, 27),
119*4882a593Smuzhiyun PWM3 = PINID(3, 28),
120*4882a593Smuzhiyun PWM4 = PINID(3, 29),
121*4882a593Smuzhiyun LCD_RESET = PINID(3, 30),
122*4882a593Smuzhiyun ENET0_MDC = PINID(4, 0),
123*4882a593Smuzhiyun ENET0_MDIO = PINID(4, 1),
124*4882a593Smuzhiyun ENET0_RX_EN = PINID(4, 2),
125*4882a593Smuzhiyun ENET0_RXD0 = PINID(4, 3),
126*4882a593Smuzhiyun ENET0_RXD1 = PINID(4, 4),
127*4882a593Smuzhiyun ENET0_TX_CLK = PINID(4, 5),
128*4882a593Smuzhiyun ENET0_TX_EN = PINID(4, 6),
129*4882a593Smuzhiyun ENET0_TXD0 = PINID(4, 7),
130*4882a593Smuzhiyun ENET0_TXD1 = PINID(4, 8),
131*4882a593Smuzhiyun ENET0_RXD2 = PINID(4, 9),
132*4882a593Smuzhiyun ENET0_RXD3 = PINID(4, 10),
133*4882a593Smuzhiyun ENET0_TXD2 = PINID(4, 11),
134*4882a593Smuzhiyun ENET0_TXD3 = PINID(4, 12),
135*4882a593Smuzhiyun ENET0_RX_CLK = PINID(4, 13),
136*4882a593Smuzhiyun ENET0_COL = PINID(4, 14),
137*4882a593Smuzhiyun ENET0_CRS = PINID(4, 15),
138*4882a593Smuzhiyun ENET_CLK = PINID(4, 16),
139*4882a593Smuzhiyun JTAG_RTCK = PINID(4, 20),
140*4882a593Smuzhiyun EMI_D00 = PINID(5, 0),
141*4882a593Smuzhiyun EMI_D01 = PINID(5, 1),
142*4882a593Smuzhiyun EMI_D02 = PINID(5, 2),
143*4882a593Smuzhiyun EMI_D03 = PINID(5, 3),
144*4882a593Smuzhiyun EMI_D04 = PINID(5, 4),
145*4882a593Smuzhiyun EMI_D05 = PINID(5, 5),
146*4882a593Smuzhiyun EMI_D06 = PINID(5, 6),
147*4882a593Smuzhiyun EMI_D07 = PINID(5, 7),
148*4882a593Smuzhiyun EMI_D08 = PINID(5, 8),
149*4882a593Smuzhiyun EMI_D09 = PINID(5, 9),
150*4882a593Smuzhiyun EMI_D10 = PINID(5, 10),
151*4882a593Smuzhiyun EMI_D11 = PINID(5, 11),
152*4882a593Smuzhiyun EMI_D12 = PINID(5, 12),
153*4882a593Smuzhiyun EMI_D13 = PINID(5, 13),
154*4882a593Smuzhiyun EMI_D14 = PINID(5, 14),
155*4882a593Smuzhiyun EMI_D15 = PINID(5, 15),
156*4882a593Smuzhiyun EMI_ODT0 = PINID(5, 16),
157*4882a593Smuzhiyun EMI_DQM0 = PINID(5, 17),
158*4882a593Smuzhiyun EMI_ODT1 = PINID(5, 18),
159*4882a593Smuzhiyun EMI_DQM1 = PINID(5, 19),
160*4882a593Smuzhiyun EMI_DDR_OPEN_FB = PINID(5, 20),
161*4882a593Smuzhiyun EMI_CLK = PINID(5, 21),
162*4882a593Smuzhiyun EMI_DQS0 = PINID(5, 22),
163*4882a593Smuzhiyun EMI_DQS1 = PINID(5, 23),
164*4882a593Smuzhiyun EMI_DDR_OPEN = PINID(5, 26),
165*4882a593Smuzhiyun EMI_A00 = PINID(6, 0),
166*4882a593Smuzhiyun EMI_A01 = PINID(6, 1),
167*4882a593Smuzhiyun EMI_A02 = PINID(6, 2),
168*4882a593Smuzhiyun EMI_A03 = PINID(6, 3),
169*4882a593Smuzhiyun EMI_A04 = PINID(6, 4),
170*4882a593Smuzhiyun EMI_A05 = PINID(6, 5),
171*4882a593Smuzhiyun EMI_A06 = PINID(6, 6),
172*4882a593Smuzhiyun EMI_A07 = PINID(6, 7),
173*4882a593Smuzhiyun EMI_A08 = PINID(6, 8),
174*4882a593Smuzhiyun EMI_A09 = PINID(6, 9),
175*4882a593Smuzhiyun EMI_A10 = PINID(6, 10),
176*4882a593Smuzhiyun EMI_A11 = PINID(6, 11),
177*4882a593Smuzhiyun EMI_A12 = PINID(6, 12),
178*4882a593Smuzhiyun EMI_A13 = PINID(6, 13),
179*4882a593Smuzhiyun EMI_A14 = PINID(6, 14),
180*4882a593Smuzhiyun EMI_BA0 = PINID(6, 16),
181*4882a593Smuzhiyun EMI_BA1 = PINID(6, 17),
182*4882a593Smuzhiyun EMI_BA2 = PINID(6, 18),
183*4882a593Smuzhiyun EMI_CASN = PINID(6, 19),
184*4882a593Smuzhiyun EMI_RASN = PINID(6, 20),
185*4882a593Smuzhiyun EMI_WEN = PINID(6, 21),
186*4882a593Smuzhiyun EMI_CE0N = PINID(6, 22),
187*4882a593Smuzhiyun EMI_CE1N = PINID(6, 23),
188*4882a593Smuzhiyun EMI_CKE = PINID(6, 24),
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static const struct pinctrl_pin_desc imx28_pins[] = {
192*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_D00),
193*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_D01),
194*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_D02),
195*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_D03),
196*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_D04),
197*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_D05),
198*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_D06),
199*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_D07),
200*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_CE0N),
201*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_CE1N),
202*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_CE2N),
203*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_CE3N),
204*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_RDY0),
205*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_RDY1),
206*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_RDY2),
207*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_RDY3),
208*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_RDN),
209*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_WRN),
210*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_ALE),
211*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_CLE),
212*4882a593Smuzhiyun MXS_PINCTRL_PIN(GPMI_RESETN),
213*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D00),
214*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D01),
215*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D02),
216*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D03),
217*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D04),
218*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D05),
219*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D06),
220*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D07),
221*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D08),
222*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D09),
223*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D10),
224*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D11),
225*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D12),
226*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D13),
227*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D14),
228*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D15),
229*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D16),
230*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D17),
231*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D18),
232*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D19),
233*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D20),
234*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D21),
235*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D22),
236*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_D23),
237*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_RD_E),
238*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_WR_RWN),
239*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_RS),
240*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_CS),
241*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_VSYNC),
242*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_HSYNC),
243*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_DOTCLK),
244*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_ENABLE),
245*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP0_DATA0),
246*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP0_DATA1),
247*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP0_DATA2),
248*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP0_DATA3),
249*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP0_DATA4),
250*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP0_DATA5),
251*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP0_DATA6),
252*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP0_DATA7),
253*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP0_CMD),
254*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP0_DETECT),
255*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP0_SCK),
256*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP1_SCK),
257*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP1_CMD),
258*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP1_DATA0),
259*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP1_DATA3),
260*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP2_SCK),
261*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP2_MOSI),
262*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP2_MISO),
263*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP2_SS0),
264*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP2_SS1),
265*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP2_SS2),
266*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP3_SCK),
267*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP3_MOSI),
268*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP3_MISO),
269*4882a593Smuzhiyun MXS_PINCTRL_PIN(SSP3_SS0),
270*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART0_RX),
271*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART0_TX),
272*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART0_CTS),
273*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART0_RTS),
274*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART1_RX),
275*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART1_TX),
276*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART1_CTS),
277*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART1_RTS),
278*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART2_RX),
279*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART2_TX),
280*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART2_CTS),
281*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART2_RTS),
282*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART3_RX),
283*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART3_TX),
284*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART3_CTS),
285*4882a593Smuzhiyun MXS_PINCTRL_PIN(AUART3_RTS),
286*4882a593Smuzhiyun MXS_PINCTRL_PIN(PWM0),
287*4882a593Smuzhiyun MXS_PINCTRL_PIN(PWM1),
288*4882a593Smuzhiyun MXS_PINCTRL_PIN(PWM2),
289*4882a593Smuzhiyun MXS_PINCTRL_PIN(SAIF0_MCLK),
290*4882a593Smuzhiyun MXS_PINCTRL_PIN(SAIF0_LRCLK),
291*4882a593Smuzhiyun MXS_PINCTRL_PIN(SAIF0_BITCLK),
292*4882a593Smuzhiyun MXS_PINCTRL_PIN(SAIF0_SDATA0),
293*4882a593Smuzhiyun MXS_PINCTRL_PIN(I2C0_SCL),
294*4882a593Smuzhiyun MXS_PINCTRL_PIN(I2C0_SDA),
295*4882a593Smuzhiyun MXS_PINCTRL_PIN(SAIF1_SDATA0),
296*4882a593Smuzhiyun MXS_PINCTRL_PIN(SPDIF),
297*4882a593Smuzhiyun MXS_PINCTRL_PIN(PWM3),
298*4882a593Smuzhiyun MXS_PINCTRL_PIN(PWM4),
299*4882a593Smuzhiyun MXS_PINCTRL_PIN(LCD_RESET),
300*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_MDC),
301*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_MDIO),
302*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_RX_EN),
303*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_RXD0),
304*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_RXD1),
305*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_TX_CLK),
306*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_TX_EN),
307*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_TXD0),
308*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_TXD1),
309*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_RXD2),
310*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_RXD3),
311*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_TXD2),
312*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_TXD3),
313*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_RX_CLK),
314*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_COL),
315*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET0_CRS),
316*4882a593Smuzhiyun MXS_PINCTRL_PIN(ENET_CLK),
317*4882a593Smuzhiyun MXS_PINCTRL_PIN(JTAG_RTCK),
318*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D00),
319*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D01),
320*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D02),
321*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D03),
322*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D04),
323*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D05),
324*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D06),
325*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D07),
326*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D08),
327*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D09),
328*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D10),
329*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D11),
330*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D12),
331*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D13),
332*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D14),
333*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_D15),
334*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_ODT0),
335*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_DQM0),
336*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_ODT1),
337*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_DQM1),
338*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_DDR_OPEN_FB),
339*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_CLK),
340*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_DQS0),
341*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_DQS1),
342*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_DDR_OPEN),
343*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A00),
344*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A01),
345*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A02),
346*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A03),
347*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A04),
348*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A05),
349*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A06),
350*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A07),
351*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A08),
352*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A09),
353*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A10),
354*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A11),
355*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A12),
356*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A13),
357*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_A14),
358*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_BA0),
359*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_BA1),
360*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_BA2),
361*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_CASN),
362*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_RASN),
363*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_WEN),
364*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_CE0N),
365*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_CE1N),
366*4882a593Smuzhiyun MXS_PINCTRL_PIN(EMI_CKE),
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static const struct mxs_regs imx28_regs = {
370*4882a593Smuzhiyun .muxsel = 0x100,
371*4882a593Smuzhiyun .drive = 0x300,
372*4882a593Smuzhiyun .pull = 0x600,
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static struct mxs_pinctrl_soc_data imx28_pinctrl_data = {
376*4882a593Smuzhiyun .regs = &imx28_regs,
377*4882a593Smuzhiyun .pins = imx28_pins,
378*4882a593Smuzhiyun .npins = ARRAY_SIZE(imx28_pins),
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
imx28_pinctrl_probe(struct platform_device * pdev)381*4882a593Smuzhiyun static int imx28_pinctrl_probe(struct platform_device *pdev)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun return mxs_pinctrl_probe(pdev, &imx28_pinctrl_data);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun static const struct of_device_id imx28_pinctrl_of_match[] = {
387*4882a593Smuzhiyun { .compatible = "fsl,imx28-pinctrl", },
388*4882a593Smuzhiyun { /* sentinel */ }
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun static struct platform_driver imx28_pinctrl_driver = {
392*4882a593Smuzhiyun .driver = {
393*4882a593Smuzhiyun .name = "imx28-pinctrl",
394*4882a593Smuzhiyun .suppress_bind_attrs = true,
395*4882a593Smuzhiyun .of_match_table = imx28_pinctrl_of_match,
396*4882a593Smuzhiyun },
397*4882a593Smuzhiyun .probe = imx28_pinctrl_probe,
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
imx28_pinctrl_init(void)400*4882a593Smuzhiyun static int __init imx28_pinctrl_init(void)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun return platform_driver_register(&imx28_pinctrl_driver);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun postcore_initcall(imx28_pinctrl_init);
405