xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/freescale/pinctrl-imx21.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // i.MX21 pinctrl driver based on imx pinmux core
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru>
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "pinctrl-imx1.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define PAD_ID(port, pin)	((port) * 32 + (pin))
15*4882a593Smuzhiyun #define PA	0
16*4882a593Smuzhiyun #define PB	1
17*4882a593Smuzhiyun #define PC	2
18*4882a593Smuzhiyun #define PD	3
19*4882a593Smuzhiyun #define PE	4
20*4882a593Smuzhiyun #define PF	5
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun enum imx21_pads {
23*4882a593Smuzhiyun 	MX21_PAD_LSCLK		= PAD_ID(PA, 5),
24*4882a593Smuzhiyun 	MX21_PAD_LD0		= PAD_ID(PA, 6),
25*4882a593Smuzhiyun 	MX21_PAD_LD1		= PAD_ID(PA, 7),
26*4882a593Smuzhiyun 	MX21_PAD_LD2		= PAD_ID(PA, 8),
27*4882a593Smuzhiyun 	MX21_PAD_LD3		= PAD_ID(PA, 9),
28*4882a593Smuzhiyun 	MX21_PAD_LD4		= PAD_ID(PA, 10),
29*4882a593Smuzhiyun 	MX21_PAD_LD5		= PAD_ID(PA, 11),
30*4882a593Smuzhiyun 	MX21_PAD_LD6		= PAD_ID(PA, 12),
31*4882a593Smuzhiyun 	MX21_PAD_LD7		= PAD_ID(PA, 13),
32*4882a593Smuzhiyun 	MX21_PAD_LD8		= PAD_ID(PA, 14),
33*4882a593Smuzhiyun 	MX21_PAD_LD9		= PAD_ID(PA, 15),
34*4882a593Smuzhiyun 	MX21_PAD_LD10		= PAD_ID(PA, 16),
35*4882a593Smuzhiyun 	MX21_PAD_LD11		= PAD_ID(PA, 17),
36*4882a593Smuzhiyun 	MX21_PAD_LD12		= PAD_ID(PA, 18),
37*4882a593Smuzhiyun 	MX21_PAD_LD13		= PAD_ID(PA, 19),
38*4882a593Smuzhiyun 	MX21_PAD_LD14		= PAD_ID(PA, 20),
39*4882a593Smuzhiyun 	MX21_PAD_LD15		= PAD_ID(PA, 21),
40*4882a593Smuzhiyun 	MX21_PAD_LD16		= PAD_ID(PA, 22),
41*4882a593Smuzhiyun 	MX21_PAD_LD17		= PAD_ID(PA, 23),
42*4882a593Smuzhiyun 	MX21_PAD_REV		= PAD_ID(PA, 24),
43*4882a593Smuzhiyun 	MX21_PAD_CLS		= PAD_ID(PA, 25),
44*4882a593Smuzhiyun 	MX21_PAD_PS		= PAD_ID(PA, 26),
45*4882a593Smuzhiyun 	MX21_PAD_SPL_SPR	= PAD_ID(PA, 27),
46*4882a593Smuzhiyun 	MX21_PAD_HSYNC		= PAD_ID(PA, 28),
47*4882a593Smuzhiyun 	MX21_PAD_VSYNC		= PAD_ID(PA, 29),
48*4882a593Smuzhiyun 	MX21_PAD_CONTRAST	= PAD_ID(PA, 30),
49*4882a593Smuzhiyun 	MX21_PAD_OE_ACD		= PAD_ID(PA, 31),
50*4882a593Smuzhiyun 	MX21_PAD_SD2_D0		= PAD_ID(PB, 4),
51*4882a593Smuzhiyun 	MX21_PAD_SD2_D1		= PAD_ID(PB, 5),
52*4882a593Smuzhiyun 	MX21_PAD_SD2_D2		= PAD_ID(PB, 6),
53*4882a593Smuzhiyun 	MX21_PAD_SD2_D3		= PAD_ID(PB, 7),
54*4882a593Smuzhiyun 	MX21_PAD_SD2_CMD	= PAD_ID(PB, 8),
55*4882a593Smuzhiyun 	MX21_PAD_SD2_CLK	= PAD_ID(PB, 9),
56*4882a593Smuzhiyun 	MX21_PAD_CSI_D0		= PAD_ID(PB, 10),
57*4882a593Smuzhiyun 	MX21_PAD_CSI_D1		= PAD_ID(PB, 11),
58*4882a593Smuzhiyun 	MX21_PAD_CSI_D2		= PAD_ID(PB, 12),
59*4882a593Smuzhiyun 	MX21_PAD_CSI_D3		= PAD_ID(PB, 13),
60*4882a593Smuzhiyun 	MX21_PAD_CSI_D4		= PAD_ID(PB, 14),
61*4882a593Smuzhiyun 	MX21_PAD_CSI_MCLK	= PAD_ID(PB, 15),
62*4882a593Smuzhiyun 	MX21_PAD_CSI_PIXCLK	= PAD_ID(PB, 16),
63*4882a593Smuzhiyun 	MX21_PAD_CSI_D5		= PAD_ID(PB, 17),
64*4882a593Smuzhiyun 	MX21_PAD_CSI_D6		= PAD_ID(PB, 18),
65*4882a593Smuzhiyun 	MX21_PAD_CSI_D7		= PAD_ID(PB, 19),
66*4882a593Smuzhiyun 	MX21_PAD_CSI_VSYNC	= PAD_ID(PB, 20),
67*4882a593Smuzhiyun 	MX21_PAD_CSI_HSYNC	= PAD_ID(PB, 21),
68*4882a593Smuzhiyun 	MX21_PAD_USB_BYP	= PAD_ID(PB, 22),
69*4882a593Smuzhiyun 	MX21_PAD_USB_PWR	= PAD_ID(PB, 23),
70*4882a593Smuzhiyun 	MX21_PAD_USB_OC		= PAD_ID(PB, 24),
71*4882a593Smuzhiyun 	MX21_PAD_USBH_ON	= PAD_ID(PB, 25),
72*4882a593Smuzhiyun 	MX21_PAD_USBH1_FS	= PAD_ID(PB, 26),
73*4882a593Smuzhiyun 	MX21_PAD_USBH1_OE	= PAD_ID(PB, 27),
74*4882a593Smuzhiyun 	MX21_PAD_USBH1_TXDM	= PAD_ID(PB, 28),
75*4882a593Smuzhiyun 	MX21_PAD_USBH1_TXDP	= PAD_ID(PB, 29),
76*4882a593Smuzhiyun 	MX21_PAD_USBH1_RXDM	= PAD_ID(PB, 30),
77*4882a593Smuzhiyun 	MX21_PAD_USBH1_RXDP	= PAD_ID(PB, 31),
78*4882a593Smuzhiyun 	MX21_PAD_USBG_SDA	= PAD_ID(PC, 5),
79*4882a593Smuzhiyun 	MX21_PAD_USBG_SCL	= PAD_ID(PC, 6),
80*4882a593Smuzhiyun 	MX21_PAD_USBG_ON	= PAD_ID(PC, 7),
81*4882a593Smuzhiyun 	MX21_PAD_USBG_FS	= PAD_ID(PC, 8),
82*4882a593Smuzhiyun 	MX21_PAD_USBG_OE	= PAD_ID(PC, 9),
83*4882a593Smuzhiyun 	MX21_PAD_USBG_TXDM	= PAD_ID(PC, 10),
84*4882a593Smuzhiyun 	MX21_PAD_USBG_TXDP	= PAD_ID(PC, 11),
85*4882a593Smuzhiyun 	MX21_PAD_USBG_RXDM	= PAD_ID(PC, 12),
86*4882a593Smuzhiyun 	MX21_PAD_USBG_RXDP	= PAD_ID(PC, 13),
87*4882a593Smuzhiyun 	MX21_PAD_TOUT		= PAD_ID(PC, 14),
88*4882a593Smuzhiyun 	MX21_PAD_TIN		= PAD_ID(PC, 15),
89*4882a593Smuzhiyun 	MX21_PAD_SAP_FS		= PAD_ID(PC, 16),
90*4882a593Smuzhiyun 	MX21_PAD_SAP_RXD	= PAD_ID(PC, 17),
91*4882a593Smuzhiyun 	MX21_PAD_SAP_TXD	= PAD_ID(PC, 18),
92*4882a593Smuzhiyun 	MX21_PAD_SAP_CLK	= PAD_ID(PC, 19),
93*4882a593Smuzhiyun 	MX21_PAD_SSI1_FS	= PAD_ID(PC, 20),
94*4882a593Smuzhiyun 	MX21_PAD_SSI1_RXD	= PAD_ID(PC, 21),
95*4882a593Smuzhiyun 	MX21_PAD_SSI1_TXD	= PAD_ID(PC, 22),
96*4882a593Smuzhiyun 	MX21_PAD_SSI1_CLK	= PAD_ID(PC, 23),
97*4882a593Smuzhiyun 	MX21_PAD_SSI2_FS	= PAD_ID(PC, 24),
98*4882a593Smuzhiyun 	MX21_PAD_SSI2_RXD	= PAD_ID(PC, 25),
99*4882a593Smuzhiyun 	MX21_PAD_SSI2_TXD	= PAD_ID(PC, 26),
100*4882a593Smuzhiyun 	MX21_PAD_SSI2_CLK	= PAD_ID(PC, 27),
101*4882a593Smuzhiyun 	MX21_PAD_SSI3_FS	= PAD_ID(PC, 28),
102*4882a593Smuzhiyun 	MX21_PAD_SSI3_RXD	= PAD_ID(PC, 29),
103*4882a593Smuzhiyun 	MX21_PAD_SSI3_TXD	= PAD_ID(PC, 30),
104*4882a593Smuzhiyun 	MX21_PAD_SSI3_CLK	= PAD_ID(PC, 31),
105*4882a593Smuzhiyun 	MX21_PAD_I2C_DATA	= PAD_ID(PD, 17),
106*4882a593Smuzhiyun 	MX21_PAD_I2C_CLK	= PAD_ID(PD, 18),
107*4882a593Smuzhiyun 	MX21_PAD_CSPI2_SS2	= PAD_ID(PD, 19),
108*4882a593Smuzhiyun 	MX21_PAD_CSPI2_SS1	= PAD_ID(PD, 20),
109*4882a593Smuzhiyun 	MX21_PAD_CSPI2_SS0	= PAD_ID(PD, 21),
110*4882a593Smuzhiyun 	MX21_PAD_CSPI2_SCLK	= PAD_ID(PD, 22),
111*4882a593Smuzhiyun 	MX21_PAD_CSPI2_MISO	= PAD_ID(PD, 23),
112*4882a593Smuzhiyun 	MX21_PAD_CSPI2_MOSI	= PAD_ID(PD, 24),
113*4882a593Smuzhiyun 	MX21_PAD_CSPI1_RDY	= PAD_ID(PD, 25),
114*4882a593Smuzhiyun 	MX21_PAD_CSPI1_SS2	= PAD_ID(PD, 26),
115*4882a593Smuzhiyun 	MX21_PAD_CSPI1_SS1	= PAD_ID(PD, 27),
116*4882a593Smuzhiyun 	MX21_PAD_CSPI1_SS0	= PAD_ID(PD, 28),
117*4882a593Smuzhiyun 	MX21_PAD_CSPI1_SCLK	= PAD_ID(PD, 29),
118*4882a593Smuzhiyun 	MX21_PAD_CSPI1_MISO	= PAD_ID(PD, 30),
119*4882a593Smuzhiyun 	MX21_PAD_CSPI1_MOSI	= PAD_ID(PD, 31),
120*4882a593Smuzhiyun 	MX21_PAD_TEST_WB2	= PAD_ID(PE, 0),
121*4882a593Smuzhiyun 	MX21_PAD_TEST_WB1	= PAD_ID(PE, 1),
122*4882a593Smuzhiyun 	MX21_PAD_TEST_WB0	= PAD_ID(PE, 2),
123*4882a593Smuzhiyun 	MX21_PAD_UART2_CTS	= PAD_ID(PE, 3),
124*4882a593Smuzhiyun 	MX21_PAD_UART2_RTS	= PAD_ID(PE, 4),
125*4882a593Smuzhiyun 	MX21_PAD_PWMO		= PAD_ID(PE, 5),
126*4882a593Smuzhiyun 	MX21_PAD_UART2_TXD	= PAD_ID(PE, 6),
127*4882a593Smuzhiyun 	MX21_PAD_UART2_RXD	= PAD_ID(PE, 7),
128*4882a593Smuzhiyun 	MX21_PAD_UART3_TXD	= PAD_ID(PE, 8),
129*4882a593Smuzhiyun 	MX21_PAD_UART3_RXD	= PAD_ID(PE, 9),
130*4882a593Smuzhiyun 	MX21_PAD_UART3_CTS	= PAD_ID(PE, 10),
131*4882a593Smuzhiyun 	MX21_PAD_UART3_RTS	= PAD_ID(PE, 11),
132*4882a593Smuzhiyun 	MX21_PAD_UART1_TXD	= PAD_ID(PE, 12),
133*4882a593Smuzhiyun 	MX21_PAD_UART1_RXD	= PAD_ID(PE, 13),
134*4882a593Smuzhiyun 	MX21_PAD_UART1_CTS	= PAD_ID(PE, 14),
135*4882a593Smuzhiyun 	MX21_PAD_UART1_RTS	= PAD_ID(PE, 15),
136*4882a593Smuzhiyun 	MX21_PAD_RTCK		= PAD_ID(PE, 16),
137*4882a593Smuzhiyun 	MX21_PAD_RESET_OUT	= PAD_ID(PE, 17),
138*4882a593Smuzhiyun 	MX21_PAD_SD1_D0		= PAD_ID(PE, 18),
139*4882a593Smuzhiyun 	MX21_PAD_SD1_D1		= PAD_ID(PE, 19),
140*4882a593Smuzhiyun 	MX21_PAD_SD1_D2		= PAD_ID(PE, 20),
141*4882a593Smuzhiyun 	MX21_PAD_SD1_D3		= PAD_ID(PE, 21),
142*4882a593Smuzhiyun 	MX21_PAD_SD1_CMD	= PAD_ID(PE, 22),
143*4882a593Smuzhiyun 	MX21_PAD_SD1_CLK	= PAD_ID(PE, 23),
144*4882a593Smuzhiyun 	MX21_PAD_NFRB		= PAD_ID(PF, 0),
145*4882a593Smuzhiyun 	MX21_PAD_NFCE		= PAD_ID(PF, 1),
146*4882a593Smuzhiyun 	MX21_PAD_NFWP		= PAD_ID(PF, 2),
147*4882a593Smuzhiyun 	MX21_PAD_NFCLE		= PAD_ID(PF, 3),
148*4882a593Smuzhiyun 	MX21_PAD_NFALE		= PAD_ID(PF, 4),
149*4882a593Smuzhiyun 	MX21_PAD_NFRE		= PAD_ID(PF, 5),
150*4882a593Smuzhiyun 	MX21_PAD_NFWE		= PAD_ID(PF, 6),
151*4882a593Smuzhiyun 	MX21_PAD_NFIO0		= PAD_ID(PF, 7),
152*4882a593Smuzhiyun 	MX21_PAD_NFIO1		= PAD_ID(PF, 8),
153*4882a593Smuzhiyun 	MX21_PAD_NFIO2		= PAD_ID(PF, 9),
154*4882a593Smuzhiyun 	MX21_PAD_NFIO3		= PAD_ID(PF, 10),
155*4882a593Smuzhiyun 	MX21_PAD_NFIO4		= PAD_ID(PF, 11),
156*4882a593Smuzhiyun 	MX21_PAD_NFIO5		= PAD_ID(PF, 12),
157*4882a593Smuzhiyun 	MX21_PAD_NFIO6		= PAD_ID(PF, 13),
158*4882a593Smuzhiyun 	MX21_PAD_NFIO7		= PAD_ID(PF, 14),
159*4882a593Smuzhiyun 	MX21_PAD_CLKO		= PAD_ID(PF, 15),
160*4882a593Smuzhiyun 	MX21_PAD_RESERVED	= PAD_ID(PF, 16),
161*4882a593Smuzhiyun 	MX21_PAD_CS4		= PAD_ID(PF, 21),
162*4882a593Smuzhiyun 	MX21_PAD_CS5		= PAD_ID(PF, 22),
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* Pad names for the pinmux subsystem */
166*4882a593Smuzhiyun static const struct pinctrl_pin_desc imx21_pinctrl_pads[] = {
167*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LSCLK),
168*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD0),
169*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD1),
170*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD2),
171*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD3),
172*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD4),
173*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD5),
174*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD6),
175*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD7),
176*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD8),
177*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD9),
178*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD10),
179*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD11),
180*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD12),
181*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD13),
182*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD14),
183*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD15),
184*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD16),
185*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_LD17),
186*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_REV),
187*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CLS),
188*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_PS),
189*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SPL_SPR),
190*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_HSYNC),
191*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_VSYNC),
192*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CONTRAST),
193*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_OE_ACD),
194*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SD2_D0),
195*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SD2_D1),
196*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SD2_D2),
197*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SD2_D3),
198*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SD2_CMD),
199*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SD2_CLK),
200*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSI_D0),
201*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSI_D1),
202*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSI_D2),
203*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSI_D3),
204*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSI_D4),
205*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSI_MCLK),
206*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSI_PIXCLK),
207*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSI_D5),
208*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSI_D6),
209*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSI_D7),
210*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSI_VSYNC),
211*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSI_HSYNC),
212*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USB_BYP),
213*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USB_PWR),
214*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USB_OC),
215*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBH_ON),
216*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBH1_FS),
217*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBH1_OE),
218*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBH1_TXDM),
219*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBH1_TXDP),
220*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBH1_RXDM),
221*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBH1_RXDP),
222*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBG_SDA),
223*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBG_SCL),
224*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBG_ON),
225*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBG_FS),
226*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBG_OE),
227*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBG_TXDM),
228*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBG_TXDP),
229*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBG_RXDM),
230*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_USBG_RXDP),
231*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_TOUT),
232*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_TIN),
233*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SAP_FS),
234*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SAP_RXD),
235*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SAP_TXD),
236*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SAP_CLK),
237*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SSI1_FS),
238*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SSI1_RXD),
239*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SSI1_TXD),
240*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SSI1_CLK),
241*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SSI2_FS),
242*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SSI2_RXD),
243*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SSI2_TXD),
244*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SSI2_CLK),
245*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SSI3_FS),
246*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SSI3_RXD),
247*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SSI3_TXD),
248*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SSI3_CLK),
249*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_I2C_DATA),
250*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_I2C_CLK),
251*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSPI2_SS2),
252*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSPI2_SS1),
253*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSPI2_SS0),
254*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSPI2_SCLK),
255*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSPI2_MISO),
256*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSPI2_MOSI),
257*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSPI1_RDY),
258*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSPI1_SS2),
259*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSPI1_SS1),
260*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSPI1_SS0),
261*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSPI1_SCLK),
262*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSPI1_MISO),
263*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CSPI1_MOSI),
264*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_TEST_WB2),
265*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_TEST_WB1),
266*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_TEST_WB0),
267*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_UART2_CTS),
268*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_UART2_RTS),
269*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_PWMO),
270*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_UART2_TXD),
271*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_UART2_RXD),
272*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_UART3_TXD),
273*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_UART3_RXD),
274*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_UART3_CTS),
275*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_UART3_RTS),
276*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_UART1_TXD),
277*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_UART1_RXD),
278*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_UART1_CTS),
279*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_UART1_RTS),
280*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_RTCK),
281*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_RESET_OUT),
282*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SD1_D0),
283*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SD1_D1),
284*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SD1_D2),
285*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SD1_D3),
286*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SD1_CMD),
287*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_SD1_CLK),
288*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFRB),
289*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFCE),
290*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFWP),
291*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFCLE),
292*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFALE),
293*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFRE),
294*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFWE),
295*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFIO0),
296*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFIO1),
297*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFIO2),
298*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFIO3),
299*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFIO4),
300*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFIO5),
301*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFIO6),
302*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_NFIO7),
303*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CLKO),
304*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_RESERVED),
305*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CS4),
306*4882a593Smuzhiyun 	IMX_PINCTRL_PIN(MX21_PAD_CS5),
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun static struct imx1_pinctrl_soc_info imx21_pinctrl_info = {
310*4882a593Smuzhiyun 	.pins	= imx21_pinctrl_pads,
311*4882a593Smuzhiyun 	.npins	= ARRAY_SIZE(imx21_pinctrl_pads),
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
imx21_pinctrl_probe(struct platform_device * pdev)314*4882a593Smuzhiyun static int __init imx21_pinctrl_probe(struct platform_device *pdev)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	return imx1_pinctrl_core_probe(pdev, &imx21_pinctrl_info);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static const struct of_device_id imx21_pinctrl_of_match[] = {
320*4882a593Smuzhiyun 	{ .compatible = "fsl,imx21-iomuxc", },
321*4882a593Smuzhiyun 	{ }
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun static struct platform_driver imx21_pinctrl_driver = {
325*4882a593Smuzhiyun 	.driver	= {
326*4882a593Smuzhiyun 		.name		= "imx21-pinctrl",
327*4882a593Smuzhiyun 		.of_match_table	= imx21_pinctrl_of_match,
328*4882a593Smuzhiyun 	},
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun builtin_platform_driver_probe(imx21_pinctrl_driver, imx21_pinctrl_probe);
331