1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // i.MX1 pinctrl driver based on imx pinmux core
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "pinctrl-imx1.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define PAD_ID(port, pin) ((port) * 32 + (pin))
15*4882a593Smuzhiyun #define PA 0
16*4882a593Smuzhiyun #define PB 1
17*4882a593Smuzhiyun #define PC 2
18*4882a593Smuzhiyun #define PD 3
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun enum imx1_pads {
21*4882a593Smuzhiyun MX1_PAD_A24 = PAD_ID(PA, 0),
22*4882a593Smuzhiyun MX1_PAD_TIN = PAD_ID(PA, 1),
23*4882a593Smuzhiyun MX1_PAD_PWMO = PAD_ID(PA, 2),
24*4882a593Smuzhiyun MX1_PAD_CSI_MCLK = PAD_ID(PA, 3),
25*4882a593Smuzhiyun MX1_PAD_CSI_D0 = PAD_ID(PA, 4),
26*4882a593Smuzhiyun MX1_PAD_CSI_D1 = PAD_ID(PA, 5),
27*4882a593Smuzhiyun MX1_PAD_CSI_D2 = PAD_ID(PA, 6),
28*4882a593Smuzhiyun MX1_PAD_CSI_D3 = PAD_ID(PA, 7),
29*4882a593Smuzhiyun MX1_PAD_CSI_D4 = PAD_ID(PA, 8),
30*4882a593Smuzhiyun MX1_PAD_CSI_D5 = PAD_ID(PA, 9),
31*4882a593Smuzhiyun MX1_PAD_CSI_D6 = PAD_ID(PA, 10),
32*4882a593Smuzhiyun MX1_PAD_CSI_D7 = PAD_ID(PA, 11),
33*4882a593Smuzhiyun MX1_PAD_CSI_VSYNC = PAD_ID(PA, 12),
34*4882a593Smuzhiyun MX1_PAD_CSI_HSYNC = PAD_ID(PA, 13),
35*4882a593Smuzhiyun MX1_PAD_CSI_PIXCLK = PAD_ID(PA, 14),
36*4882a593Smuzhiyun MX1_PAD_I2C_SDA = PAD_ID(PA, 15),
37*4882a593Smuzhiyun MX1_PAD_I2C_SCL = PAD_ID(PA, 16),
38*4882a593Smuzhiyun MX1_PAD_DTACK = PAD_ID(PA, 17),
39*4882a593Smuzhiyun MX1_PAD_BCLK = PAD_ID(PA, 18),
40*4882a593Smuzhiyun MX1_PAD_LBA = PAD_ID(PA, 19),
41*4882a593Smuzhiyun MX1_PAD_ECB = PAD_ID(PA, 20),
42*4882a593Smuzhiyun MX1_PAD_A0 = PAD_ID(PA, 21),
43*4882a593Smuzhiyun MX1_PAD_CS4 = PAD_ID(PA, 22),
44*4882a593Smuzhiyun MX1_PAD_CS5 = PAD_ID(PA, 23),
45*4882a593Smuzhiyun MX1_PAD_A16 = PAD_ID(PA, 24),
46*4882a593Smuzhiyun MX1_PAD_A17 = PAD_ID(PA, 25),
47*4882a593Smuzhiyun MX1_PAD_A18 = PAD_ID(PA, 26),
48*4882a593Smuzhiyun MX1_PAD_A19 = PAD_ID(PA, 27),
49*4882a593Smuzhiyun MX1_PAD_A20 = PAD_ID(PA, 28),
50*4882a593Smuzhiyun MX1_PAD_A21 = PAD_ID(PA, 29),
51*4882a593Smuzhiyun MX1_PAD_A22 = PAD_ID(PA, 30),
52*4882a593Smuzhiyun MX1_PAD_A23 = PAD_ID(PA, 31),
53*4882a593Smuzhiyun MX1_PAD_SD_DAT0 = PAD_ID(PB, 8),
54*4882a593Smuzhiyun MX1_PAD_SD_DAT1 = PAD_ID(PB, 9),
55*4882a593Smuzhiyun MX1_PAD_SD_DAT2 = PAD_ID(PB, 10),
56*4882a593Smuzhiyun MX1_PAD_SD_DAT3 = PAD_ID(PB, 11),
57*4882a593Smuzhiyun MX1_PAD_SD_SCLK = PAD_ID(PB, 12),
58*4882a593Smuzhiyun MX1_PAD_SD_CMD = PAD_ID(PB, 13),
59*4882a593Smuzhiyun MX1_PAD_SIM_SVEN = PAD_ID(PB, 14),
60*4882a593Smuzhiyun MX1_PAD_SIM_PD = PAD_ID(PB, 15),
61*4882a593Smuzhiyun MX1_PAD_SIM_TX = PAD_ID(PB, 16),
62*4882a593Smuzhiyun MX1_PAD_SIM_RX = PAD_ID(PB, 17),
63*4882a593Smuzhiyun MX1_PAD_SIM_RST = PAD_ID(PB, 18),
64*4882a593Smuzhiyun MX1_PAD_SIM_CLK = PAD_ID(PB, 19),
65*4882a593Smuzhiyun MX1_PAD_USBD_AFE = PAD_ID(PB, 20),
66*4882a593Smuzhiyun MX1_PAD_USBD_OE = PAD_ID(PB, 21),
67*4882a593Smuzhiyun MX1_PAD_USBD_RCV = PAD_ID(PB, 22),
68*4882a593Smuzhiyun MX1_PAD_USBD_SUSPND = PAD_ID(PB, 23),
69*4882a593Smuzhiyun MX1_PAD_USBD_VP = PAD_ID(PB, 24),
70*4882a593Smuzhiyun MX1_PAD_USBD_VM = PAD_ID(PB, 25),
71*4882a593Smuzhiyun MX1_PAD_USBD_VPO = PAD_ID(PB, 26),
72*4882a593Smuzhiyun MX1_PAD_USBD_VMO = PAD_ID(PB, 27),
73*4882a593Smuzhiyun MX1_PAD_UART2_CTS = PAD_ID(PB, 28),
74*4882a593Smuzhiyun MX1_PAD_UART2_RTS = PAD_ID(PB, 29),
75*4882a593Smuzhiyun MX1_PAD_UART2_TXD = PAD_ID(PB, 30),
76*4882a593Smuzhiyun MX1_PAD_UART2_RXD = PAD_ID(PB, 31),
77*4882a593Smuzhiyun MX1_PAD_SSI_RXFS = PAD_ID(PC, 3),
78*4882a593Smuzhiyun MX1_PAD_SSI_RXCLK = PAD_ID(PC, 4),
79*4882a593Smuzhiyun MX1_PAD_SSI_RXDAT = PAD_ID(PC, 5),
80*4882a593Smuzhiyun MX1_PAD_SSI_TXDAT = PAD_ID(PC, 6),
81*4882a593Smuzhiyun MX1_PAD_SSI_TXFS = PAD_ID(PC, 7),
82*4882a593Smuzhiyun MX1_PAD_SSI_TXCLK = PAD_ID(PC, 8),
83*4882a593Smuzhiyun MX1_PAD_UART1_CTS = PAD_ID(PC, 9),
84*4882a593Smuzhiyun MX1_PAD_UART1_RTS = PAD_ID(PC, 10),
85*4882a593Smuzhiyun MX1_PAD_UART1_TXD = PAD_ID(PC, 11),
86*4882a593Smuzhiyun MX1_PAD_UART1_RXD = PAD_ID(PC, 12),
87*4882a593Smuzhiyun MX1_PAD_SPI1_RDY = PAD_ID(PC, 13),
88*4882a593Smuzhiyun MX1_PAD_SPI1_SCLK = PAD_ID(PC, 14),
89*4882a593Smuzhiyun MX1_PAD_SPI1_SS = PAD_ID(PC, 15),
90*4882a593Smuzhiyun MX1_PAD_SPI1_MISO = PAD_ID(PC, 16),
91*4882a593Smuzhiyun MX1_PAD_SPI1_MOSI = PAD_ID(PC, 17),
92*4882a593Smuzhiyun MX1_PAD_BT13 = PAD_ID(PC, 19),
93*4882a593Smuzhiyun MX1_PAD_BT12 = PAD_ID(PC, 20),
94*4882a593Smuzhiyun MX1_PAD_BT11 = PAD_ID(PC, 21),
95*4882a593Smuzhiyun MX1_PAD_BT10 = PAD_ID(PC, 22),
96*4882a593Smuzhiyun MX1_PAD_BT9 = PAD_ID(PC, 23),
97*4882a593Smuzhiyun MX1_PAD_BT8 = PAD_ID(PC, 24),
98*4882a593Smuzhiyun MX1_PAD_BT7 = PAD_ID(PC, 25),
99*4882a593Smuzhiyun MX1_PAD_BT6 = PAD_ID(PC, 26),
100*4882a593Smuzhiyun MX1_PAD_BT5 = PAD_ID(PC, 27),
101*4882a593Smuzhiyun MX1_PAD_BT4 = PAD_ID(PC, 28),
102*4882a593Smuzhiyun MX1_PAD_BT3 = PAD_ID(PC, 29),
103*4882a593Smuzhiyun MX1_PAD_BT2 = PAD_ID(PC, 30),
104*4882a593Smuzhiyun MX1_PAD_BT1 = PAD_ID(PC, 31),
105*4882a593Smuzhiyun MX1_PAD_LSCLK = PAD_ID(PD, 6),
106*4882a593Smuzhiyun MX1_PAD_REV = PAD_ID(PD, 7),
107*4882a593Smuzhiyun MX1_PAD_CLS = PAD_ID(PD, 8),
108*4882a593Smuzhiyun MX1_PAD_PS = PAD_ID(PD, 9),
109*4882a593Smuzhiyun MX1_PAD_SPL_SPR = PAD_ID(PD, 10),
110*4882a593Smuzhiyun MX1_PAD_CONTRAST = PAD_ID(PD, 11),
111*4882a593Smuzhiyun MX1_PAD_ACD_OE = PAD_ID(PD, 12),
112*4882a593Smuzhiyun MX1_PAD_LP_HSYNC = PAD_ID(PD, 13),
113*4882a593Smuzhiyun MX1_PAD_FLM_VSYNC = PAD_ID(PD, 14),
114*4882a593Smuzhiyun MX1_PAD_LD0 = PAD_ID(PD, 15),
115*4882a593Smuzhiyun MX1_PAD_LD1 = PAD_ID(PD, 16),
116*4882a593Smuzhiyun MX1_PAD_LD2 = PAD_ID(PD, 17),
117*4882a593Smuzhiyun MX1_PAD_LD3 = PAD_ID(PD, 18),
118*4882a593Smuzhiyun MX1_PAD_LD4 = PAD_ID(PD, 19),
119*4882a593Smuzhiyun MX1_PAD_LD5 = PAD_ID(PD, 20),
120*4882a593Smuzhiyun MX1_PAD_LD6 = PAD_ID(PD, 21),
121*4882a593Smuzhiyun MX1_PAD_LD7 = PAD_ID(PD, 22),
122*4882a593Smuzhiyun MX1_PAD_LD8 = PAD_ID(PD, 23),
123*4882a593Smuzhiyun MX1_PAD_LD9 = PAD_ID(PD, 24),
124*4882a593Smuzhiyun MX1_PAD_LD10 = PAD_ID(PD, 25),
125*4882a593Smuzhiyun MX1_PAD_LD11 = PAD_ID(PD, 26),
126*4882a593Smuzhiyun MX1_PAD_LD12 = PAD_ID(PD, 27),
127*4882a593Smuzhiyun MX1_PAD_LD13 = PAD_ID(PD, 28),
128*4882a593Smuzhiyun MX1_PAD_LD14 = PAD_ID(PD, 29),
129*4882a593Smuzhiyun MX1_PAD_LD15 = PAD_ID(PD, 30),
130*4882a593Smuzhiyun MX1_PAD_TMR2OUT = PAD_ID(PD, 31),
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* Pad names for the pinmux subsystem */
134*4882a593Smuzhiyun static const struct pinctrl_pin_desc imx1_pinctrl_pads[] = {
135*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_A24),
136*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_TIN),
137*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_PWMO),
138*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CSI_MCLK),
139*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CSI_D0),
140*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CSI_D1),
141*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CSI_D2),
142*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CSI_D3),
143*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CSI_D4),
144*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CSI_D5),
145*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CSI_D6),
146*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CSI_D7),
147*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CSI_VSYNC),
148*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CSI_HSYNC),
149*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CSI_PIXCLK),
150*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_I2C_SDA),
151*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_I2C_SCL),
152*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_DTACK),
153*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_BCLK),
154*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LBA),
155*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_ECB),
156*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_A0),
157*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CS4),
158*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CS5),
159*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_A16),
160*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_A17),
161*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_A18),
162*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_A19),
163*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_A20),
164*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_A21),
165*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_A22),
166*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_A23),
167*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SD_DAT0),
168*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SD_DAT1),
169*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SD_DAT2),
170*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SD_DAT3),
171*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SD_SCLK),
172*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SD_CMD),
173*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SIM_SVEN),
174*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SIM_PD),
175*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SIM_TX),
176*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SIM_RX),
177*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SIM_CLK),
178*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_USBD_AFE),
179*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_USBD_OE),
180*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_USBD_RCV),
181*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_USBD_SUSPND),
182*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_USBD_VP),
183*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_USBD_VM),
184*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_USBD_VPO),
185*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_USBD_VMO),
186*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_UART2_CTS),
187*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_UART2_RTS),
188*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_UART2_TXD),
189*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_UART2_RXD),
190*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SSI_RXFS),
191*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SSI_RXCLK),
192*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SSI_RXDAT),
193*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SSI_TXDAT),
194*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SSI_TXFS),
195*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SSI_TXCLK),
196*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_UART1_CTS),
197*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_UART1_RTS),
198*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_UART1_TXD),
199*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_UART1_RXD),
200*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SPI1_RDY),
201*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SPI1_SCLK),
202*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SPI1_SS),
203*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SPI1_MISO),
204*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SPI1_MOSI),
205*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_BT13),
206*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_BT12),
207*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_BT11),
208*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_BT10),
209*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_BT9),
210*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_BT8),
211*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_BT7),
212*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_BT6),
213*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_BT5),
214*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_BT4),
215*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_BT3),
216*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_BT2),
217*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_BT1),
218*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LSCLK),
219*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_REV),
220*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CLS),
221*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_PS),
222*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_SPL_SPR),
223*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_CONTRAST),
224*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_ACD_OE),
225*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LP_HSYNC),
226*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_FLM_VSYNC),
227*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD0),
228*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD1),
229*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD2),
230*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD3),
231*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD4),
232*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD5),
233*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD6),
234*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD7),
235*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD8),
236*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD9),
237*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD10),
238*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD11),
239*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD12),
240*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD13),
241*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD14),
242*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_LD15),
243*4882a593Smuzhiyun IMX_PINCTRL_PIN(MX1_PAD_TMR2OUT),
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun static struct imx1_pinctrl_soc_info imx1_pinctrl_info = {
247*4882a593Smuzhiyun .pins = imx1_pinctrl_pads,
248*4882a593Smuzhiyun .npins = ARRAY_SIZE(imx1_pinctrl_pads),
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
imx1_pinctrl_probe(struct platform_device * pdev)251*4882a593Smuzhiyun static int __init imx1_pinctrl_probe(struct platform_device *pdev)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun return imx1_pinctrl_core_probe(pdev, &imx1_pinctrl_info);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun static const struct of_device_id imx1_pinctrl_of_match[] = {
257*4882a593Smuzhiyun { .compatible = "fsl,imx1-iomuxc", },
258*4882a593Smuzhiyun { }
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static struct platform_driver imx1_pinctrl_driver = {
262*4882a593Smuzhiyun .driver = {
263*4882a593Smuzhiyun .name = "imx1-pinctrl",
264*4882a593Smuzhiyun .of_match_table = imx1_pinctrl_of_match,
265*4882a593Smuzhiyun },
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun builtin_platform_driver_probe(imx1_pinctrl_driver, imx1_pinctrl_probe);
268