1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Core driver for the imx pin controller in imx1/21/27
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2013 Pengutronix
6*4882a593Smuzhiyun // Author: Markus Pargmann <mpa@pengutronix.de>
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun // Based on pinctrl-imx.c:
9*4882a593Smuzhiyun // Author: Dong Aisheng <dong.aisheng@linaro.org>
10*4882a593Smuzhiyun // Copyright (C) 2012 Freescale Semiconductor, Inc.
11*4882a593Smuzhiyun // Copyright (C) 2012 Linaro Ltd.
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/bitops.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "../core.h"
26*4882a593Smuzhiyun #include "pinctrl-imx1.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct imx1_pinctrl {
29*4882a593Smuzhiyun struct device *dev;
30*4882a593Smuzhiyun struct pinctrl_dev *pctl;
31*4882a593Smuzhiyun void __iomem *base;
32*4882a593Smuzhiyun const struct imx1_pinctrl_soc_info *info;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun * MX1 register offsets
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define MX1_DDIR 0x00
40*4882a593Smuzhiyun #define MX1_OCR 0x04
41*4882a593Smuzhiyun #define MX1_ICONFA 0x0c
42*4882a593Smuzhiyun #define MX1_ICONFB 0x14
43*4882a593Smuzhiyun #define MX1_GIUS 0x20
44*4882a593Smuzhiyun #define MX1_GPR 0x38
45*4882a593Smuzhiyun #define MX1_PUEN 0x40
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define MX1_PORT_STRIDE 0x100
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * MUX_ID format defines
52*4882a593Smuzhiyun */
53*4882a593Smuzhiyun #define MX1_MUX_FUNCTION(val) (BIT(0) & val)
54*4882a593Smuzhiyun #define MX1_MUX_GPIO(val) ((BIT(1) & val) >> 1)
55*4882a593Smuzhiyun #define MX1_MUX_DIR(val) ((BIT(2) & val) >> 2)
56*4882a593Smuzhiyun #define MX1_MUX_OCONF(val) (((BIT(4) | BIT(5)) & val) >> 4)
57*4882a593Smuzhiyun #define MX1_MUX_ICONFA(val) (((BIT(8) | BIT(9)) & val) >> 8)
58*4882a593Smuzhiyun #define MX1_MUX_ICONFB(val) (((BIT(10) | BIT(11)) & val) >> 10)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * IMX1 IOMUXC manages the pins based on ports. Each port has 32 pins. IOMUX
63*4882a593Smuzhiyun * control registers are separated into function, output configuration, input
64*4882a593Smuzhiyun * configuration A, input configuration B, GPIO in use and data direction.
65*4882a593Smuzhiyun *
66*4882a593Smuzhiyun * Those controls that are represented by 1 bit have a direct mapping between
67*4882a593Smuzhiyun * bit position and pin id. If they are represented by 2 bit, the lower 16 pins
68*4882a593Smuzhiyun * are in the first register and the upper 16 pins in the second (next)
69*4882a593Smuzhiyun * register. pin_id is stored in bit (pin_id%16)*2 and the bit above.
70*4882a593Smuzhiyun */
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun * Calculates the register offset from a pin_id
74*4882a593Smuzhiyun */
imx1_mem(struct imx1_pinctrl * ipctl,unsigned int pin_id)75*4882a593Smuzhiyun static void __iomem *imx1_mem(struct imx1_pinctrl *ipctl, unsigned int pin_id)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun unsigned int port = pin_id / 32;
78*4882a593Smuzhiyun return ipctl->base + port * MX1_PORT_STRIDE;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun * Write to a register with 2 bits per pin. The function will automatically
83*4882a593Smuzhiyun * use the next register if the pin is managed in the second register.
84*4882a593Smuzhiyun */
imx1_write_2bit(struct imx1_pinctrl * ipctl,unsigned int pin_id,u32 value,u32 reg_offset)85*4882a593Smuzhiyun static void imx1_write_2bit(struct imx1_pinctrl *ipctl, unsigned int pin_id,
86*4882a593Smuzhiyun u32 value, u32 reg_offset)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun void __iomem *reg = imx1_mem(ipctl, pin_id) + reg_offset;
89*4882a593Smuzhiyun int offset = (pin_id % 16) * 2; /* offset, regardless of register used */
90*4882a593Smuzhiyun int mask = ~(0x3 << offset); /* Mask for 2 bits at offset */
91*4882a593Smuzhiyun u32 old_val;
92*4882a593Smuzhiyun u32 new_val;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* Use the next register if the pin's port pin number is >=16 */
95*4882a593Smuzhiyun if (pin_id % 32 >= 16)
96*4882a593Smuzhiyun reg += 0x04;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun dev_dbg(ipctl->dev, "write: register 0x%p offset %d value 0x%x\n",
99*4882a593Smuzhiyun reg, offset, value);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Get current state of pins */
102*4882a593Smuzhiyun old_val = readl(reg);
103*4882a593Smuzhiyun old_val &= mask;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun new_val = value & 0x3; /* Make sure value is really 2 bit */
106*4882a593Smuzhiyun new_val <<= offset;
107*4882a593Smuzhiyun new_val |= old_val;/* Set new state for pin_id */
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun writel(new_val, reg);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
imx1_write_bit(struct imx1_pinctrl * ipctl,unsigned int pin_id,u32 value,u32 reg_offset)112*4882a593Smuzhiyun static void imx1_write_bit(struct imx1_pinctrl *ipctl, unsigned int pin_id,
113*4882a593Smuzhiyun u32 value, u32 reg_offset)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun void __iomem *reg = imx1_mem(ipctl, pin_id) + reg_offset;
116*4882a593Smuzhiyun int offset = pin_id % 32;
117*4882a593Smuzhiyun int mask = ~BIT_MASK(offset);
118*4882a593Smuzhiyun u32 old_val;
119*4882a593Smuzhiyun u32 new_val;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* Get current state of pins */
122*4882a593Smuzhiyun old_val = readl(reg);
123*4882a593Smuzhiyun old_val &= mask;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun new_val = value & 0x1; /* Make sure value is really 1 bit */
126*4882a593Smuzhiyun new_val <<= offset;
127*4882a593Smuzhiyun new_val |= old_val;/* Set new state for pin_id */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun writel(new_val, reg);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
imx1_read_2bit(struct imx1_pinctrl * ipctl,unsigned int pin_id,u32 reg_offset)132*4882a593Smuzhiyun static int imx1_read_2bit(struct imx1_pinctrl *ipctl, unsigned int pin_id,
133*4882a593Smuzhiyun u32 reg_offset)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun void __iomem *reg = imx1_mem(ipctl, pin_id) + reg_offset;
136*4882a593Smuzhiyun int offset = (pin_id % 16) * 2;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Use the next register if the pin's port pin number is >=16 */
139*4882a593Smuzhiyun if (pin_id % 32 >= 16)
140*4882a593Smuzhiyun reg += 0x04;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return (readl(reg) & (BIT(offset) | BIT(offset+1))) >> offset;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
imx1_read_bit(struct imx1_pinctrl * ipctl,unsigned int pin_id,u32 reg_offset)145*4882a593Smuzhiyun static int imx1_read_bit(struct imx1_pinctrl *ipctl, unsigned int pin_id,
146*4882a593Smuzhiyun u32 reg_offset)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun void __iomem *reg = imx1_mem(ipctl, pin_id) + reg_offset;
149*4882a593Smuzhiyun int offset = pin_id % 32;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return !!(readl(reg) & BIT(offset));
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
imx1_pinctrl_find_group_by_name(const struct imx1_pinctrl_soc_info * info,const char * name)154*4882a593Smuzhiyun static inline const struct imx1_pin_group *imx1_pinctrl_find_group_by_name(
155*4882a593Smuzhiyun const struct imx1_pinctrl_soc_info *info,
156*4882a593Smuzhiyun const char *name)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun const struct imx1_pin_group *grp = NULL;
159*4882a593Smuzhiyun int i;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun for (i = 0; i < info->ngroups; i++) {
162*4882a593Smuzhiyun if (!strcmp(info->groups[i].name, name)) {
163*4882a593Smuzhiyun grp = &info->groups[i];
164*4882a593Smuzhiyun break;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return grp;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
imx1_get_groups_count(struct pinctrl_dev * pctldev)171*4882a593Smuzhiyun static int imx1_get_groups_count(struct pinctrl_dev *pctldev)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
174*4882a593Smuzhiyun const struct imx1_pinctrl_soc_info *info = ipctl->info;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return info->ngroups;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
imx1_get_group_name(struct pinctrl_dev * pctldev,unsigned selector)179*4882a593Smuzhiyun static const char *imx1_get_group_name(struct pinctrl_dev *pctldev,
180*4882a593Smuzhiyun unsigned selector)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
183*4882a593Smuzhiyun const struct imx1_pinctrl_soc_info *info = ipctl->info;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return info->groups[selector].name;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
imx1_get_group_pins(struct pinctrl_dev * pctldev,unsigned selector,const unsigned int ** pins,unsigned * npins)188*4882a593Smuzhiyun static int imx1_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
189*4882a593Smuzhiyun const unsigned int **pins,
190*4882a593Smuzhiyun unsigned *npins)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
193*4882a593Smuzhiyun const struct imx1_pinctrl_soc_info *info = ipctl->info;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (selector >= info->ngroups)
196*4882a593Smuzhiyun return -EINVAL;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun *pins = info->groups[selector].pin_ids;
199*4882a593Smuzhiyun *npins = info->groups[selector].npins;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
imx1_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)204*4882a593Smuzhiyun static void imx1_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
205*4882a593Smuzhiyun unsigned offset)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun seq_printf(s, "GPIO %d, function %d, direction %d, oconf %d, iconfa %d, iconfb %d",
210*4882a593Smuzhiyun imx1_read_bit(ipctl, offset, MX1_GIUS),
211*4882a593Smuzhiyun imx1_read_bit(ipctl, offset, MX1_GPR),
212*4882a593Smuzhiyun imx1_read_bit(ipctl, offset, MX1_DDIR),
213*4882a593Smuzhiyun imx1_read_2bit(ipctl, offset, MX1_OCR),
214*4882a593Smuzhiyun imx1_read_2bit(ipctl, offset, MX1_ICONFA),
215*4882a593Smuzhiyun imx1_read_2bit(ipctl, offset, MX1_ICONFB));
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
imx1_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned * num_maps)218*4882a593Smuzhiyun static int imx1_dt_node_to_map(struct pinctrl_dev *pctldev,
219*4882a593Smuzhiyun struct device_node *np,
220*4882a593Smuzhiyun struct pinctrl_map **map, unsigned *num_maps)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
223*4882a593Smuzhiyun const struct imx1_pinctrl_soc_info *info = ipctl->info;
224*4882a593Smuzhiyun const struct imx1_pin_group *grp;
225*4882a593Smuzhiyun struct pinctrl_map *new_map;
226*4882a593Smuzhiyun struct device_node *parent;
227*4882a593Smuzhiyun int map_num = 1;
228*4882a593Smuzhiyun int i, j;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun * first find the group of this node and check if we need create
232*4882a593Smuzhiyun * config maps for pins
233*4882a593Smuzhiyun */
234*4882a593Smuzhiyun grp = imx1_pinctrl_find_group_by_name(info, np->name);
235*4882a593Smuzhiyun if (!grp) {
236*4882a593Smuzhiyun dev_err(info->dev, "unable to find group for node %pOFn\n",
237*4882a593Smuzhiyun np);
238*4882a593Smuzhiyun return -EINVAL;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun for (i = 0; i < grp->npins; i++)
242*4882a593Smuzhiyun map_num++;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun new_map = kmalloc_array(map_num, sizeof(struct pinctrl_map),
245*4882a593Smuzhiyun GFP_KERNEL);
246*4882a593Smuzhiyun if (!new_map)
247*4882a593Smuzhiyun return -ENOMEM;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun *map = new_map;
250*4882a593Smuzhiyun *num_maps = map_num;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* create mux map */
253*4882a593Smuzhiyun parent = of_get_parent(np);
254*4882a593Smuzhiyun if (!parent) {
255*4882a593Smuzhiyun kfree(new_map);
256*4882a593Smuzhiyun return -EINVAL;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
259*4882a593Smuzhiyun new_map[0].data.mux.function = parent->name;
260*4882a593Smuzhiyun new_map[0].data.mux.group = np->name;
261*4882a593Smuzhiyun of_node_put(parent);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* create config map */
264*4882a593Smuzhiyun new_map++;
265*4882a593Smuzhiyun for (i = j = 0; i < grp->npins; i++) {
266*4882a593Smuzhiyun new_map[j].type = PIN_MAP_TYPE_CONFIGS_PIN;
267*4882a593Smuzhiyun new_map[j].data.configs.group_or_pin =
268*4882a593Smuzhiyun pin_get_name(pctldev, grp->pins[i].pin_id);
269*4882a593Smuzhiyun new_map[j].data.configs.configs = &grp->pins[i].config;
270*4882a593Smuzhiyun new_map[j].data.configs.num_configs = 1;
271*4882a593Smuzhiyun j++;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
275*4882a593Smuzhiyun (*map)->data.mux.function, (*map)->data.mux.group, map_num);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
imx1_dt_free_map(struct pinctrl_dev * pctldev,struct pinctrl_map * map,unsigned num_maps)280*4882a593Smuzhiyun static void imx1_dt_free_map(struct pinctrl_dev *pctldev,
281*4882a593Smuzhiyun struct pinctrl_map *map, unsigned num_maps)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun kfree(map);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun static const struct pinctrl_ops imx1_pctrl_ops = {
287*4882a593Smuzhiyun .get_groups_count = imx1_get_groups_count,
288*4882a593Smuzhiyun .get_group_name = imx1_get_group_name,
289*4882a593Smuzhiyun .get_group_pins = imx1_get_group_pins,
290*4882a593Smuzhiyun .pin_dbg_show = imx1_pin_dbg_show,
291*4882a593Smuzhiyun .dt_node_to_map = imx1_dt_node_to_map,
292*4882a593Smuzhiyun .dt_free_map = imx1_dt_free_map,
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun
imx1_pmx_set(struct pinctrl_dev * pctldev,unsigned selector,unsigned group)295*4882a593Smuzhiyun static int imx1_pmx_set(struct pinctrl_dev *pctldev, unsigned selector,
296*4882a593Smuzhiyun unsigned group)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
299*4882a593Smuzhiyun const struct imx1_pinctrl_soc_info *info = ipctl->info;
300*4882a593Smuzhiyun const struct imx1_pin *pins;
301*4882a593Smuzhiyun unsigned int npins;
302*4882a593Smuzhiyun int i;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /*
305*4882a593Smuzhiyun * Configure the mux mode for each pin in the group for a specific
306*4882a593Smuzhiyun * function.
307*4882a593Smuzhiyun */
308*4882a593Smuzhiyun pins = info->groups[group].pins;
309*4882a593Smuzhiyun npins = info->groups[group].npins;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun WARN_ON(!pins || !npins);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun dev_dbg(ipctl->dev, "enable function %s group %s\n",
314*4882a593Smuzhiyun info->functions[selector].name, info->groups[group].name);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun for (i = 0; i < npins; i++) {
317*4882a593Smuzhiyun unsigned int mux = pins[i].mux_id;
318*4882a593Smuzhiyun unsigned int pin_id = pins[i].pin_id;
319*4882a593Smuzhiyun unsigned int afunction = MX1_MUX_FUNCTION(mux);
320*4882a593Smuzhiyun unsigned int gpio_in_use = MX1_MUX_GPIO(mux);
321*4882a593Smuzhiyun unsigned int direction = MX1_MUX_DIR(mux);
322*4882a593Smuzhiyun unsigned int gpio_oconf = MX1_MUX_OCONF(mux);
323*4882a593Smuzhiyun unsigned int gpio_iconfa = MX1_MUX_ICONFA(mux);
324*4882a593Smuzhiyun unsigned int gpio_iconfb = MX1_MUX_ICONFB(mux);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun dev_dbg(pctldev->dev, "%s, pin 0x%x, function %d, gpio %d, direction %d, oconf %d, iconfa %d, iconfb %d\n",
327*4882a593Smuzhiyun __func__, pin_id, afunction, gpio_in_use,
328*4882a593Smuzhiyun direction, gpio_oconf, gpio_iconfa,
329*4882a593Smuzhiyun gpio_iconfb);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun imx1_write_bit(ipctl, pin_id, gpio_in_use, MX1_GIUS);
332*4882a593Smuzhiyun imx1_write_bit(ipctl, pin_id, direction, MX1_DDIR);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (gpio_in_use) {
335*4882a593Smuzhiyun imx1_write_2bit(ipctl, pin_id, gpio_oconf, MX1_OCR);
336*4882a593Smuzhiyun imx1_write_2bit(ipctl, pin_id, gpio_iconfa,
337*4882a593Smuzhiyun MX1_ICONFA);
338*4882a593Smuzhiyun imx1_write_2bit(ipctl, pin_id, gpio_iconfb,
339*4882a593Smuzhiyun MX1_ICONFB);
340*4882a593Smuzhiyun } else {
341*4882a593Smuzhiyun imx1_write_bit(ipctl, pin_id, afunction, MX1_GPR);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
imx1_pmx_get_funcs_count(struct pinctrl_dev * pctldev)348*4882a593Smuzhiyun static int imx1_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
351*4882a593Smuzhiyun const struct imx1_pinctrl_soc_info *info = ipctl->info;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun return info->nfunctions;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
imx1_pmx_get_func_name(struct pinctrl_dev * pctldev,unsigned selector)356*4882a593Smuzhiyun static const char *imx1_pmx_get_func_name(struct pinctrl_dev *pctldev,
357*4882a593Smuzhiyun unsigned selector)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
360*4882a593Smuzhiyun const struct imx1_pinctrl_soc_info *info = ipctl->info;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun return info->functions[selector].name;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
imx1_pmx_get_groups(struct pinctrl_dev * pctldev,unsigned selector,const char * const ** groups,unsigned * const num_groups)365*4882a593Smuzhiyun static int imx1_pmx_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
366*4882a593Smuzhiyun const char * const **groups,
367*4882a593Smuzhiyun unsigned * const num_groups)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
370*4882a593Smuzhiyun const struct imx1_pinctrl_soc_info *info = ipctl->info;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun *groups = info->functions[selector].groups;
373*4882a593Smuzhiyun *num_groups = info->functions[selector].num_groups;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun return 0;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun static const struct pinmux_ops imx1_pmx_ops = {
379*4882a593Smuzhiyun .get_functions_count = imx1_pmx_get_funcs_count,
380*4882a593Smuzhiyun .get_function_name = imx1_pmx_get_func_name,
381*4882a593Smuzhiyun .get_function_groups = imx1_pmx_get_groups,
382*4882a593Smuzhiyun .set_mux = imx1_pmx_set,
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun
imx1_pinconf_get(struct pinctrl_dev * pctldev,unsigned pin_id,unsigned long * config)385*4882a593Smuzhiyun static int imx1_pinconf_get(struct pinctrl_dev *pctldev,
386*4882a593Smuzhiyun unsigned pin_id, unsigned long *config)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun *config = imx1_read_bit(ipctl, pin_id, MX1_PUEN);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
imx1_pinconf_set(struct pinctrl_dev * pctldev,unsigned pin_id,unsigned long * configs,unsigned num_configs)395*4882a593Smuzhiyun static int imx1_pinconf_set(struct pinctrl_dev *pctldev,
396*4882a593Smuzhiyun unsigned pin_id, unsigned long *configs,
397*4882a593Smuzhiyun unsigned num_configs)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
400*4882a593Smuzhiyun int i;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun for (i = 0; i != num_configs; ++i) {
403*4882a593Smuzhiyun imx1_write_bit(ipctl, pin_id, configs[i] & 0x01, MX1_PUEN);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun dev_dbg(ipctl->dev, "pinconf set pullup pin %s\n",
406*4882a593Smuzhiyun pin_desc_get(pctldev, pin_id)->name);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return 0;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
imx1_pinconf_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned pin_id)412*4882a593Smuzhiyun static void imx1_pinconf_dbg_show(struct pinctrl_dev *pctldev,
413*4882a593Smuzhiyun struct seq_file *s, unsigned pin_id)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun unsigned long config;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun imx1_pinconf_get(pctldev, pin_id, &config);
418*4882a593Smuzhiyun seq_printf(s, "0x%lx", config);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
imx1_pinconf_group_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned group)421*4882a593Smuzhiyun static void imx1_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
422*4882a593Smuzhiyun struct seq_file *s, unsigned group)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
425*4882a593Smuzhiyun const struct imx1_pinctrl_soc_info *info = ipctl->info;
426*4882a593Smuzhiyun struct imx1_pin_group *grp;
427*4882a593Smuzhiyun unsigned long config;
428*4882a593Smuzhiyun const char *name;
429*4882a593Smuzhiyun int i, ret;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (group >= info->ngroups)
432*4882a593Smuzhiyun return;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun seq_puts(s, "\n");
435*4882a593Smuzhiyun grp = &info->groups[group];
436*4882a593Smuzhiyun for (i = 0; i < grp->npins; i++) {
437*4882a593Smuzhiyun name = pin_get_name(pctldev, grp->pins[i].pin_id);
438*4882a593Smuzhiyun ret = imx1_pinconf_get(pctldev, grp->pins[i].pin_id, &config);
439*4882a593Smuzhiyun if (ret)
440*4882a593Smuzhiyun return;
441*4882a593Smuzhiyun seq_printf(s, "%s: 0x%lx", name, config);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun static const struct pinconf_ops imx1_pinconf_ops = {
446*4882a593Smuzhiyun .pin_config_get = imx1_pinconf_get,
447*4882a593Smuzhiyun .pin_config_set = imx1_pinconf_set,
448*4882a593Smuzhiyun .pin_config_dbg_show = imx1_pinconf_dbg_show,
449*4882a593Smuzhiyun .pin_config_group_dbg_show = imx1_pinconf_group_dbg_show,
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun static struct pinctrl_desc imx1_pinctrl_desc = {
453*4882a593Smuzhiyun .pctlops = &imx1_pctrl_ops,
454*4882a593Smuzhiyun .pmxops = &imx1_pmx_ops,
455*4882a593Smuzhiyun .confops = &imx1_pinconf_ops,
456*4882a593Smuzhiyun .owner = THIS_MODULE,
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun
imx1_pinctrl_parse_groups(struct device_node * np,struct imx1_pin_group * grp,struct imx1_pinctrl_soc_info * info,u32 index)459*4882a593Smuzhiyun static int imx1_pinctrl_parse_groups(struct device_node *np,
460*4882a593Smuzhiyun struct imx1_pin_group *grp,
461*4882a593Smuzhiyun struct imx1_pinctrl_soc_info *info,
462*4882a593Smuzhiyun u32 index)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun int size;
465*4882a593Smuzhiyun const __be32 *list;
466*4882a593Smuzhiyun int i;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun dev_dbg(info->dev, "group(%d): %pOFn\n", index, np);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /* Initialise group */
471*4882a593Smuzhiyun grp->name = np->name;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /*
474*4882a593Smuzhiyun * the binding format is fsl,pins = <PIN MUX_ID CONFIG>
475*4882a593Smuzhiyun */
476*4882a593Smuzhiyun list = of_get_property(np, "fsl,pins", &size);
477*4882a593Smuzhiyun /* we do not check return since it's safe node passed down */
478*4882a593Smuzhiyun if (!size || size % 12) {
479*4882a593Smuzhiyun dev_notice(info->dev, "Not a valid fsl,pins property (%pOFn)\n",
480*4882a593Smuzhiyun np);
481*4882a593Smuzhiyun return -EINVAL;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun grp->npins = size / 12;
485*4882a593Smuzhiyun grp->pins = devm_kcalloc(info->dev,
486*4882a593Smuzhiyun grp->npins, sizeof(struct imx1_pin), GFP_KERNEL);
487*4882a593Smuzhiyun grp->pin_ids = devm_kcalloc(info->dev,
488*4882a593Smuzhiyun grp->npins, sizeof(unsigned int), GFP_KERNEL);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun if (!grp->pins || !grp->pin_ids)
491*4882a593Smuzhiyun return -ENOMEM;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun for (i = 0; i < grp->npins; i++) {
494*4882a593Smuzhiyun grp->pins[i].pin_id = be32_to_cpu(*list++);
495*4882a593Smuzhiyun grp->pins[i].mux_id = be32_to_cpu(*list++);
496*4882a593Smuzhiyun grp->pins[i].config = be32_to_cpu(*list++);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun grp->pin_ids[i] = grp->pins[i].pin_id;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun return 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
imx1_pinctrl_parse_functions(struct device_node * np,struct imx1_pinctrl_soc_info * info,u32 index)504*4882a593Smuzhiyun static int imx1_pinctrl_parse_functions(struct device_node *np,
505*4882a593Smuzhiyun struct imx1_pinctrl_soc_info *info,
506*4882a593Smuzhiyun u32 index)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun struct device_node *child;
509*4882a593Smuzhiyun struct imx1_pmx_func *func;
510*4882a593Smuzhiyun struct imx1_pin_group *grp;
511*4882a593Smuzhiyun int ret;
512*4882a593Smuzhiyun static u32 grp_index;
513*4882a593Smuzhiyun u32 i = 0;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun dev_dbg(info->dev, "parse function(%d): %pOFn\n", index, np);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun func = &info->functions[index];
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* Initialise function */
520*4882a593Smuzhiyun func->name = np->name;
521*4882a593Smuzhiyun func->num_groups = of_get_child_count(np);
522*4882a593Smuzhiyun if (func->num_groups == 0)
523*4882a593Smuzhiyun return -EINVAL;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun func->groups = devm_kcalloc(info->dev,
526*4882a593Smuzhiyun func->num_groups, sizeof(char *), GFP_KERNEL);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun if (!func->groups)
529*4882a593Smuzhiyun return -ENOMEM;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun for_each_child_of_node(np, child) {
532*4882a593Smuzhiyun func->groups[i] = child->name;
533*4882a593Smuzhiyun grp = &info->groups[grp_index++];
534*4882a593Smuzhiyun ret = imx1_pinctrl_parse_groups(child, grp, info, i++);
535*4882a593Smuzhiyun if (ret == -ENOMEM) {
536*4882a593Smuzhiyun of_node_put(child);
537*4882a593Smuzhiyun return ret;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun return 0;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
imx1_pinctrl_parse_dt(struct platform_device * pdev,struct imx1_pinctrl * pctl,struct imx1_pinctrl_soc_info * info)544*4882a593Smuzhiyun static int imx1_pinctrl_parse_dt(struct platform_device *pdev,
545*4882a593Smuzhiyun struct imx1_pinctrl *pctl, struct imx1_pinctrl_soc_info *info)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
548*4882a593Smuzhiyun struct device_node *child;
549*4882a593Smuzhiyun int ret;
550*4882a593Smuzhiyun u32 nfuncs = 0;
551*4882a593Smuzhiyun u32 ngroups = 0;
552*4882a593Smuzhiyun u32 ifunc = 0;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if (!np)
555*4882a593Smuzhiyun return -ENODEV;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun for_each_child_of_node(np, child) {
558*4882a593Smuzhiyun ++nfuncs;
559*4882a593Smuzhiyun ngroups += of_get_child_count(child);
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun if (!nfuncs) {
563*4882a593Smuzhiyun dev_err(&pdev->dev, "No pin functions defined\n");
564*4882a593Smuzhiyun return -EINVAL;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun info->nfunctions = nfuncs;
568*4882a593Smuzhiyun info->functions = devm_kcalloc(&pdev->dev,
569*4882a593Smuzhiyun nfuncs, sizeof(struct imx1_pmx_func), GFP_KERNEL);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun info->ngroups = ngroups;
572*4882a593Smuzhiyun info->groups = devm_kcalloc(&pdev->dev,
573*4882a593Smuzhiyun ngroups, sizeof(struct imx1_pin_group), GFP_KERNEL);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun if (!info->functions || !info->groups)
577*4882a593Smuzhiyun return -ENOMEM;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun for_each_child_of_node(np, child) {
580*4882a593Smuzhiyun ret = imx1_pinctrl_parse_functions(child, info, ifunc++);
581*4882a593Smuzhiyun if (ret == -ENOMEM) {
582*4882a593Smuzhiyun of_node_put(child);
583*4882a593Smuzhiyun return -ENOMEM;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun return 0;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
imx1_pinctrl_core_probe(struct platform_device * pdev,struct imx1_pinctrl_soc_info * info)590*4882a593Smuzhiyun int imx1_pinctrl_core_probe(struct platform_device *pdev,
591*4882a593Smuzhiyun struct imx1_pinctrl_soc_info *info)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun struct imx1_pinctrl *ipctl;
594*4882a593Smuzhiyun struct resource *res;
595*4882a593Smuzhiyun struct pinctrl_desc *pctl_desc;
596*4882a593Smuzhiyun int ret;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun if (!info || !info->pins || !info->npins) {
599*4882a593Smuzhiyun dev_err(&pdev->dev, "wrong pinctrl info\n");
600*4882a593Smuzhiyun return -EINVAL;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun info->dev = &pdev->dev;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /* Create state holders etc for this driver */
605*4882a593Smuzhiyun ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL);
606*4882a593Smuzhiyun if (!ipctl)
607*4882a593Smuzhiyun return -ENOMEM;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
610*4882a593Smuzhiyun if (!res)
611*4882a593Smuzhiyun return -ENOENT;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun ipctl->base = devm_ioremap(&pdev->dev, res->start,
614*4882a593Smuzhiyun resource_size(res));
615*4882a593Smuzhiyun if (!ipctl->base)
616*4882a593Smuzhiyun return -ENOMEM;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun pctl_desc = &imx1_pinctrl_desc;
619*4882a593Smuzhiyun pctl_desc->name = dev_name(&pdev->dev);
620*4882a593Smuzhiyun pctl_desc->pins = info->pins;
621*4882a593Smuzhiyun pctl_desc->npins = info->npins;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun ret = imx1_pinctrl_parse_dt(pdev, ipctl, info);
624*4882a593Smuzhiyun if (ret) {
625*4882a593Smuzhiyun dev_err(&pdev->dev, "fail to probe dt properties\n");
626*4882a593Smuzhiyun return ret;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun ipctl->info = info;
630*4882a593Smuzhiyun ipctl->dev = info->dev;
631*4882a593Smuzhiyun platform_set_drvdata(pdev, ipctl);
632*4882a593Smuzhiyun ipctl->pctl = devm_pinctrl_register(&pdev->dev, pctl_desc, ipctl);
633*4882a593Smuzhiyun if (IS_ERR(ipctl->pctl)) {
634*4882a593Smuzhiyun dev_err(&pdev->dev, "could not register IMX pinctrl driver\n");
635*4882a593Smuzhiyun return PTR_ERR(ipctl->pctl);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun ret = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
639*4882a593Smuzhiyun if (ret) {
640*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to populate subdevices\n");
641*4882a593Smuzhiyun return ret;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun dev_info(&pdev->dev, "initialized IMX pinctrl driver\n");
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun return 0;
647*4882a593Smuzhiyun }
648