1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Core driver for the imx pin controller
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2012 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun // Copyright (C) 2012 Linaro Ltd.
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun // Author: Dong Aisheng <dong.aisheng@linaro.org>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/regmap.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "../core.h"
26*4882a593Smuzhiyun #include "../pinconf.h"
27*4882a593Smuzhiyun #include "../pinmux.h"
28*4882a593Smuzhiyun #include "pinctrl-imx.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* The bits in CONFIG cell defined in binding doc*/
31*4882a593Smuzhiyun #define IMX_NO_PAD_CTL 0x80000000 /* no pin config need */
32*4882a593Smuzhiyun #define IMX_PAD_SION 0x40000000 /* set SION */
33*4882a593Smuzhiyun
imx_pinctrl_find_group_by_name(struct pinctrl_dev * pctldev,const char * name)34*4882a593Smuzhiyun static inline const struct group_desc *imx_pinctrl_find_group_by_name(
35*4882a593Smuzhiyun struct pinctrl_dev *pctldev,
36*4882a593Smuzhiyun const char *name)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun const struct group_desc *grp = NULL;
39*4882a593Smuzhiyun int i;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun for (i = 0; i < pctldev->num_groups; i++) {
42*4882a593Smuzhiyun grp = pinctrl_generic_get_group(pctldev, i);
43*4882a593Smuzhiyun if (grp && !strcmp(grp->name, name))
44*4882a593Smuzhiyun break;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun return grp;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
imx_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)50*4882a593Smuzhiyun static void imx_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
51*4882a593Smuzhiyun unsigned offset)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun seq_printf(s, "%s", dev_name(pctldev->dev));
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
imx_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned * num_maps)56*4882a593Smuzhiyun static int imx_dt_node_to_map(struct pinctrl_dev *pctldev,
57*4882a593Smuzhiyun struct device_node *np,
58*4882a593Smuzhiyun struct pinctrl_map **map, unsigned *num_maps)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
61*4882a593Smuzhiyun const struct imx_pinctrl_soc_info *info = ipctl->info;
62*4882a593Smuzhiyun const struct group_desc *grp;
63*4882a593Smuzhiyun struct pinctrl_map *new_map;
64*4882a593Smuzhiyun struct device_node *parent;
65*4882a593Smuzhiyun struct imx_pin *pin;
66*4882a593Smuzhiyun int map_num = 1;
67*4882a593Smuzhiyun int i, j;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun * first find the group of this node and check if we need create
71*4882a593Smuzhiyun * config maps for pins
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun grp = imx_pinctrl_find_group_by_name(pctldev, np->name);
74*4882a593Smuzhiyun if (!grp) {
75*4882a593Smuzhiyun dev_err(ipctl->dev, "unable to find group for node %pOFn\n", np);
76*4882a593Smuzhiyun return -EINVAL;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun if (info->flags & IMX_USE_SCU) {
80*4882a593Smuzhiyun map_num += grp->num_pins;
81*4882a593Smuzhiyun } else {
82*4882a593Smuzhiyun for (i = 0; i < grp->num_pins; i++) {
83*4882a593Smuzhiyun pin = &((struct imx_pin *)(grp->data))[i];
84*4882a593Smuzhiyun if (!(pin->conf.mmio.config & IMX_NO_PAD_CTL))
85*4882a593Smuzhiyun map_num++;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun new_map = kmalloc_array(map_num, sizeof(struct pinctrl_map),
90*4882a593Smuzhiyun GFP_KERNEL);
91*4882a593Smuzhiyun if (!new_map)
92*4882a593Smuzhiyun return -ENOMEM;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun *map = new_map;
95*4882a593Smuzhiyun *num_maps = map_num;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* create mux map */
98*4882a593Smuzhiyun parent = of_get_parent(np);
99*4882a593Smuzhiyun if (!parent) {
100*4882a593Smuzhiyun kfree(new_map);
101*4882a593Smuzhiyun return -EINVAL;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
104*4882a593Smuzhiyun new_map[0].data.mux.function = parent->name;
105*4882a593Smuzhiyun new_map[0].data.mux.group = np->name;
106*4882a593Smuzhiyun of_node_put(parent);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* create config map */
109*4882a593Smuzhiyun new_map++;
110*4882a593Smuzhiyun for (i = j = 0; i < grp->num_pins; i++) {
111*4882a593Smuzhiyun pin = &((struct imx_pin *)(grp->data))[i];
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun * We only create config maps for SCU pads or MMIO pads that
115*4882a593Smuzhiyun * are not using the default config(a.k.a IMX_NO_PAD_CTL)
116*4882a593Smuzhiyun */
117*4882a593Smuzhiyun if (!(info->flags & IMX_USE_SCU) &&
118*4882a593Smuzhiyun (pin->conf.mmio.config & IMX_NO_PAD_CTL))
119*4882a593Smuzhiyun continue;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun new_map[j].type = PIN_MAP_TYPE_CONFIGS_PIN;
122*4882a593Smuzhiyun new_map[j].data.configs.group_or_pin =
123*4882a593Smuzhiyun pin_get_name(pctldev, pin->pin);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if (info->flags & IMX_USE_SCU) {
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun * For SCU case, we set mux and conf together
128*4882a593Smuzhiyun * in one IPC call
129*4882a593Smuzhiyun */
130*4882a593Smuzhiyun new_map[j].data.configs.configs =
131*4882a593Smuzhiyun (unsigned long *)&pin->conf.scu;
132*4882a593Smuzhiyun new_map[j].data.configs.num_configs = 2;
133*4882a593Smuzhiyun } else {
134*4882a593Smuzhiyun new_map[j].data.configs.configs =
135*4882a593Smuzhiyun &pin->conf.mmio.config;
136*4882a593Smuzhiyun new_map[j].data.configs.num_configs = 1;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun j++;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
143*4882a593Smuzhiyun (*map)->data.mux.function, (*map)->data.mux.group, map_num);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
imx_dt_free_map(struct pinctrl_dev * pctldev,struct pinctrl_map * map,unsigned num_maps)148*4882a593Smuzhiyun static void imx_dt_free_map(struct pinctrl_dev *pctldev,
149*4882a593Smuzhiyun struct pinctrl_map *map, unsigned num_maps)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun kfree(map);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static const struct pinctrl_ops imx_pctrl_ops = {
155*4882a593Smuzhiyun .get_groups_count = pinctrl_generic_get_group_count,
156*4882a593Smuzhiyun .get_group_name = pinctrl_generic_get_group_name,
157*4882a593Smuzhiyun .get_group_pins = pinctrl_generic_get_group_pins,
158*4882a593Smuzhiyun .pin_dbg_show = imx_pin_dbg_show,
159*4882a593Smuzhiyun .dt_node_to_map = imx_dt_node_to_map,
160*4882a593Smuzhiyun .dt_free_map = imx_dt_free_map,
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
imx_pmx_set_one_pin_mmio(struct imx_pinctrl * ipctl,struct imx_pin * pin)163*4882a593Smuzhiyun static int imx_pmx_set_one_pin_mmio(struct imx_pinctrl *ipctl,
164*4882a593Smuzhiyun struct imx_pin *pin)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun const struct imx_pinctrl_soc_info *info = ipctl->info;
167*4882a593Smuzhiyun struct imx_pin_mmio *pin_mmio = &pin->conf.mmio;
168*4882a593Smuzhiyun const struct imx_pin_reg *pin_reg;
169*4882a593Smuzhiyun unsigned int pin_id;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun pin_id = pin->pin;
172*4882a593Smuzhiyun pin_reg = &ipctl->pin_regs[pin_id];
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (pin_reg->mux_reg == -1) {
175*4882a593Smuzhiyun dev_dbg(ipctl->dev, "Pin(%s) does not support mux function\n",
176*4882a593Smuzhiyun info->pins[pin_id].name);
177*4882a593Smuzhiyun return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (info->flags & SHARE_MUX_CONF_REG) {
181*4882a593Smuzhiyun u32 reg;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun reg = readl(ipctl->base + pin_reg->mux_reg);
184*4882a593Smuzhiyun reg &= ~info->mux_mask;
185*4882a593Smuzhiyun reg |= (pin_mmio->mux_mode << info->mux_shift);
186*4882a593Smuzhiyun writel(reg, ipctl->base + pin_reg->mux_reg);
187*4882a593Smuzhiyun dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
188*4882a593Smuzhiyun pin_reg->mux_reg, reg);
189*4882a593Smuzhiyun } else {
190*4882a593Smuzhiyun writel(pin_mmio->mux_mode, ipctl->base + pin_reg->mux_reg);
191*4882a593Smuzhiyun dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
192*4882a593Smuzhiyun pin_reg->mux_reg, pin_mmio->mux_mode);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /*
196*4882a593Smuzhiyun * If the select input value begins with 0xff, it's a quirky
197*4882a593Smuzhiyun * select input and the value should be interpreted as below.
198*4882a593Smuzhiyun * 31 23 15 7 0
199*4882a593Smuzhiyun * | 0xff | shift | width | select |
200*4882a593Smuzhiyun * It's used to work around the problem that the select
201*4882a593Smuzhiyun * input for some pin is not implemented in the select
202*4882a593Smuzhiyun * input register but in some general purpose register.
203*4882a593Smuzhiyun * We encode the select input value, width and shift of
204*4882a593Smuzhiyun * the bit field into input_val cell of pin function ID
205*4882a593Smuzhiyun * in device tree, and then decode them here for setting
206*4882a593Smuzhiyun * up the select input bits in general purpose register.
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun if (pin_mmio->input_val >> 24 == 0xff) {
209*4882a593Smuzhiyun u32 val = pin_mmio->input_val;
210*4882a593Smuzhiyun u8 select = val & 0xff;
211*4882a593Smuzhiyun u8 width = (val >> 8) & 0xff;
212*4882a593Smuzhiyun u8 shift = (val >> 16) & 0xff;
213*4882a593Smuzhiyun u32 mask = ((1 << width) - 1) << shift;
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * The input_reg[i] here is actually some IOMUXC general
216*4882a593Smuzhiyun * purpose register, not regular select input register.
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun val = readl(ipctl->base + pin_mmio->input_reg);
219*4882a593Smuzhiyun val &= ~mask;
220*4882a593Smuzhiyun val |= select << shift;
221*4882a593Smuzhiyun writel(val, ipctl->base + pin_mmio->input_reg);
222*4882a593Smuzhiyun } else if (pin_mmio->input_reg) {
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * Regular select input register can never be at offset
225*4882a593Smuzhiyun * 0, and we only print register value for regular case.
226*4882a593Smuzhiyun */
227*4882a593Smuzhiyun if (ipctl->input_sel_base)
228*4882a593Smuzhiyun writel(pin_mmio->input_val, ipctl->input_sel_base +
229*4882a593Smuzhiyun pin_mmio->input_reg);
230*4882a593Smuzhiyun else
231*4882a593Smuzhiyun writel(pin_mmio->input_val, ipctl->base +
232*4882a593Smuzhiyun pin_mmio->input_reg);
233*4882a593Smuzhiyun dev_dbg(ipctl->dev,
234*4882a593Smuzhiyun "==>select_input: offset 0x%x val 0x%x\n",
235*4882a593Smuzhiyun pin_mmio->input_reg, pin_mmio->input_val);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
imx_pmx_set(struct pinctrl_dev * pctldev,unsigned selector,unsigned group)241*4882a593Smuzhiyun static int imx_pmx_set(struct pinctrl_dev *pctldev, unsigned selector,
242*4882a593Smuzhiyun unsigned group)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
245*4882a593Smuzhiyun const struct imx_pinctrl_soc_info *info = ipctl->info;
246*4882a593Smuzhiyun struct function_desc *func;
247*4882a593Smuzhiyun struct group_desc *grp;
248*4882a593Smuzhiyun struct imx_pin *pin;
249*4882a593Smuzhiyun unsigned int npins;
250*4882a593Smuzhiyun int i, err;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /*
253*4882a593Smuzhiyun * Configure the mux mode for each pin in the group for a specific
254*4882a593Smuzhiyun * function.
255*4882a593Smuzhiyun */
256*4882a593Smuzhiyun grp = pinctrl_generic_get_group(pctldev, group);
257*4882a593Smuzhiyun if (!grp)
258*4882a593Smuzhiyun return -EINVAL;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun func = pinmux_generic_get_function(pctldev, selector);
261*4882a593Smuzhiyun if (!func)
262*4882a593Smuzhiyun return -EINVAL;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun npins = grp->num_pins;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun dev_dbg(ipctl->dev, "enable function %s group %s\n",
267*4882a593Smuzhiyun func->name, grp->name);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun for (i = 0; i < npins; i++) {
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun * For IMX_USE_SCU case, we postpone the mux setting
272*4882a593Smuzhiyun * until config is set as we can set them together
273*4882a593Smuzhiyun * in one IPC call
274*4882a593Smuzhiyun */
275*4882a593Smuzhiyun pin = &((struct imx_pin *)(grp->data))[i];
276*4882a593Smuzhiyun if (!(info->flags & IMX_USE_SCU)) {
277*4882a593Smuzhiyun err = imx_pmx_set_one_pin_mmio(ipctl, pin);
278*4882a593Smuzhiyun if (err)
279*4882a593Smuzhiyun return err;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun struct pinmux_ops imx_pmx_ops = {
287*4882a593Smuzhiyun .get_functions_count = pinmux_generic_get_function_count,
288*4882a593Smuzhiyun .get_function_name = pinmux_generic_get_function_name,
289*4882a593Smuzhiyun .get_function_groups = pinmux_generic_get_function_groups,
290*4882a593Smuzhiyun .set_mux = imx_pmx_set,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* decode generic config into raw register values */
imx_pinconf_decode_generic_config(struct imx_pinctrl * ipctl,unsigned long * configs,unsigned int num_configs)294*4882a593Smuzhiyun static u32 imx_pinconf_decode_generic_config(struct imx_pinctrl *ipctl,
295*4882a593Smuzhiyun unsigned long *configs,
296*4882a593Smuzhiyun unsigned int num_configs)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun const struct imx_pinctrl_soc_info *info = ipctl->info;
299*4882a593Smuzhiyun const struct imx_cfg_params_decode *decode;
300*4882a593Smuzhiyun enum pin_config_param param;
301*4882a593Smuzhiyun u32 raw_config = 0;
302*4882a593Smuzhiyun u32 param_val;
303*4882a593Smuzhiyun int i, j;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun WARN_ON(num_configs > info->num_decodes);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
308*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
309*4882a593Smuzhiyun param_val = pinconf_to_config_argument(configs[i]);
310*4882a593Smuzhiyun decode = info->decodes;
311*4882a593Smuzhiyun for (j = 0; j < info->num_decodes; j++) {
312*4882a593Smuzhiyun if (param == decode->param) {
313*4882a593Smuzhiyun if (decode->invert)
314*4882a593Smuzhiyun param_val = !param_val;
315*4882a593Smuzhiyun raw_config |= (param_val << decode->shift)
316*4882a593Smuzhiyun & decode->mask;
317*4882a593Smuzhiyun break;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun decode++;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (info->fixup)
324*4882a593Smuzhiyun info->fixup(configs, num_configs, &raw_config);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun return raw_config;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
imx_pinconf_parse_generic_config(struct device_node * np,struct imx_pinctrl * ipctl)329*4882a593Smuzhiyun static u32 imx_pinconf_parse_generic_config(struct device_node *np,
330*4882a593Smuzhiyun struct imx_pinctrl *ipctl)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun const struct imx_pinctrl_soc_info *info = ipctl->info;
333*4882a593Smuzhiyun struct pinctrl_dev *pctl = ipctl->pctl;
334*4882a593Smuzhiyun unsigned int num_configs;
335*4882a593Smuzhiyun unsigned long *configs;
336*4882a593Smuzhiyun int ret;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (!info->generic_pinconf)
339*4882a593Smuzhiyun return 0;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun ret = pinconf_generic_parse_dt_config(np, pctl, &configs,
342*4882a593Smuzhiyun &num_configs);
343*4882a593Smuzhiyun if (ret)
344*4882a593Smuzhiyun return 0;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun return imx_pinconf_decode_generic_config(ipctl, configs, num_configs);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
imx_pinconf_get_mmio(struct pinctrl_dev * pctldev,unsigned pin_id,unsigned long * config)349*4882a593Smuzhiyun static int imx_pinconf_get_mmio(struct pinctrl_dev *pctldev, unsigned pin_id,
350*4882a593Smuzhiyun unsigned long *config)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
353*4882a593Smuzhiyun const struct imx_pinctrl_soc_info *info = ipctl->info;
354*4882a593Smuzhiyun const struct imx_pin_reg *pin_reg = &ipctl->pin_regs[pin_id];
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun if (pin_reg->conf_reg == -1) {
357*4882a593Smuzhiyun dev_err(ipctl->dev, "Pin(%s) does not support config function\n",
358*4882a593Smuzhiyun info->pins[pin_id].name);
359*4882a593Smuzhiyun return -EINVAL;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun *config = readl(ipctl->base + pin_reg->conf_reg);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun if (info->flags & SHARE_MUX_CONF_REG)
365*4882a593Smuzhiyun *config &= ~info->mux_mask;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return 0;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
imx_pinconf_get(struct pinctrl_dev * pctldev,unsigned pin_id,unsigned long * config)370*4882a593Smuzhiyun static int imx_pinconf_get(struct pinctrl_dev *pctldev,
371*4882a593Smuzhiyun unsigned pin_id, unsigned long *config)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
374*4882a593Smuzhiyun const struct imx_pinctrl_soc_info *info = ipctl->info;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (info->flags & IMX_USE_SCU)
377*4882a593Smuzhiyun return info->imx_pinconf_get(pctldev, pin_id, config);
378*4882a593Smuzhiyun else
379*4882a593Smuzhiyun return imx_pinconf_get_mmio(pctldev, pin_id, config);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
imx_pinconf_set_mmio(struct pinctrl_dev * pctldev,unsigned pin_id,unsigned long * configs,unsigned num_configs)382*4882a593Smuzhiyun static int imx_pinconf_set_mmio(struct pinctrl_dev *pctldev,
383*4882a593Smuzhiyun unsigned pin_id, unsigned long *configs,
384*4882a593Smuzhiyun unsigned num_configs)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
387*4882a593Smuzhiyun const struct imx_pinctrl_soc_info *info = ipctl->info;
388*4882a593Smuzhiyun const struct imx_pin_reg *pin_reg = &ipctl->pin_regs[pin_id];
389*4882a593Smuzhiyun int i;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (pin_reg->conf_reg == -1) {
392*4882a593Smuzhiyun dev_err(ipctl->dev, "Pin(%s) does not support config function\n",
393*4882a593Smuzhiyun info->pins[pin_id].name);
394*4882a593Smuzhiyun return -EINVAL;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun dev_dbg(ipctl->dev, "pinconf set pin %s\n",
398*4882a593Smuzhiyun info->pins[pin_id].name);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
401*4882a593Smuzhiyun if (info->flags & SHARE_MUX_CONF_REG) {
402*4882a593Smuzhiyun u32 reg;
403*4882a593Smuzhiyun reg = readl(ipctl->base + pin_reg->conf_reg);
404*4882a593Smuzhiyun reg &= info->mux_mask;
405*4882a593Smuzhiyun reg |= configs[i];
406*4882a593Smuzhiyun writel(reg, ipctl->base + pin_reg->conf_reg);
407*4882a593Smuzhiyun dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
408*4882a593Smuzhiyun pin_reg->conf_reg, reg);
409*4882a593Smuzhiyun } else {
410*4882a593Smuzhiyun writel(configs[i], ipctl->base + pin_reg->conf_reg);
411*4882a593Smuzhiyun dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%lx\n",
412*4882a593Smuzhiyun pin_reg->conf_reg, configs[i]);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun } /* for each config */
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun return 0;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
imx_pinconf_set(struct pinctrl_dev * pctldev,unsigned pin_id,unsigned long * configs,unsigned num_configs)419*4882a593Smuzhiyun static int imx_pinconf_set(struct pinctrl_dev *pctldev,
420*4882a593Smuzhiyun unsigned pin_id, unsigned long *configs,
421*4882a593Smuzhiyun unsigned num_configs)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
424*4882a593Smuzhiyun const struct imx_pinctrl_soc_info *info = ipctl->info;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (info->flags & IMX_USE_SCU)
427*4882a593Smuzhiyun return info->imx_pinconf_set(pctldev, pin_id,
428*4882a593Smuzhiyun configs, num_configs);
429*4882a593Smuzhiyun else
430*4882a593Smuzhiyun return imx_pinconf_set_mmio(pctldev, pin_id,
431*4882a593Smuzhiyun configs, num_configs);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
imx_pinconf_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned pin_id)434*4882a593Smuzhiyun static void imx_pinconf_dbg_show(struct pinctrl_dev *pctldev,
435*4882a593Smuzhiyun struct seq_file *s, unsigned pin_id)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
438*4882a593Smuzhiyun const struct imx_pinctrl_soc_info *info = ipctl->info;
439*4882a593Smuzhiyun const struct imx_pin_reg *pin_reg;
440*4882a593Smuzhiyun unsigned long config;
441*4882a593Smuzhiyun int ret;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (info->flags & IMX_USE_SCU) {
444*4882a593Smuzhiyun ret = info->imx_pinconf_get(pctldev, pin_id, &config);
445*4882a593Smuzhiyun if (ret) {
446*4882a593Smuzhiyun dev_err(ipctl->dev, "failed to get %s pinconf\n",
447*4882a593Smuzhiyun pin_get_name(pctldev, pin_id));
448*4882a593Smuzhiyun seq_puts(s, "N/A");
449*4882a593Smuzhiyun return;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun } else {
452*4882a593Smuzhiyun pin_reg = &ipctl->pin_regs[pin_id];
453*4882a593Smuzhiyun if (pin_reg->conf_reg == -1) {
454*4882a593Smuzhiyun seq_puts(s, "N/A");
455*4882a593Smuzhiyun return;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun config = readl(ipctl->base + pin_reg->conf_reg);
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun seq_printf(s, "0x%lx", config);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
imx_pinconf_group_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned group)464*4882a593Smuzhiyun static void imx_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
465*4882a593Smuzhiyun struct seq_file *s, unsigned group)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun struct group_desc *grp;
468*4882a593Smuzhiyun unsigned long config;
469*4882a593Smuzhiyun const char *name;
470*4882a593Smuzhiyun int i, ret;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (group >= pctldev->num_groups)
473*4882a593Smuzhiyun return;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun seq_puts(s, "\n");
476*4882a593Smuzhiyun grp = pinctrl_generic_get_group(pctldev, group);
477*4882a593Smuzhiyun if (!grp)
478*4882a593Smuzhiyun return;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun for (i = 0; i < grp->num_pins; i++) {
481*4882a593Smuzhiyun struct imx_pin *pin = &((struct imx_pin *)(grp->data))[i];
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun name = pin_get_name(pctldev, pin->pin);
484*4882a593Smuzhiyun ret = imx_pinconf_get(pctldev, pin->pin, &config);
485*4882a593Smuzhiyun if (ret)
486*4882a593Smuzhiyun return;
487*4882a593Smuzhiyun seq_printf(s, " %s: 0x%lx\n", name, config);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun static const struct pinconf_ops imx_pinconf_ops = {
492*4882a593Smuzhiyun .pin_config_get = imx_pinconf_get,
493*4882a593Smuzhiyun .pin_config_set = imx_pinconf_set,
494*4882a593Smuzhiyun .pin_config_dbg_show = imx_pinconf_dbg_show,
495*4882a593Smuzhiyun .pin_config_group_dbg_show = imx_pinconf_group_dbg_show,
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /*
499*4882a593Smuzhiyun * Each pin represented in fsl,pins consists of a number of u32 PIN_FUNC_ID
500*4882a593Smuzhiyun * and 1 u32 CONFIG, the total size is PIN_FUNC_ID + CONFIG for each pin.
501*4882a593Smuzhiyun * For generic_pinconf case, there's no extra u32 CONFIG.
502*4882a593Smuzhiyun *
503*4882a593Smuzhiyun * PIN_FUNC_ID format:
504*4882a593Smuzhiyun * Default:
505*4882a593Smuzhiyun * <mux_reg conf_reg input_reg mux_mode input_val>
506*4882a593Smuzhiyun * SHARE_MUX_CONF_REG:
507*4882a593Smuzhiyun * <mux_conf_reg input_reg mux_mode input_val>
508*4882a593Smuzhiyun * IMX_USE_SCU:
509*4882a593Smuzhiyun * <pin_id mux_mode>
510*4882a593Smuzhiyun */
511*4882a593Smuzhiyun #define FSL_PIN_SIZE 24
512*4882a593Smuzhiyun #define FSL_PIN_SHARE_SIZE 20
513*4882a593Smuzhiyun #define FSL_SCU_PIN_SIZE 12
514*4882a593Smuzhiyun
imx_pinctrl_parse_pin_mmio(struct imx_pinctrl * ipctl,unsigned int * pin_id,struct imx_pin * pin,const __be32 ** list_p,struct device_node * np)515*4882a593Smuzhiyun static void imx_pinctrl_parse_pin_mmio(struct imx_pinctrl *ipctl,
516*4882a593Smuzhiyun unsigned int *pin_id, struct imx_pin *pin,
517*4882a593Smuzhiyun const __be32 **list_p,
518*4882a593Smuzhiyun struct device_node *np)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun const struct imx_pinctrl_soc_info *info = ipctl->info;
521*4882a593Smuzhiyun struct imx_pin_mmio *pin_mmio = &pin->conf.mmio;
522*4882a593Smuzhiyun struct imx_pin_reg *pin_reg;
523*4882a593Smuzhiyun const __be32 *list = *list_p;
524*4882a593Smuzhiyun u32 mux_reg, conf_reg;
525*4882a593Smuzhiyun u32 config;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun mux_reg = be32_to_cpu(*list++);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun if (!(info->flags & ZERO_OFFSET_VALID) && !mux_reg)
530*4882a593Smuzhiyun mux_reg = -1;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun if (info->flags & SHARE_MUX_CONF_REG) {
533*4882a593Smuzhiyun conf_reg = mux_reg;
534*4882a593Smuzhiyun } else {
535*4882a593Smuzhiyun conf_reg = be32_to_cpu(*list++);
536*4882a593Smuzhiyun if (!conf_reg)
537*4882a593Smuzhiyun conf_reg = -1;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun *pin_id = (mux_reg != -1) ? mux_reg / 4 : conf_reg / 4;
541*4882a593Smuzhiyun pin_reg = &ipctl->pin_regs[*pin_id];
542*4882a593Smuzhiyun pin->pin = *pin_id;
543*4882a593Smuzhiyun pin_reg->mux_reg = mux_reg;
544*4882a593Smuzhiyun pin_reg->conf_reg = conf_reg;
545*4882a593Smuzhiyun pin_mmio->input_reg = be32_to_cpu(*list++);
546*4882a593Smuzhiyun pin_mmio->mux_mode = be32_to_cpu(*list++);
547*4882a593Smuzhiyun pin_mmio->input_val = be32_to_cpu(*list++);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (info->generic_pinconf) {
550*4882a593Smuzhiyun /* generic pin config decoded */
551*4882a593Smuzhiyun pin_mmio->config = imx_pinconf_parse_generic_config(np, ipctl);
552*4882a593Smuzhiyun } else {
553*4882a593Smuzhiyun /* legacy pin config read from devicetree */
554*4882a593Smuzhiyun config = be32_to_cpu(*list++);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* SION bit is in mux register */
557*4882a593Smuzhiyun if (config & IMX_PAD_SION)
558*4882a593Smuzhiyun pin_mmio->mux_mode |= IOMUXC_CONFIG_SION;
559*4882a593Smuzhiyun pin_mmio->config = config & ~IMX_PAD_SION;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun *list_p = list;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun dev_dbg(ipctl->dev, "%s: 0x%x 0x%08lx", info->pins[*pin_id].name,
565*4882a593Smuzhiyun pin_mmio->mux_mode, pin_mmio->config);
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
imx_pinctrl_parse_groups(struct device_node * np,struct group_desc * grp,struct imx_pinctrl * ipctl,u32 index)568*4882a593Smuzhiyun static int imx_pinctrl_parse_groups(struct device_node *np,
569*4882a593Smuzhiyun struct group_desc *grp,
570*4882a593Smuzhiyun struct imx_pinctrl *ipctl,
571*4882a593Smuzhiyun u32 index)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun const struct imx_pinctrl_soc_info *info = ipctl->info;
574*4882a593Smuzhiyun struct imx_pin *pin;
575*4882a593Smuzhiyun int size, pin_size;
576*4882a593Smuzhiyun const __be32 *list;
577*4882a593Smuzhiyun int i;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun dev_dbg(ipctl->dev, "group(%d): %pOFn\n", index, np);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (info->flags & IMX_USE_SCU)
582*4882a593Smuzhiyun pin_size = FSL_SCU_PIN_SIZE;
583*4882a593Smuzhiyun else if (info->flags & SHARE_MUX_CONF_REG)
584*4882a593Smuzhiyun pin_size = FSL_PIN_SHARE_SIZE;
585*4882a593Smuzhiyun else
586*4882a593Smuzhiyun pin_size = FSL_PIN_SIZE;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun if (info->generic_pinconf)
589*4882a593Smuzhiyun pin_size -= 4;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* Initialise group */
592*4882a593Smuzhiyun grp->name = np->name;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /*
595*4882a593Smuzhiyun * the binding format is fsl,pins = <PIN_FUNC_ID CONFIG ...>,
596*4882a593Smuzhiyun * do sanity check and calculate pins number
597*4882a593Smuzhiyun *
598*4882a593Smuzhiyun * First try legacy 'fsl,pins' property, then fall back to the
599*4882a593Smuzhiyun * generic 'pinmux'.
600*4882a593Smuzhiyun *
601*4882a593Smuzhiyun * Note: for generic 'pinmux' case, there's no CONFIG part in
602*4882a593Smuzhiyun * the binding format.
603*4882a593Smuzhiyun */
604*4882a593Smuzhiyun list = of_get_property(np, "fsl,pins", &size);
605*4882a593Smuzhiyun if (!list) {
606*4882a593Smuzhiyun list = of_get_property(np, "pinmux", &size);
607*4882a593Smuzhiyun if (!list) {
608*4882a593Smuzhiyun dev_err(ipctl->dev,
609*4882a593Smuzhiyun "no fsl,pins and pins property in node %pOF\n", np);
610*4882a593Smuzhiyun return -EINVAL;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /* we do not check return since it's safe node passed down */
615*4882a593Smuzhiyun if (!size || size % pin_size) {
616*4882a593Smuzhiyun dev_err(ipctl->dev, "Invalid fsl,pins or pins property in node %pOF\n", np);
617*4882a593Smuzhiyun return -EINVAL;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun grp->num_pins = size / pin_size;
621*4882a593Smuzhiyun grp->data = devm_kcalloc(ipctl->dev,
622*4882a593Smuzhiyun grp->num_pins, sizeof(struct imx_pin),
623*4882a593Smuzhiyun GFP_KERNEL);
624*4882a593Smuzhiyun grp->pins = devm_kcalloc(ipctl->dev,
625*4882a593Smuzhiyun grp->num_pins, sizeof(unsigned int),
626*4882a593Smuzhiyun GFP_KERNEL);
627*4882a593Smuzhiyun if (!grp->pins || !grp->data)
628*4882a593Smuzhiyun return -ENOMEM;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun for (i = 0; i < grp->num_pins; i++) {
631*4882a593Smuzhiyun pin = &((struct imx_pin *)(grp->data))[i];
632*4882a593Smuzhiyun if (info->flags & IMX_USE_SCU)
633*4882a593Smuzhiyun info->imx_pinctrl_parse_pin(ipctl, &grp->pins[i],
634*4882a593Smuzhiyun pin, &list);
635*4882a593Smuzhiyun else
636*4882a593Smuzhiyun imx_pinctrl_parse_pin_mmio(ipctl, &grp->pins[i],
637*4882a593Smuzhiyun pin, &list, np);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun return 0;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
imx_pinctrl_parse_functions(struct device_node * np,struct imx_pinctrl * ipctl,u32 index)643*4882a593Smuzhiyun static int imx_pinctrl_parse_functions(struct device_node *np,
644*4882a593Smuzhiyun struct imx_pinctrl *ipctl,
645*4882a593Smuzhiyun u32 index)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun struct pinctrl_dev *pctl = ipctl->pctl;
648*4882a593Smuzhiyun struct device_node *child;
649*4882a593Smuzhiyun struct function_desc *func;
650*4882a593Smuzhiyun struct group_desc *grp;
651*4882a593Smuzhiyun u32 i = 0;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun dev_dbg(pctl->dev, "parse function(%d): %pOFn\n", index, np);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun func = pinmux_generic_get_function(pctl, index);
656*4882a593Smuzhiyun if (!func)
657*4882a593Smuzhiyun return -EINVAL;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* Initialise function */
660*4882a593Smuzhiyun func->name = np->name;
661*4882a593Smuzhiyun func->num_group_names = of_get_child_count(np);
662*4882a593Smuzhiyun if (func->num_group_names == 0) {
663*4882a593Smuzhiyun dev_err(ipctl->dev, "no groups defined in %pOF\n", np);
664*4882a593Smuzhiyun return -EINVAL;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun func->group_names = devm_kcalloc(ipctl->dev, func->num_group_names,
667*4882a593Smuzhiyun sizeof(char *), GFP_KERNEL);
668*4882a593Smuzhiyun if (!func->group_names)
669*4882a593Smuzhiyun return -ENOMEM;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun for_each_child_of_node(np, child) {
672*4882a593Smuzhiyun func->group_names[i] = child->name;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun grp = devm_kzalloc(ipctl->dev, sizeof(struct group_desc),
675*4882a593Smuzhiyun GFP_KERNEL);
676*4882a593Smuzhiyun if (!grp) {
677*4882a593Smuzhiyun of_node_put(child);
678*4882a593Smuzhiyun return -ENOMEM;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun mutex_lock(&ipctl->mutex);
682*4882a593Smuzhiyun radix_tree_insert(&pctl->pin_group_tree,
683*4882a593Smuzhiyun ipctl->group_index++, grp);
684*4882a593Smuzhiyun mutex_unlock(&ipctl->mutex);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun imx_pinctrl_parse_groups(child, grp, ipctl, i++);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun return 0;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /*
693*4882a593Smuzhiyun * Check if the DT contains pins in the direct child nodes. This indicates the
694*4882a593Smuzhiyun * newer DT format to store pins. This function returns true if the first found
695*4882a593Smuzhiyun * fsl,pins property is in a child of np. Otherwise false is returned.
696*4882a593Smuzhiyun */
imx_pinctrl_dt_is_flat_functions(struct device_node * np)697*4882a593Smuzhiyun static bool imx_pinctrl_dt_is_flat_functions(struct device_node *np)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun struct device_node *function_np;
700*4882a593Smuzhiyun struct device_node *pinctrl_np;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun for_each_child_of_node(np, function_np) {
703*4882a593Smuzhiyun if (of_property_read_bool(function_np, "fsl,pins")) {
704*4882a593Smuzhiyun of_node_put(function_np);
705*4882a593Smuzhiyun return true;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun for_each_child_of_node(function_np, pinctrl_np) {
709*4882a593Smuzhiyun if (of_property_read_bool(pinctrl_np, "fsl,pins")) {
710*4882a593Smuzhiyun of_node_put(pinctrl_np);
711*4882a593Smuzhiyun of_node_put(function_np);
712*4882a593Smuzhiyun return false;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun return true;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
imx_pinctrl_probe_dt(struct platform_device * pdev,struct imx_pinctrl * ipctl)720*4882a593Smuzhiyun static int imx_pinctrl_probe_dt(struct platform_device *pdev,
721*4882a593Smuzhiyun struct imx_pinctrl *ipctl)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
724*4882a593Smuzhiyun struct device_node *child;
725*4882a593Smuzhiyun struct pinctrl_dev *pctl = ipctl->pctl;
726*4882a593Smuzhiyun u32 nfuncs = 0;
727*4882a593Smuzhiyun u32 i = 0;
728*4882a593Smuzhiyun bool flat_funcs;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if (!np)
731*4882a593Smuzhiyun return -ENODEV;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun flat_funcs = imx_pinctrl_dt_is_flat_functions(np);
734*4882a593Smuzhiyun if (flat_funcs) {
735*4882a593Smuzhiyun nfuncs = 1;
736*4882a593Smuzhiyun } else {
737*4882a593Smuzhiyun nfuncs = of_get_child_count(np);
738*4882a593Smuzhiyun if (nfuncs == 0) {
739*4882a593Smuzhiyun dev_err(&pdev->dev, "no functions defined\n");
740*4882a593Smuzhiyun return -EINVAL;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun for (i = 0; i < nfuncs; i++) {
745*4882a593Smuzhiyun struct function_desc *function;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun function = devm_kzalloc(&pdev->dev, sizeof(*function),
748*4882a593Smuzhiyun GFP_KERNEL);
749*4882a593Smuzhiyun if (!function)
750*4882a593Smuzhiyun return -ENOMEM;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun mutex_lock(&ipctl->mutex);
753*4882a593Smuzhiyun radix_tree_insert(&pctl->pin_function_tree, i, function);
754*4882a593Smuzhiyun mutex_unlock(&ipctl->mutex);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun pctl->num_functions = nfuncs;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun ipctl->group_index = 0;
759*4882a593Smuzhiyun if (flat_funcs) {
760*4882a593Smuzhiyun pctl->num_groups = of_get_child_count(np);
761*4882a593Smuzhiyun } else {
762*4882a593Smuzhiyun pctl->num_groups = 0;
763*4882a593Smuzhiyun for_each_child_of_node(np, child)
764*4882a593Smuzhiyun pctl->num_groups += of_get_child_count(child);
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun if (flat_funcs) {
768*4882a593Smuzhiyun imx_pinctrl_parse_functions(np, ipctl, 0);
769*4882a593Smuzhiyun } else {
770*4882a593Smuzhiyun i = 0;
771*4882a593Smuzhiyun for_each_child_of_node(np, child)
772*4882a593Smuzhiyun imx_pinctrl_parse_functions(child, ipctl, i++);
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun return 0;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
imx_pinctrl_probe(struct platform_device * pdev,const struct imx_pinctrl_soc_info * info)778*4882a593Smuzhiyun int imx_pinctrl_probe(struct platform_device *pdev,
779*4882a593Smuzhiyun const struct imx_pinctrl_soc_info *info)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun struct regmap_config config = { .name = "gpr" };
782*4882a593Smuzhiyun struct device_node *dev_np = pdev->dev.of_node;
783*4882a593Smuzhiyun struct pinctrl_desc *imx_pinctrl_desc;
784*4882a593Smuzhiyun struct device_node *np;
785*4882a593Smuzhiyun struct imx_pinctrl *ipctl;
786*4882a593Smuzhiyun struct regmap *gpr;
787*4882a593Smuzhiyun int ret, i;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (!info || !info->pins || !info->npins) {
790*4882a593Smuzhiyun dev_err(&pdev->dev, "wrong pinctrl info\n");
791*4882a593Smuzhiyun return -EINVAL;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun if (info->gpr_compatible) {
795*4882a593Smuzhiyun gpr = syscon_regmap_lookup_by_compatible(info->gpr_compatible);
796*4882a593Smuzhiyun if (!IS_ERR(gpr))
797*4882a593Smuzhiyun regmap_attach_dev(&pdev->dev, gpr, &config);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* Create state holders etc for this driver */
801*4882a593Smuzhiyun ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL);
802*4882a593Smuzhiyun if (!ipctl)
803*4882a593Smuzhiyun return -ENOMEM;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun if (!(info->flags & IMX_USE_SCU)) {
806*4882a593Smuzhiyun ipctl->pin_regs = devm_kmalloc_array(&pdev->dev, info->npins,
807*4882a593Smuzhiyun sizeof(*ipctl->pin_regs),
808*4882a593Smuzhiyun GFP_KERNEL);
809*4882a593Smuzhiyun if (!ipctl->pin_regs)
810*4882a593Smuzhiyun return -ENOMEM;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun for (i = 0; i < info->npins; i++) {
813*4882a593Smuzhiyun ipctl->pin_regs[i].mux_reg = -1;
814*4882a593Smuzhiyun ipctl->pin_regs[i].conf_reg = -1;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun ipctl->base = devm_platform_ioremap_resource(pdev, 0);
818*4882a593Smuzhiyun if (IS_ERR(ipctl->base))
819*4882a593Smuzhiyun return PTR_ERR(ipctl->base);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if (of_property_read_bool(dev_np, "fsl,input-sel")) {
822*4882a593Smuzhiyun np = of_parse_phandle(dev_np, "fsl,input-sel", 0);
823*4882a593Smuzhiyun if (!np) {
824*4882a593Smuzhiyun dev_err(&pdev->dev, "iomuxc fsl,input-sel property not found\n");
825*4882a593Smuzhiyun return -EINVAL;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun ipctl->input_sel_base = of_iomap(np, 0);
829*4882a593Smuzhiyun of_node_put(np);
830*4882a593Smuzhiyun if (!ipctl->input_sel_base) {
831*4882a593Smuzhiyun dev_err(&pdev->dev,
832*4882a593Smuzhiyun "iomuxc input select base address not found\n");
833*4882a593Smuzhiyun return -ENOMEM;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun imx_pinctrl_desc = devm_kzalloc(&pdev->dev, sizeof(*imx_pinctrl_desc),
839*4882a593Smuzhiyun GFP_KERNEL);
840*4882a593Smuzhiyun if (!imx_pinctrl_desc)
841*4882a593Smuzhiyun return -ENOMEM;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun imx_pinctrl_desc->name = dev_name(&pdev->dev);
844*4882a593Smuzhiyun imx_pinctrl_desc->pins = info->pins;
845*4882a593Smuzhiyun imx_pinctrl_desc->npins = info->npins;
846*4882a593Smuzhiyun imx_pinctrl_desc->pctlops = &imx_pctrl_ops;
847*4882a593Smuzhiyun imx_pinctrl_desc->pmxops = &imx_pmx_ops;
848*4882a593Smuzhiyun imx_pinctrl_desc->confops = &imx_pinconf_ops;
849*4882a593Smuzhiyun imx_pinctrl_desc->owner = THIS_MODULE;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* for generic pinconf */
852*4882a593Smuzhiyun imx_pinctrl_desc->custom_params = info->custom_params;
853*4882a593Smuzhiyun imx_pinctrl_desc->num_custom_params = info->num_custom_params;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* platform specific callback */
856*4882a593Smuzhiyun imx_pmx_ops.gpio_set_direction = info->gpio_set_direction;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun mutex_init(&ipctl->mutex);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun ipctl->info = info;
861*4882a593Smuzhiyun ipctl->dev = &pdev->dev;
862*4882a593Smuzhiyun platform_set_drvdata(pdev, ipctl);
863*4882a593Smuzhiyun ret = devm_pinctrl_register_and_init(&pdev->dev,
864*4882a593Smuzhiyun imx_pinctrl_desc, ipctl,
865*4882a593Smuzhiyun &ipctl->pctl);
866*4882a593Smuzhiyun if (ret) {
867*4882a593Smuzhiyun dev_err(&pdev->dev, "could not register IMX pinctrl driver\n");
868*4882a593Smuzhiyun return ret;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun ret = imx_pinctrl_probe_dt(pdev, ipctl);
872*4882a593Smuzhiyun if (ret) {
873*4882a593Smuzhiyun dev_err(&pdev->dev, "fail to probe dt properties\n");
874*4882a593Smuzhiyun return ret;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun dev_info(&pdev->dev, "initialized IMX pinctrl driver\n");
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun return pinctrl_enable(ipctl->pctl);
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(imx_pinctrl_probe);
882*4882a593Smuzhiyun
imx_pinctrl_suspend(struct device * dev)883*4882a593Smuzhiyun static int __maybe_unused imx_pinctrl_suspend(struct device *dev)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun struct imx_pinctrl *ipctl = dev_get_drvdata(dev);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun return pinctrl_force_sleep(ipctl->pctl);
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
imx_pinctrl_resume(struct device * dev)890*4882a593Smuzhiyun static int __maybe_unused imx_pinctrl_resume(struct device *dev)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun struct imx_pinctrl *ipctl = dev_get_drvdata(dev);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun return pinctrl_force_default(ipctl->pctl);
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun const struct dev_pm_ops imx_pinctrl_pm_ops = {
898*4882a593Smuzhiyun SET_LATE_SYSTEM_SLEEP_PM_OPS(imx_pinctrl_suspend,
899*4882a593Smuzhiyun imx_pinctrl_resume)
900*4882a593Smuzhiyun };
901*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(imx_pinctrl_pm_ops);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun MODULE_AUTHOR("Dong Aisheng <aisheng.dong@nxp.com>");
904*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP i.MX common pinctrl driver");
905*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
906