1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Lochnagar pin and GPIO control
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2017-2018 Cirrus Logic, Inc. and
6*4882a593Smuzhiyun * Cirrus Logic International Semiconductor Ltd.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Author: Charles Keepax <ckeepax@opensource.cirrus.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/gpio/driver.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/mfd/lochnagar.h>
24*4882a593Smuzhiyun #include <linux/mfd/lochnagar1_regs.h>
25*4882a593Smuzhiyun #include <linux/mfd/lochnagar2_regs.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <dt-bindings/pinctrl/lochnagar.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "../pinctrl-utils.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define LN2_NUM_GPIO_CHANNELS 16
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define LN_CDC_AIF1_STR "codec-aif1"
34*4882a593Smuzhiyun #define LN_CDC_AIF2_STR "codec-aif2"
35*4882a593Smuzhiyun #define LN_CDC_AIF3_STR "codec-aif3"
36*4882a593Smuzhiyun #define LN_DSP_AIF1_STR "dsp-aif1"
37*4882a593Smuzhiyun #define LN_DSP_AIF2_STR "dsp-aif2"
38*4882a593Smuzhiyun #define LN_PSIA1_STR "psia1"
39*4882a593Smuzhiyun #define LN_PSIA2_STR "psia2"
40*4882a593Smuzhiyun #define LN_GF_AIF1_STR "gf-aif1"
41*4882a593Smuzhiyun #define LN_GF_AIF2_STR "gf-aif2"
42*4882a593Smuzhiyun #define LN_GF_AIF3_STR "gf-aif3"
43*4882a593Smuzhiyun #define LN_GF_AIF4_STR "gf-aif4"
44*4882a593Smuzhiyun #define LN_SPDIF_AIF_STR "spdif-aif"
45*4882a593Smuzhiyun #define LN_USB_AIF1_STR "usb-aif1"
46*4882a593Smuzhiyun #define LN_USB_AIF2_STR "usb-aif2"
47*4882a593Smuzhiyun #define LN_ADAT_AIF_STR "adat-aif"
48*4882a593Smuzhiyun #define LN_SOUNDCARD_AIF_STR "soundcard-aif"
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define LN_PIN_GPIO(REV, ID, NAME, REG, SHIFT, INVERT) \
51*4882a593Smuzhiyun static const struct lochnagar_pin lochnagar##REV##_##ID##_pin = { \
52*4882a593Smuzhiyun .name = NAME, .type = LN_PTYPE_GPIO, .reg = LOCHNAGAR##REV##_##REG, \
53*4882a593Smuzhiyun .shift = LOCHNAGAR##REV##_##SHIFT##_SHIFT, .invert = INVERT, \
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define LN_PIN_SAIF(REV, ID, NAME) \
57*4882a593Smuzhiyun static const struct lochnagar_pin lochnagar##REV##_##ID##_pin = \
58*4882a593Smuzhiyun { .name = NAME, .type = LN_PTYPE_AIF, }
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define LN_PIN_AIF(REV, ID) \
61*4882a593Smuzhiyun LN_PIN_SAIF(REV, ID##_BCLK, LN_##ID##_STR"-bclk"); \
62*4882a593Smuzhiyun LN_PIN_SAIF(REV, ID##_LRCLK, LN_##ID##_STR"-lrclk"); \
63*4882a593Smuzhiyun LN_PIN_SAIF(REV, ID##_RXDAT, LN_##ID##_STR"-rxdat"); \
64*4882a593Smuzhiyun LN_PIN_SAIF(REV, ID##_TXDAT, LN_##ID##_STR"-txdat")
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define LN1_PIN_GPIO(ID, NAME, REG, SHIFT, INVERT) \
67*4882a593Smuzhiyun LN_PIN_GPIO(1, ID, NAME, REG, SHIFT, INVERT)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define LN1_PIN_MUX(ID, NAME) \
70*4882a593Smuzhiyun static const struct lochnagar_pin lochnagar1_##ID##_pin = \
71*4882a593Smuzhiyun { .name = NAME, .type = LN_PTYPE_MUX, .reg = LOCHNAGAR1_##ID, }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define LN1_PIN_AIF(ID) LN_PIN_AIF(1, ID)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define LN2_PIN_GPIO(ID, NAME, REG, SHIFT, INVERT) \
76*4882a593Smuzhiyun LN_PIN_GPIO(2, ID, NAME, REG, SHIFT, INVERT)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define LN2_PIN_MUX(ID, NAME) \
79*4882a593Smuzhiyun static const struct lochnagar_pin lochnagar2_##ID##_pin = \
80*4882a593Smuzhiyun { .name = NAME, .type = LN_PTYPE_MUX, .reg = LOCHNAGAR2_GPIO_##ID, }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define LN2_PIN_AIF(ID) LN_PIN_AIF(2, ID)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define LN2_PIN_GAI(ID) \
85*4882a593Smuzhiyun LN2_PIN_MUX(ID##_BCLK, LN_##ID##_STR"-bclk"); \
86*4882a593Smuzhiyun LN2_PIN_MUX(ID##_LRCLK, LN_##ID##_STR"-lrclk"); \
87*4882a593Smuzhiyun LN2_PIN_MUX(ID##_RXDAT, LN_##ID##_STR"-rxdat"); \
88*4882a593Smuzhiyun LN2_PIN_MUX(ID##_TXDAT, LN_##ID##_STR"-txdat")
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define LN_PIN(REV, ID) [LOCHNAGAR##REV##_PIN_##ID] = { \
91*4882a593Smuzhiyun .number = LOCHNAGAR##REV##_PIN_##ID, \
92*4882a593Smuzhiyun .name = lochnagar##REV##_##ID##_pin.name, \
93*4882a593Smuzhiyun .drv_data = (void *)&lochnagar##REV##_##ID##_pin, \
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define LN1_PIN(ID) LN_PIN(1, ID)
97*4882a593Smuzhiyun #define LN2_PIN(ID) LN_PIN(2, ID)
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define LN_PINS(REV, ID) \
100*4882a593Smuzhiyun LN_PIN(REV, ID##_BCLK), LN_PIN(REV, ID##_LRCLK), \
101*4882a593Smuzhiyun LN_PIN(REV, ID##_RXDAT), LN_PIN(REV, ID##_TXDAT)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define LN1_PINS(ID) LN_PINS(1, ID)
104*4882a593Smuzhiyun #define LN2_PINS(ID) LN_PINS(2, ID)
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun enum {
107*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_GPIO2 = LOCHNAGAR1_PIN_NUM_GPIOS,
108*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_GPIO3,
109*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_GPIO7,
110*4882a593Smuzhiyun LOCHNAGAR1_PIN_LED1,
111*4882a593Smuzhiyun LOCHNAGAR1_PIN_LED2,
112*4882a593Smuzhiyun LOCHNAGAR1_PIN_CDC_AIF1_BCLK,
113*4882a593Smuzhiyun LOCHNAGAR1_PIN_CDC_AIF1_LRCLK,
114*4882a593Smuzhiyun LOCHNAGAR1_PIN_CDC_AIF1_RXDAT,
115*4882a593Smuzhiyun LOCHNAGAR1_PIN_CDC_AIF1_TXDAT,
116*4882a593Smuzhiyun LOCHNAGAR1_PIN_CDC_AIF2_BCLK,
117*4882a593Smuzhiyun LOCHNAGAR1_PIN_CDC_AIF2_LRCLK,
118*4882a593Smuzhiyun LOCHNAGAR1_PIN_CDC_AIF2_RXDAT,
119*4882a593Smuzhiyun LOCHNAGAR1_PIN_CDC_AIF2_TXDAT,
120*4882a593Smuzhiyun LOCHNAGAR1_PIN_CDC_AIF3_BCLK,
121*4882a593Smuzhiyun LOCHNAGAR1_PIN_CDC_AIF3_LRCLK,
122*4882a593Smuzhiyun LOCHNAGAR1_PIN_CDC_AIF3_RXDAT,
123*4882a593Smuzhiyun LOCHNAGAR1_PIN_CDC_AIF3_TXDAT,
124*4882a593Smuzhiyun LOCHNAGAR1_PIN_DSP_AIF1_BCLK,
125*4882a593Smuzhiyun LOCHNAGAR1_PIN_DSP_AIF1_LRCLK,
126*4882a593Smuzhiyun LOCHNAGAR1_PIN_DSP_AIF1_RXDAT,
127*4882a593Smuzhiyun LOCHNAGAR1_PIN_DSP_AIF1_TXDAT,
128*4882a593Smuzhiyun LOCHNAGAR1_PIN_DSP_AIF2_BCLK,
129*4882a593Smuzhiyun LOCHNAGAR1_PIN_DSP_AIF2_LRCLK,
130*4882a593Smuzhiyun LOCHNAGAR1_PIN_DSP_AIF2_RXDAT,
131*4882a593Smuzhiyun LOCHNAGAR1_PIN_DSP_AIF2_TXDAT,
132*4882a593Smuzhiyun LOCHNAGAR1_PIN_PSIA1_BCLK,
133*4882a593Smuzhiyun LOCHNAGAR1_PIN_PSIA1_LRCLK,
134*4882a593Smuzhiyun LOCHNAGAR1_PIN_PSIA1_RXDAT,
135*4882a593Smuzhiyun LOCHNAGAR1_PIN_PSIA1_TXDAT,
136*4882a593Smuzhiyun LOCHNAGAR1_PIN_PSIA2_BCLK,
137*4882a593Smuzhiyun LOCHNAGAR1_PIN_PSIA2_LRCLK,
138*4882a593Smuzhiyun LOCHNAGAR1_PIN_PSIA2_RXDAT,
139*4882a593Smuzhiyun LOCHNAGAR1_PIN_PSIA2_TXDAT,
140*4882a593Smuzhiyun LOCHNAGAR1_PIN_SPDIF_AIF_BCLK,
141*4882a593Smuzhiyun LOCHNAGAR1_PIN_SPDIF_AIF_LRCLK,
142*4882a593Smuzhiyun LOCHNAGAR1_PIN_SPDIF_AIF_RXDAT,
143*4882a593Smuzhiyun LOCHNAGAR1_PIN_SPDIF_AIF_TXDAT,
144*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF3_BCLK,
145*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF3_RXDAT,
146*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF3_LRCLK,
147*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF3_TXDAT,
148*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF4_BCLK,
149*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF4_RXDAT,
150*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF4_LRCLK,
151*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF4_TXDAT,
152*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF1_BCLK,
153*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF1_RXDAT,
154*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF1_LRCLK,
155*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF1_TXDAT,
156*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF2_BCLK,
157*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF2_RXDAT,
158*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF2_LRCLK,
159*4882a593Smuzhiyun LOCHNAGAR1_PIN_GF_AIF2_TXDAT,
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun LOCHNAGAR2_PIN_SPDIF_AIF_BCLK = LOCHNAGAR2_PIN_NUM_GPIOS,
162*4882a593Smuzhiyun LOCHNAGAR2_PIN_SPDIF_AIF_LRCLK,
163*4882a593Smuzhiyun LOCHNAGAR2_PIN_SPDIF_AIF_RXDAT,
164*4882a593Smuzhiyun LOCHNAGAR2_PIN_SPDIF_AIF_TXDAT,
165*4882a593Smuzhiyun LOCHNAGAR2_PIN_USB_AIF1_BCLK,
166*4882a593Smuzhiyun LOCHNAGAR2_PIN_USB_AIF1_LRCLK,
167*4882a593Smuzhiyun LOCHNAGAR2_PIN_USB_AIF1_RXDAT,
168*4882a593Smuzhiyun LOCHNAGAR2_PIN_USB_AIF1_TXDAT,
169*4882a593Smuzhiyun LOCHNAGAR2_PIN_USB_AIF2_BCLK,
170*4882a593Smuzhiyun LOCHNAGAR2_PIN_USB_AIF2_LRCLK,
171*4882a593Smuzhiyun LOCHNAGAR2_PIN_USB_AIF2_RXDAT,
172*4882a593Smuzhiyun LOCHNAGAR2_PIN_USB_AIF2_TXDAT,
173*4882a593Smuzhiyun LOCHNAGAR2_PIN_ADAT_AIF_BCLK,
174*4882a593Smuzhiyun LOCHNAGAR2_PIN_ADAT_AIF_LRCLK,
175*4882a593Smuzhiyun LOCHNAGAR2_PIN_ADAT_AIF_RXDAT,
176*4882a593Smuzhiyun LOCHNAGAR2_PIN_ADAT_AIF_TXDAT,
177*4882a593Smuzhiyun LOCHNAGAR2_PIN_SOUNDCARD_AIF_BCLK,
178*4882a593Smuzhiyun LOCHNAGAR2_PIN_SOUNDCARD_AIF_LRCLK,
179*4882a593Smuzhiyun LOCHNAGAR2_PIN_SOUNDCARD_AIF_RXDAT,
180*4882a593Smuzhiyun LOCHNAGAR2_PIN_SOUNDCARD_AIF_TXDAT,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun enum lochnagar_pin_type {
184*4882a593Smuzhiyun LN_PTYPE_GPIO,
185*4882a593Smuzhiyun LN_PTYPE_MUX,
186*4882a593Smuzhiyun LN_PTYPE_AIF,
187*4882a593Smuzhiyun LN_PTYPE_COUNT,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun struct lochnagar_pin {
191*4882a593Smuzhiyun const char name[20];
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun enum lochnagar_pin_type type;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun unsigned int reg;
196*4882a593Smuzhiyun int shift;
197*4882a593Smuzhiyun bool invert;
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun LN1_PIN_GPIO(CDC_RESET, "codec-reset", RST, CDC_RESET, 1);
201*4882a593Smuzhiyun LN1_PIN_GPIO(DSP_RESET, "dsp-reset", RST, DSP_RESET, 1);
202*4882a593Smuzhiyun LN1_PIN_GPIO(CDC_CIF1MODE, "codec-cif1mode", I2C_CTRL, CDC_CIF_MODE, 0);
203*4882a593Smuzhiyun LN1_PIN_MUX(GF_GPIO2, "gf-gpio2");
204*4882a593Smuzhiyun LN1_PIN_MUX(GF_GPIO3, "gf-gpio3");
205*4882a593Smuzhiyun LN1_PIN_MUX(GF_GPIO7, "gf-gpio7");
206*4882a593Smuzhiyun LN1_PIN_MUX(LED1, "led1");
207*4882a593Smuzhiyun LN1_PIN_MUX(LED2, "led2");
208*4882a593Smuzhiyun LN1_PIN_AIF(CDC_AIF1);
209*4882a593Smuzhiyun LN1_PIN_AIF(CDC_AIF2);
210*4882a593Smuzhiyun LN1_PIN_AIF(CDC_AIF3);
211*4882a593Smuzhiyun LN1_PIN_AIF(DSP_AIF1);
212*4882a593Smuzhiyun LN1_PIN_AIF(DSP_AIF2);
213*4882a593Smuzhiyun LN1_PIN_AIF(PSIA1);
214*4882a593Smuzhiyun LN1_PIN_AIF(PSIA2);
215*4882a593Smuzhiyun LN1_PIN_AIF(SPDIF_AIF);
216*4882a593Smuzhiyun LN1_PIN_AIF(GF_AIF1);
217*4882a593Smuzhiyun LN1_PIN_AIF(GF_AIF2);
218*4882a593Smuzhiyun LN1_PIN_AIF(GF_AIF3);
219*4882a593Smuzhiyun LN1_PIN_AIF(GF_AIF4);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun LN2_PIN_GPIO(CDC_RESET, "codec-reset", MINICARD_RESETS, CDC_RESET, 1);
222*4882a593Smuzhiyun LN2_PIN_GPIO(DSP_RESET, "dsp-reset", MINICARD_RESETS, DSP_RESET, 1);
223*4882a593Smuzhiyun LN2_PIN_GPIO(CDC_CIF1MODE, "codec-cif1mode", COMMS_CTRL4, CDC_CIF1MODE, 0);
224*4882a593Smuzhiyun LN2_PIN_GPIO(CDC_LDOENA, "codec-ldoena", POWER_CTRL, PWR_ENA, 0);
225*4882a593Smuzhiyun LN2_PIN_GPIO(SPDIF_HWMODE, "spdif-hwmode", SPDIF_CTRL, SPDIF_HWMODE, 0);
226*4882a593Smuzhiyun LN2_PIN_GPIO(SPDIF_RESET, "spdif-reset", SPDIF_CTRL, SPDIF_RESET, 1);
227*4882a593Smuzhiyun LN2_PIN_MUX(FPGA_GPIO1, "fpga-gpio1");
228*4882a593Smuzhiyun LN2_PIN_MUX(FPGA_GPIO2, "fpga-gpio2");
229*4882a593Smuzhiyun LN2_PIN_MUX(FPGA_GPIO3, "fpga-gpio3");
230*4882a593Smuzhiyun LN2_PIN_MUX(FPGA_GPIO4, "fpga-gpio4");
231*4882a593Smuzhiyun LN2_PIN_MUX(FPGA_GPIO5, "fpga-gpio5");
232*4882a593Smuzhiyun LN2_PIN_MUX(FPGA_GPIO6, "fpga-gpio6");
233*4882a593Smuzhiyun LN2_PIN_MUX(CDC_GPIO1, "codec-gpio1");
234*4882a593Smuzhiyun LN2_PIN_MUX(CDC_GPIO2, "codec-gpio2");
235*4882a593Smuzhiyun LN2_PIN_MUX(CDC_GPIO3, "codec-gpio3");
236*4882a593Smuzhiyun LN2_PIN_MUX(CDC_GPIO4, "codec-gpio4");
237*4882a593Smuzhiyun LN2_PIN_MUX(CDC_GPIO5, "codec-gpio5");
238*4882a593Smuzhiyun LN2_PIN_MUX(CDC_GPIO6, "codec-gpio6");
239*4882a593Smuzhiyun LN2_PIN_MUX(CDC_GPIO7, "codec-gpio7");
240*4882a593Smuzhiyun LN2_PIN_MUX(CDC_GPIO8, "codec-gpio8");
241*4882a593Smuzhiyun LN2_PIN_MUX(DSP_GPIO1, "dsp-gpio1");
242*4882a593Smuzhiyun LN2_PIN_MUX(DSP_GPIO2, "dsp-gpio2");
243*4882a593Smuzhiyun LN2_PIN_MUX(DSP_GPIO3, "dsp-gpio3");
244*4882a593Smuzhiyun LN2_PIN_MUX(DSP_GPIO4, "dsp-gpio4");
245*4882a593Smuzhiyun LN2_PIN_MUX(DSP_GPIO5, "dsp-gpio5");
246*4882a593Smuzhiyun LN2_PIN_MUX(DSP_GPIO6, "dsp-gpio6");
247*4882a593Smuzhiyun LN2_PIN_MUX(GF_GPIO2, "gf-gpio2");
248*4882a593Smuzhiyun LN2_PIN_MUX(GF_GPIO3, "gf-gpio3");
249*4882a593Smuzhiyun LN2_PIN_MUX(GF_GPIO7, "gf-gpio7");
250*4882a593Smuzhiyun LN2_PIN_MUX(DSP_UART1_RX, "dsp-uart1-rx");
251*4882a593Smuzhiyun LN2_PIN_MUX(DSP_UART1_TX, "dsp-uart1-tx");
252*4882a593Smuzhiyun LN2_PIN_MUX(DSP_UART2_RX, "dsp-uart2-rx");
253*4882a593Smuzhiyun LN2_PIN_MUX(DSP_UART2_TX, "dsp-uart2-tx");
254*4882a593Smuzhiyun LN2_PIN_MUX(GF_UART2_RX, "gf-uart2-rx");
255*4882a593Smuzhiyun LN2_PIN_MUX(GF_UART2_TX, "gf-uart2-tx");
256*4882a593Smuzhiyun LN2_PIN_MUX(USB_UART_RX, "usb-uart-rx");
257*4882a593Smuzhiyun LN2_PIN_MUX(CDC_PDMCLK1, "codec-pdmclk1");
258*4882a593Smuzhiyun LN2_PIN_MUX(CDC_PDMDAT1, "codec-pdmdat1");
259*4882a593Smuzhiyun LN2_PIN_MUX(CDC_PDMCLK2, "codec-pdmclk2");
260*4882a593Smuzhiyun LN2_PIN_MUX(CDC_PDMDAT2, "codec-pdmdat2");
261*4882a593Smuzhiyun LN2_PIN_MUX(CDC_DMICCLK1, "codec-dmicclk1");
262*4882a593Smuzhiyun LN2_PIN_MUX(CDC_DMICDAT1, "codec-dmicdat1");
263*4882a593Smuzhiyun LN2_PIN_MUX(CDC_DMICCLK2, "codec-dmicclk2");
264*4882a593Smuzhiyun LN2_PIN_MUX(CDC_DMICDAT2, "codec-dmicdat2");
265*4882a593Smuzhiyun LN2_PIN_MUX(CDC_DMICCLK3, "codec-dmicclk3");
266*4882a593Smuzhiyun LN2_PIN_MUX(CDC_DMICDAT3, "codec-dmicdat3");
267*4882a593Smuzhiyun LN2_PIN_MUX(CDC_DMICCLK4, "codec-dmicclk4");
268*4882a593Smuzhiyun LN2_PIN_MUX(CDC_DMICDAT4, "codec-dmicdat4");
269*4882a593Smuzhiyun LN2_PIN_MUX(DSP_DMICCLK1, "dsp-dmicclk1");
270*4882a593Smuzhiyun LN2_PIN_MUX(DSP_DMICDAT1, "dsp-dmicdat1");
271*4882a593Smuzhiyun LN2_PIN_MUX(DSP_DMICCLK2, "dsp-dmicclk2");
272*4882a593Smuzhiyun LN2_PIN_MUX(DSP_DMICDAT2, "dsp-dmicdat2");
273*4882a593Smuzhiyun LN2_PIN_MUX(I2C2_SCL, "i2c2-scl");
274*4882a593Smuzhiyun LN2_PIN_MUX(I2C2_SDA, "i2c2-sda");
275*4882a593Smuzhiyun LN2_PIN_MUX(I2C3_SCL, "i2c3-scl");
276*4882a593Smuzhiyun LN2_PIN_MUX(I2C3_SDA, "i2c3-sda");
277*4882a593Smuzhiyun LN2_PIN_MUX(I2C4_SCL, "i2c4-scl");
278*4882a593Smuzhiyun LN2_PIN_MUX(I2C4_SDA, "i2c4-sda");
279*4882a593Smuzhiyun LN2_PIN_MUX(DSP_STANDBY, "dsp-standby");
280*4882a593Smuzhiyun LN2_PIN_MUX(CDC_MCLK1, "codec-mclk1");
281*4882a593Smuzhiyun LN2_PIN_MUX(CDC_MCLK2, "codec-mclk2");
282*4882a593Smuzhiyun LN2_PIN_MUX(DSP_CLKIN, "dsp-clkin");
283*4882a593Smuzhiyun LN2_PIN_MUX(PSIA1_MCLK, "psia1-mclk");
284*4882a593Smuzhiyun LN2_PIN_MUX(PSIA2_MCLK, "psia2-mclk");
285*4882a593Smuzhiyun LN2_PIN_MUX(GF_GPIO1, "gf-gpio1");
286*4882a593Smuzhiyun LN2_PIN_MUX(GF_GPIO5, "gf-gpio5");
287*4882a593Smuzhiyun LN2_PIN_MUX(DSP_GPIO20, "dsp-gpio20");
288*4882a593Smuzhiyun LN2_PIN_GAI(CDC_AIF1);
289*4882a593Smuzhiyun LN2_PIN_GAI(CDC_AIF2);
290*4882a593Smuzhiyun LN2_PIN_GAI(CDC_AIF3);
291*4882a593Smuzhiyun LN2_PIN_GAI(DSP_AIF1);
292*4882a593Smuzhiyun LN2_PIN_GAI(DSP_AIF2);
293*4882a593Smuzhiyun LN2_PIN_GAI(PSIA1);
294*4882a593Smuzhiyun LN2_PIN_GAI(PSIA2);
295*4882a593Smuzhiyun LN2_PIN_GAI(GF_AIF1);
296*4882a593Smuzhiyun LN2_PIN_GAI(GF_AIF2);
297*4882a593Smuzhiyun LN2_PIN_GAI(GF_AIF3);
298*4882a593Smuzhiyun LN2_PIN_GAI(GF_AIF4);
299*4882a593Smuzhiyun LN2_PIN_AIF(SPDIF_AIF);
300*4882a593Smuzhiyun LN2_PIN_AIF(USB_AIF1);
301*4882a593Smuzhiyun LN2_PIN_AIF(USB_AIF2);
302*4882a593Smuzhiyun LN2_PIN_AIF(ADAT_AIF);
303*4882a593Smuzhiyun LN2_PIN_AIF(SOUNDCARD_AIF);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun static const struct pinctrl_pin_desc lochnagar1_pins[] = {
306*4882a593Smuzhiyun LN1_PIN(CDC_RESET), LN1_PIN(DSP_RESET), LN1_PIN(CDC_CIF1MODE),
307*4882a593Smuzhiyun LN1_PIN(GF_GPIO2), LN1_PIN(GF_GPIO3), LN1_PIN(GF_GPIO7),
308*4882a593Smuzhiyun LN1_PIN(LED1), LN1_PIN(LED2),
309*4882a593Smuzhiyun LN1_PINS(CDC_AIF1), LN1_PINS(CDC_AIF2), LN1_PINS(CDC_AIF3),
310*4882a593Smuzhiyun LN1_PINS(DSP_AIF1), LN1_PINS(DSP_AIF2),
311*4882a593Smuzhiyun LN1_PINS(PSIA1), LN1_PINS(PSIA2),
312*4882a593Smuzhiyun LN1_PINS(SPDIF_AIF),
313*4882a593Smuzhiyun LN1_PINS(GF_AIF1), LN1_PINS(GF_AIF2),
314*4882a593Smuzhiyun LN1_PINS(GF_AIF3), LN1_PINS(GF_AIF4),
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static const struct pinctrl_pin_desc lochnagar2_pins[] = {
318*4882a593Smuzhiyun LN2_PIN(CDC_RESET), LN2_PIN(DSP_RESET), LN2_PIN(CDC_CIF1MODE),
319*4882a593Smuzhiyun LN2_PIN(CDC_LDOENA),
320*4882a593Smuzhiyun LN2_PIN(SPDIF_HWMODE), LN2_PIN(SPDIF_RESET),
321*4882a593Smuzhiyun LN2_PIN(FPGA_GPIO1), LN2_PIN(FPGA_GPIO2), LN2_PIN(FPGA_GPIO3),
322*4882a593Smuzhiyun LN2_PIN(FPGA_GPIO4), LN2_PIN(FPGA_GPIO5), LN2_PIN(FPGA_GPIO6),
323*4882a593Smuzhiyun LN2_PIN(CDC_GPIO1), LN2_PIN(CDC_GPIO2), LN2_PIN(CDC_GPIO3),
324*4882a593Smuzhiyun LN2_PIN(CDC_GPIO4), LN2_PIN(CDC_GPIO5), LN2_PIN(CDC_GPIO6),
325*4882a593Smuzhiyun LN2_PIN(CDC_GPIO7), LN2_PIN(CDC_GPIO8),
326*4882a593Smuzhiyun LN2_PIN(DSP_GPIO1), LN2_PIN(DSP_GPIO2), LN2_PIN(DSP_GPIO3),
327*4882a593Smuzhiyun LN2_PIN(DSP_GPIO4), LN2_PIN(DSP_GPIO5), LN2_PIN(DSP_GPIO6),
328*4882a593Smuzhiyun LN2_PIN(DSP_GPIO20),
329*4882a593Smuzhiyun LN2_PIN(GF_GPIO1), LN2_PIN(GF_GPIO2), LN2_PIN(GF_GPIO3),
330*4882a593Smuzhiyun LN2_PIN(GF_GPIO5), LN2_PIN(GF_GPIO7),
331*4882a593Smuzhiyun LN2_PINS(CDC_AIF1), LN2_PINS(CDC_AIF2), LN2_PINS(CDC_AIF3),
332*4882a593Smuzhiyun LN2_PINS(DSP_AIF1), LN2_PINS(DSP_AIF2),
333*4882a593Smuzhiyun LN2_PINS(PSIA1), LN2_PINS(PSIA2),
334*4882a593Smuzhiyun LN2_PINS(GF_AIF1), LN2_PINS(GF_AIF2),
335*4882a593Smuzhiyun LN2_PINS(GF_AIF3), LN2_PINS(GF_AIF4),
336*4882a593Smuzhiyun LN2_PIN(DSP_UART1_RX), LN2_PIN(DSP_UART1_TX),
337*4882a593Smuzhiyun LN2_PIN(DSP_UART2_RX), LN2_PIN(DSP_UART2_TX),
338*4882a593Smuzhiyun LN2_PIN(GF_UART2_RX), LN2_PIN(GF_UART2_TX),
339*4882a593Smuzhiyun LN2_PIN(USB_UART_RX),
340*4882a593Smuzhiyun LN2_PIN(CDC_PDMCLK1), LN2_PIN(CDC_PDMDAT1),
341*4882a593Smuzhiyun LN2_PIN(CDC_PDMCLK2), LN2_PIN(CDC_PDMDAT2),
342*4882a593Smuzhiyun LN2_PIN(CDC_DMICCLK1), LN2_PIN(CDC_DMICDAT1),
343*4882a593Smuzhiyun LN2_PIN(CDC_DMICCLK2), LN2_PIN(CDC_DMICDAT2),
344*4882a593Smuzhiyun LN2_PIN(CDC_DMICCLK3), LN2_PIN(CDC_DMICDAT3),
345*4882a593Smuzhiyun LN2_PIN(CDC_DMICCLK4), LN2_PIN(CDC_DMICDAT4),
346*4882a593Smuzhiyun LN2_PIN(DSP_DMICCLK1), LN2_PIN(DSP_DMICDAT1),
347*4882a593Smuzhiyun LN2_PIN(DSP_DMICCLK2), LN2_PIN(DSP_DMICDAT2),
348*4882a593Smuzhiyun LN2_PIN(I2C2_SCL), LN2_PIN(I2C2_SDA),
349*4882a593Smuzhiyun LN2_PIN(I2C3_SCL), LN2_PIN(I2C3_SDA),
350*4882a593Smuzhiyun LN2_PIN(I2C4_SCL), LN2_PIN(I2C4_SDA),
351*4882a593Smuzhiyun LN2_PIN(DSP_STANDBY),
352*4882a593Smuzhiyun LN2_PIN(CDC_MCLK1), LN2_PIN(CDC_MCLK2),
353*4882a593Smuzhiyun LN2_PIN(DSP_CLKIN),
354*4882a593Smuzhiyun LN2_PIN(PSIA1_MCLK), LN2_PIN(PSIA2_MCLK),
355*4882a593Smuzhiyun LN2_PINS(SPDIF_AIF),
356*4882a593Smuzhiyun LN2_PINS(USB_AIF1), LN2_PINS(USB_AIF2),
357*4882a593Smuzhiyun LN2_PINS(ADAT_AIF),
358*4882a593Smuzhiyun LN2_PINS(SOUNDCARD_AIF),
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun #define LN_AIF_PINS(REV, ID) \
362*4882a593Smuzhiyun LOCHNAGAR##REV##_PIN_##ID##_BCLK, \
363*4882a593Smuzhiyun LOCHNAGAR##REV##_PIN_##ID##_LRCLK, \
364*4882a593Smuzhiyun LOCHNAGAR##REV##_PIN_##ID##_TXDAT, \
365*4882a593Smuzhiyun LOCHNAGAR##REV##_PIN_##ID##_RXDAT,
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun #define LN1_AIF(ID, CTRL) \
368*4882a593Smuzhiyun static const struct lochnagar_aif lochnagar1_##ID##_aif = { \
369*4882a593Smuzhiyun .name = LN_##ID##_STR, \
370*4882a593Smuzhiyun .pins = { LN_AIF_PINS(1, ID) }, \
371*4882a593Smuzhiyun .src_reg = LOCHNAGAR1_##ID##_SEL, \
372*4882a593Smuzhiyun .src_mask = LOCHNAGAR1_SRC_MASK, \
373*4882a593Smuzhiyun .ctrl_reg = LOCHNAGAR1_##CTRL, \
374*4882a593Smuzhiyun .ena_mask = LOCHNAGAR1_##ID##_ENA_MASK, \
375*4882a593Smuzhiyun .master_mask = LOCHNAGAR1_##ID##_LRCLK_DIR_MASK | \
376*4882a593Smuzhiyun LOCHNAGAR1_##ID##_BCLK_DIR_MASK, \
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun #define LN2_AIF(ID) \
380*4882a593Smuzhiyun static const struct lochnagar_aif lochnagar2_##ID##_aif = { \
381*4882a593Smuzhiyun .name = LN_##ID##_STR, \
382*4882a593Smuzhiyun .pins = { LN_AIF_PINS(2, ID) }, \
383*4882a593Smuzhiyun .src_reg = LOCHNAGAR2_##ID##_CTRL, \
384*4882a593Smuzhiyun .src_mask = LOCHNAGAR2_AIF_SRC_MASK, \
385*4882a593Smuzhiyun .ctrl_reg = LOCHNAGAR2_##ID##_CTRL, \
386*4882a593Smuzhiyun .ena_mask = LOCHNAGAR2_AIF_ENA_MASK, \
387*4882a593Smuzhiyun .master_mask = LOCHNAGAR2_AIF_LRCLK_DIR_MASK | \
388*4882a593Smuzhiyun LOCHNAGAR2_AIF_BCLK_DIR_MASK, \
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun struct lochnagar_aif {
392*4882a593Smuzhiyun const char name[16];
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun unsigned int pins[4];
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun u16 src_reg;
397*4882a593Smuzhiyun u16 src_mask;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun u16 ctrl_reg;
400*4882a593Smuzhiyun u16 ena_mask;
401*4882a593Smuzhiyun u16 master_mask;
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun LN1_AIF(CDC_AIF1, CDC_AIF_CTRL1);
405*4882a593Smuzhiyun LN1_AIF(CDC_AIF2, CDC_AIF_CTRL1);
406*4882a593Smuzhiyun LN1_AIF(CDC_AIF3, CDC_AIF_CTRL2);
407*4882a593Smuzhiyun LN1_AIF(DSP_AIF1, DSP_AIF);
408*4882a593Smuzhiyun LN1_AIF(DSP_AIF2, DSP_AIF);
409*4882a593Smuzhiyun LN1_AIF(PSIA1, PSIA_AIF);
410*4882a593Smuzhiyun LN1_AIF(PSIA2, PSIA_AIF);
411*4882a593Smuzhiyun LN1_AIF(GF_AIF1, GF_AIF1);
412*4882a593Smuzhiyun LN1_AIF(GF_AIF2, GF_AIF2);
413*4882a593Smuzhiyun LN1_AIF(GF_AIF3, GF_AIF1);
414*4882a593Smuzhiyun LN1_AIF(GF_AIF4, GF_AIF2);
415*4882a593Smuzhiyun LN1_AIF(SPDIF_AIF, EXT_AIF_CTRL);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun LN2_AIF(CDC_AIF1);
418*4882a593Smuzhiyun LN2_AIF(CDC_AIF2);
419*4882a593Smuzhiyun LN2_AIF(CDC_AIF3);
420*4882a593Smuzhiyun LN2_AIF(DSP_AIF1);
421*4882a593Smuzhiyun LN2_AIF(DSP_AIF2);
422*4882a593Smuzhiyun LN2_AIF(PSIA1);
423*4882a593Smuzhiyun LN2_AIF(PSIA2);
424*4882a593Smuzhiyun LN2_AIF(GF_AIF1);
425*4882a593Smuzhiyun LN2_AIF(GF_AIF2);
426*4882a593Smuzhiyun LN2_AIF(GF_AIF3);
427*4882a593Smuzhiyun LN2_AIF(GF_AIF4);
428*4882a593Smuzhiyun LN2_AIF(SPDIF_AIF);
429*4882a593Smuzhiyun LN2_AIF(USB_AIF1);
430*4882a593Smuzhiyun LN2_AIF(USB_AIF2);
431*4882a593Smuzhiyun LN2_AIF(ADAT_AIF);
432*4882a593Smuzhiyun LN2_AIF(SOUNDCARD_AIF);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun #define LN2_OP_AIF 0x00
435*4882a593Smuzhiyun #define LN2_OP_GPIO 0xFE
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun #define LN_FUNC(NAME, TYPE, OP) \
438*4882a593Smuzhiyun { .name = NAME, .type = LN_FTYPE_##TYPE, .op = OP }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun #define LN_FUNC_PIN(REV, ID, OP) \
441*4882a593Smuzhiyun LN_FUNC(lochnagar##REV##_##ID##_pin.name, PIN, OP)
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun #define LN1_FUNC_PIN(ID, OP) LN_FUNC_PIN(1, ID, OP)
444*4882a593Smuzhiyun #define LN2_FUNC_PIN(ID, OP) LN_FUNC_PIN(2, ID, OP)
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun #define LN_FUNC_AIF(REV, ID, OP) \
447*4882a593Smuzhiyun LN_FUNC(lochnagar##REV##_##ID##_aif.name, AIF, OP)
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun #define LN1_FUNC_AIF(ID, OP) LN_FUNC_AIF(1, ID, OP)
450*4882a593Smuzhiyun #define LN2_FUNC_AIF(ID, OP) LN_FUNC_AIF(2, ID, OP)
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun #define LN2_FUNC_GAI(ID, OP, BOP, LROP, RXOP, TXOP) \
453*4882a593Smuzhiyun LN2_FUNC_AIF(ID, OP), \
454*4882a593Smuzhiyun LN_FUNC(lochnagar2_##ID##_BCLK_pin.name, PIN, BOP), \
455*4882a593Smuzhiyun LN_FUNC(lochnagar2_##ID##_LRCLK_pin.name, PIN, LROP), \
456*4882a593Smuzhiyun LN_FUNC(lochnagar2_##ID##_RXDAT_pin.name, PIN, RXOP), \
457*4882a593Smuzhiyun LN_FUNC(lochnagar2_##ID##_TXDAT_pin.name, PIN, TXOP)
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun enum lochnagar_func_type {
460*4882a593Smuzhiyun LN_FTYPE_PIN,
461*4882a593Smuzhiyun LN_FTYPE_AIF,
462*4882a593Smuzhiyun LN_FTYPE_COUNT,
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun struct lochnagar_func {
466*4882a593Smuzhiyun const char * const name;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun enum lochnagar_func_type type;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun u8 op;
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun static const struct lochnagar_func lochnagar1_funcs[] = {
474*4882a593Smuzhiyun LN_FUNC("dsp-gpio1", PIN, 0x01),
475*4882a593Smuzhiyun LN_FUNC("dsp-gpio2", PIN, 0x02),
476*4882a593Smuzhiyun LN_FUNC("dsp-gpio3", PIN, 0x03),
477*4882a593Smuzhiyun LN_FUNC("codec-gpio1", PIN, 0x04),
478*4882a593Smuzhiyun LN_FUNC("codec-gpio2", PIN, 0x05),
479*4882a593Smuzhiyun LN_FUNC("codec-gpio3", PIN, 0x06),
480*4882a593Smuzhiyun LN_FUNC("codec-gpio4", PIN, 0x07),
481*4882a593Smuzhiyun LN_FUNC("codec-gpio5", PIN, 0x08),
482*4882a593Smuzhiyun LN_FUNC("codec-gpio6", PIN, 0x09),
483*4882a593Smuzhiyun LN_FUNC("codec-gpio7", PIN, 0x0A),
484*4882a593Smuzhiyun LN_FUNC("codec-gpio8", PIN, 0x0B),
485*4882a593Smuzhiyun LN1_FUNC_PIN(GF_GPIO2, 0x0C),
486*4882a593Smuzhiyun LN1_FUNC_PIN(GF_GPIO3, 0x0D),
487*4882a593Smuzhiyun LN1_FUNC_PIN(GF_GPIO7, 0x0E),
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun LN1_FUNC_AIF(SPDIF_AIF, 0x01),
490*4882a593Smuzhiyun LN1_FUNC_AIF(PSIA1, 0x02),
491*4882a593Smuzhiyun LN1_FUNC_AIF(PSIA2, 0x03),
492*4882a593Smuzhiyun LN1_FUNC_AIF(CDC_AIF1, 0x04),
493*4882a593Smuzhiyun LN1_FUNC_AIF(CDC_AIF2, 0x05),
494*4882a593Smuzhiyun LN1_FUNC_AIF(CDC_AIF3, 0x06),
495*4882a593Smuzhiyun LN1_FUNC_AIF(DSP_AIF1, 0x07),
496*4882a593Smuzhiyun LN1_FUNC_AIF(DSP_AIF2, 0x08),
497*4882a593Smuzhiyun LN1_FUNC_AIF(GF_AIF3, 0x09),
498*4882a593Smuzhiyun LN1_FUNC_AIF(GF_AIF4, 0x0A),
499*4882a593Smuzhiyun LN1_FUNC_AIF(GF_AIF1, 0x0B),
500*4882a593Smuzhiyun LN1_FUNC_AIF(GF_AIF2, 0x0C),
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun static const struct lochnagar_func lochnagar2_funcs[] = {
504*4882a593Smuzhiyun LN_FUNC("aif", PIN, LN2_OP_AIF),
505*4882a593Smuzhiyun LN2_FUNC_PIN(FPGA_GPIO1, 0x01),
506*4882a593Smuzhiyun LN2_FUNC_PIN(FPGA_GPIO2, 0x02),
507*4882a593Smuzhiyun LN2_FUNC_PIN(FPGA_GPIO3, 0x03),
508*4882a593Smuzhiyun LN2_FUNC_PIN(FPGA_GPIO4, 0x04),
509*4882a593Smuzhiyun LN2_FUNC_PIN(FPGA_GPIO5, 0x05),
510*4882a593Smuzhiyun LN2_FUNC_PIN(FPGA_GPIO6, 0x06),
511*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_GPIO1, 0x07),
512*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_GPIO2, 0x08),
513*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_GPIO3, 0x09),
514*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_GPIO4, 0x0A),
515*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_GPIO5, 0x0B),
516*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_GPIO6, 0x0C),
517*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_GPIO7, 0x0D),
518*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_GPIO8, 0x0E),
519*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_GPIO1, 0x0F),
520*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_GPIO2, 0x10),
521*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_GPIO3, 0x11),
522*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_GPIO4, 0x12),
523*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_GPIO5, 0x13),
524*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_GPIO6, 0x14),
525*4882a593Smuzhiyun LN2_FUNC_PIN(GF_GPIO2, 0x15),
526*4882a593Smuzhiyun LN2_FUNC_PIN(GF_GPIO3, 0x16),
527*4882a593Smuzhiyun LN2_FUNC_PIN(GF_GPIO7, 0x17),
528*4882a593Smuzhiyun LN2_FUNC_PIN(GF_GPIO1, 0x18),
529*4882a593Smuzhiyun LN2_FUNC_PIN(GF_GPIO5, 0x19),
530*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_GPIO20, 0x1A),
531*4882a593Smuzhiyun LN_FUNC("codec-clkout", PIN, 0x20),
532*4882a593Smuzhiyun LN_FUNC("dsp-clkout", PIN, 0x21),
533*4882a593Smuzhiyun LN_FUNC("pmic-32k", PIN, 0x22),
534*4882a593Smuzhiyun LN_FUNC("spdif-clkout", PIN, 0x23),
535*4882a593Smuzhiyun LN_FUNC("clk-12m288", PIN, 0x24),
536*4882a593Smuzhiyun LN_FUNC("clk-11m2986", PIN, 0x25),
537*4882a593Smuzhiyun LN_FUNC("clk-24m576", PIN, 0x26),
538*4882a593Smuzhiyun LN_FUNC("clk-22m5792", PIN, 0x27),
539*4882a593Smuzhiyun LN_FUNC("xmos-mclk", PIN, 0x29),
540*4882a593Smuzhiyun LN_FUNC("gf-clkout1", PIN, 0x2A),
541*4882a593Smuzhiyun LN_FUNC("gf-mclk1", PIN, 0x2B),
542*4882a593Smuzhiyun LN_FUNC("gf-mclk3", PIN, 0x2C),
543*4882a593Smuzhiyun LN_FUNC("gf-mclk2", PIN, 0x2D),
544*4882a593Smuzhiyun LN_FUNC("gf-clkout2", PIN, 0x2E),
545*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_MCLK1, 0x2F),
546*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_MCLK2, 0x30),
547*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_CLKIN, 0x31),
548*4882a593Smuzhiyun LN2_FUNC_PIN(PSIA1_MCLK, 0x32),
549*4882a593Smuzhiyun LN2_FUNC_PIN(PSIA2_MCLK, 0x33),
550*4882a593Smuzhiyun LN_FUNC("spdif-mclk", PIN, 0x34),
551*4882a593Smuzhiyun LN_FUNC("codec-irq", PIN, 0x42),
552*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_RESET, 0x43),
553*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_RESET, 0x44),
554*4882a593Smuzhiyun LN_FUNC("dsp-irq", PIN, 0x45),
555*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_STANDBY, 0x46),
556*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_PDMCLK1, 0x90),
557*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_PDMDAT1, 0x91),
558*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_PDMCLK2, 0x92),
559*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_PDMDAT2, 0x93),
560*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_DMICCLK1, 0xA0),
561*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_DMICDAT1, 0xA1),
562*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_DMICCLK2, 0xA2),
563*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_DMICDAT2, 0xA3),
564*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_DMICCLK3, 0xA4),
565*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_DMICDAT3, 0xA5),
566*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_DMICCLK4, 0xA6),
567*4882a593Smuzhiyun LN2_FUNC_PIN(CDC_DMICDAT4, 0xA7),
568*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_DMICCLK1, 0xA8),
569*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_DMICDAT1, 0xA9),
570*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_DMICCLK2, 0xAA),
571*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_DMICDAT2, 0xAB),
572*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_UART1_RX, 0xC0),
573*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_UART1_TX, 0xC1),
574*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_UART2_RX, 0xC2),
575*4882a593Smuzhiyun LN2_FUNC_PIN(DSP_UART2_TX, 0xC3),
576*4882a593Smuzhiyun LN2_FUNC_PIN(GF_UART2_RX, 0xC4),
577*4882a593Smuzhiyun LN2_FUNC_PIN(GF_UART2_TX, 0xC5),
578*4882a593Smuzhiyun LN2_FUNC_PIN(USB_UART_RX, 0xC6),
579*4882a593Smuzhiyun LN_FUNC("usb-uart-tx", PIN, 0xC7),
580*4882a593Smuzhiyun LN2_FUNC_PIN(I2C2_SCL, 0xE0),
581*4882a593Smuzhiyun LN2_FUNC_PIN(I2C2_SDA, 0xE1),
582*4882a593Smuzhiyun LN2_FUNC_PIN(I2C3_SCL, 0xE2),
583*4882a593Smuzhiyun LN2_FUNC_PIN(I2C3_SDA, 0xE3),
584*4882a593Smuzhiyun LN2_FUNC_PIN(I2C4_SCL, 0xE4),
585*4882a593Smuzhiyun LN2_FUNC_PIN(I2C4_SDA, 0xE5),
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun LN2_FUNC_AIF(SPDIF_AIF, 0x01),
588*4882a593Smuzhiyun LN2_FUNC_GAI(PSIA1, 0x02, 0x50, 0x51, 0x52, 0x53),
589*4882a593Smuzhiyun LN2_FUNC_GAI(PSIA2, 0x03, 0x54, 0x55, 0x56, 0x57),
590*4882a593Smuzhiyun LN2_FUNC_GAI(CDC_AIF1, 0x04, 0x59, 0x5B, 0x5A, 0x58),
591*4882a593Smuzhiyun LN2_FUNC_GAI(CDC_AIF2, 0x05, 0x5D, 0x5F, 0x5E, 0x5C),
592*4882a593Smuzhiyun LN2_FUNC_GAI(CDC_AIF3, 0x06, 0x61, 0x62, 0x63, 0x60),
593*4882a593Smuzhiyun LN2_FUNC_GAI(DSP_AIF1, 0x07, 0x65, 0x67, 0x66, 0x64),
594*4882a593Smuzhiyun LN2_FUNC_GAI(DSP_AIF2, 0x08, 0x69, 0x6B, 0x6A, 0x68),
595*4882a593Smuzhiyun LN2_FUNC_GAI(GF_AIF3, 0x09, 0x6D, 0x6F, 0x6C, 0x6E),
596*4882a593Smuzhiyun LN2_FUNC_GAI(GF_AIF4, 0x0A, 0x71, 0x73, 0x70, 0x72),
597*4882a593Smuzhiyun LN2_FUNC_GAI(GF_AIF1, 0x0B, 0x75, 0x77, 0x74, 0x76),
598*4882a593Smuzhiyun LN2_FUNC_GAI(GF_AIF2, 0x0C, 0x79, 0x7B, 0x78, 0x7A),
599*4882a593Smuzhiyun LN2_FUNC_AIF(USB_AIF1, 0x0D),
600*4882a593Smuzhiyun LN2_FUNC_AIF(USB_AIF2, 0x0E),
601*4882a593Smuzhiyun LN2_FUNC_AIF(ADAT_AIF, 0x0F),
602*4882a593Smuzhiyun LN2_FUNC_AIF(SOUNDCARD_AIF, 0x10),
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun #define LN_GROUP_PIN(REV, ID) { \
606*4882a593Smuzhiyun .name = lochnagar##REV##_##ID##_pin.name, \
607*4882a593Smuzhiyun .type = LN_FTYPE_PIN, \
608*4882a593Smuzhiyun .pins = &lochnagar##REV##_pins[LOCHNAGAR##REV##_PIN_##ID].number, \
609*4882a593Smuzhiyun .npins = 1, \
610*4882a593Smuzhiyun .priv = &lochnagar##REV##_pins[LOCHNAGAR##REV##_PIN_##ID], \
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun #define LN_GROUP_AIF(REV, ID) { \
614*4882a593Smuzhiyun .name = lochnagar##REV##_##ID##_aif.name, \
615*4882a593Smuzhiyun .type = LN_FTYPE_AIF, \
616*4882a593Smuzhiyun .pins = lochnagar##REV##_##ID##_aif.pins, \
617*4882a593Smuzhiyun .npins = ARRAY_SIZE(lochnagar##REV##_##ID##_aif.pins), \
618*4882a593Smuzhiyun .priv = &lochnagar##REV##_##ID##_aif, \
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun #define LN1_GROUP_PIN(ID) LN_GROUP_PIN(1, ID)
622*4882a593Smuzhiyun #define LN2_GROUP_PIN(ID) LN_GROUP_PIN(2, ID)
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun #define LN1_GROUP_AIF(ID) LN_GROUP_AIF(1, ID)
625*4882a593Smuzhiyun #define LN2_GROUP_AIF(ID) LN_GROUP_AIF(2, ID)
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun #define LN2_GROUP_GAI(ID) \
628*4882a593Smuzhiyun LN2_GROUP_AIF(ID), \
629*4882a593Smuzhiyun LN2_GROUP_PIN(ID##_BCLK), LN2_GROUP_PIN(ID##_LRCLK), \
630*4882a593Smuzhiyun LN2_GROUP_PIN(ID##_RXDAT), LN2_GROUP_PIN(ID##_TXDAT)
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun struct lochnagar_group {
633*4882a593Smuzhiyun const char * const name;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun enum lochnagar_func_type type;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun const unsigned int *pins;
638*4882a593Smuzhiyun unsigned int npins;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun const void *priv;
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun static const struct lochnagar_group lochnagar1_groups[] = {
644*4882a593Smuzhiyun LN1_GROUP_PIN(GF_GPIO2), LN1_GROUP_PIN(GF_GPIO3),
645*4882a593Smuzhiyun LN1_GROUP_PIN(GF_GPIO7),
646*4882a593Smuzhiyun LN1_GROUP_PIN(LED1), LN1_GROUP_PIN(LED2),
647*4882a593Smuzhiyun LN1_GROUP_AIF(CDC_AIF1), LN1_GROUP_AIF(CDC_AIF2),
648*4882a593Smuzhiyun LN1_GROUP_AIF(CDC_AIF3),
649*4882a593Smuzhiyun LN1_GROUP_AIF(DSP_AIF1), LN1_GROUP_AIF(DSP_AIF2),
650*4882a593Smuzhiyun LN1_GROUP_AIF(PSIA1), LN1_GROUP_AIF(PSIA2),
651*4882a593Smuzhiyun LN1_GROUP_AIF(GF_AIF1), LN1_GROUP_AIF(GF_AIF2),
652*4882a593Smuzhiyun LN1_GROUP_AIF(GF_AIF3), LN1_GROUP_AIF(GF_AIF4),
653*4882a593Smuzhiyun LN1_GROUP_AIF(SPDIF_AIF),
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun static const struct lochnagar_group lochnagar2_groups[] = {
657*4882a593Smuzhiyun LN2_GROUP_PIN(FPGA_GPIO1), LN2_GROUP_PIN(FPGA_GPIO2),
658*4882a593Smuzhiyun LN2_GROUP_PIN(FPGA_GPIO3), LN2_GROUP_PIN(FPGA_GPIO4),
659*4882a593Smuzhiyun LN2_GROUP_PIN(FPGA_GPIO5), LN2_GROUP_PIN(FPGA_GPIO6),
660*4882a593Smuzhiyun LN2_GROUP_PIN(CDC_GPIO1), LN2_GROUP_PIN(CDC_GPIO2),
661*4882a593Smuzhiyun LN2_GROUP_PIN(CDC_GPIO3), LN2_GROUP_PIN(CDC_GPIO4),
662*4882a593Smuzhiyun LN2_GROUP_PIN(CDC_GPIO5), LN2_GROUP_PIN(CDC_GPIO6),
663*4882a593Smuzhiyun LN2_GROUP_PIN(CDC_GPIO7), LN2_GROUP_PIN(CDC_GPIO8),
664*4882a593Smuzhiyun LN2_GROUP_PIN(DSP_GPIO1), LN2_GROUP_PIN(DSP_GPIO2),
665*4882a593Smuzhiyun LN2_GROUP_PIN(DSP_GPIO3), LN2_GROUP_PIN(DSP_GPIO4),
666*4882a593Smuzhiyun LN2_GROUP_PIN(DSP_GPIO5), LN2_GROUP_PIN(DSP_GPIO6),
667*4882a593Smuzhiyun LN2_GROUP_PIN(DSP_GPIO20),
668*4882a593Smuzhiyun LN2_GROUP_PIN(GF_GPIO1),
669*4882a593Smuzhiyun LN2_GROUP_PIN(GF_GPIO2), LN2_GROUP_PIN(GF_GPIO5),
670*4882a593Smuzhiyun LN2_GROUP_PIN(GF_GPIO3), LN2_GROUP_PIN(GF_GPIO7),
671*4882a593Smuzhiyun LN2_GROUP_PIN(DSP_UART1_RX), LN2_GROUP_PIN(DSP_UART1_TX),
672*4882a593Smuzhiyun LN2_GROUP_PIN(DSP_UART2_RX), LN2_GROUP_PIN(DSP_UART2_TX),
673*4882a593Smuzhiyun LN2_GROUP_PIN(GF_UART2_RX), LN2_GROUP_PIN(GF_UART2_TX),
674*4882a593Smuzhiyun LN2_GROUP_PIN(USB_UART_RX),
675*4882a593Smuzhiyun LN2_GROUP_PIN(CDC_PDMCLK1), LN2_GROUP_PIN(CDC_PDMDAT1),
676*4882a593Smuzhiyun LN2_GROUP_PIN(CDC_PDMCLK2), LN2_GROUP_PIN(CDC_PDMDAT2),
677*4882a593Smuzhiyun LN2_GROUP_PIN(CDC_DMICCLK1), LN2_GROUP_PIN(CDC_DMICDAT1),
678*4882a593Smuzhiyun LN2_GROUP_PIN(CDC_DMICCLK2), LN2_GROUP_PIN(CDC_DMICDAT2),
679*4882a593Smuzhiyun LN2_GROUP_PIN(CDC_DMICCLK3), LN2_GROUP_PIN(CDC_DMICDAT3),
680*4882a593Smuzhiyun LN2_GROUP_PIN(CDC_DMICCLK4), LN2_GROUP_PIN(CDC_DMICDAT4),
681*4882a593Smuzhiyun LN2_GROUP_PIN(DSP_DMICCLK1), LN2_GROUP_PIN(DSP_DMICDAT1),
682*4882a593Smuzhiyun LN2_GROUP_PIN(DSP_DMICCLK2), LN2_GROUP_PIN(DSP_DMICDAT2),
683*4882a593Smuzhiyun LN2_GROUP_PIN(I2C2_SCL), LN2_GROUP_PIN(I2C2_SDA),
684*4882a593Smuzhiyun LN2_GROUP_PIN(I2C3_SCL), LN2_GROUP_PIN(I2C3_SDA),
685*4882a593Smuzhiyun LN2_GROUP_PIN(I2C4_SCL), LN2_GROUP_PIN(I2C4_SDA),
686*4882a593Smuzhiyun LN2_GROUP_PIN(DSP_STANDBY),
687*4882a593Smuzhiyun LN2_GROUP_PIN(CDC_MCLK1), LN2_GROUP_PIN(CDC_MCLK2),
688*4882a593Smuzhiyun LN2_GROUP_PIN(DSP_CLKIN),
689*4882a593Smuzhiyun LN2_GROUP_PIN(PSIA1_MCLK), LN2_GROUP_PIN(PSIA2_MCLK),
690*4882a593Smuzhiyun LN2_GROUP_GAI(CDC_AIF1), LN2_GROUP_GAI(CDC_AIF2),
691*4882a593Smuzhiyun LN2_GROUP_GAI(CDC_AIF3),
692*4882a593Smuzhiyun LN2_GROUP_GAI(DSP_AIF1), LN2_GROUP_GAI(DSP_AIF2),
693*4882a593Smuzhiyun LN2_GROUP_GAI(PSIA1), LN2_GROUP_GAI(PSIA2),
694*4882a593Smuzhiyun LN2_GROUP_GAI(GF_AIF1), LN2_GROUP_GAI(GF_AIF2),
695*4882a593Smuzhiyun LN2_GROUP_GAI(GF_AIF3), LN2_GROUP_GAI(GF_AIF4),
696*4882a593Smuzhiyun LN2_GROUP_AIF(SPDIF_AIF),
697*4882a593Smuzhiyun LN2_GROUP_AIF(USB_AIF1), LN2_GROUP_AIF(USB_AIF2),
698*4882a593Smuzhiyun LN2_GROUP_AIF(ADAT_AIF),
699*4882a593Smuzhiyun LN2_GROUP_AIF(SOUNDCARD_AIF),
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun struct lochnagar_func_groups {
703*4882a593Smuzhiyun const char **groups;
704*4882a593Smuzhiyun unsigned int ngroups;
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun struct lochnagar_pin_priv {
708*4882a593Smuzhiyun struct lochnagar *lochnagar;
709*4882a593Smuzhiyun struct device *dev;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun const struct lochnagar_func *funcs;
712*4882a593Smuzhiyun unsigned int nfuncs;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun const struct pinctrl_pin_desc *pins;
715*4882a593Smuzhiyun unsigned int npins;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun const struct lochnagar_group *groups;
718*4882a593Smuzhiyun unsigned int ngroups;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun struct lochnagar_func_groups func_groups[LN_FTYPE_COUNT];
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun struct gpio_chip gpio_chip;
723*4882a593Smuzhiyun };
724*4882a593Smuzhiyun
lochnagar_get_groups_count(struct pinctrl_dev * pctldev)725*4882a593Smuzhiyun static int lochnagar_get_groups_count(struct pinctrl_dev *pctldev)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun return priv->ngroups;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
lochnagar_get_group_name(struct pinctrl_dev * pctldev,unsigned int group_idx)732*4882a593Smuzhiyun static const char *lochnagar_get_group_name(struct pinctrl_dev *pctldev,
733*4882a593Smuzhiyun unsigned int group_idx)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun return priv->groups[group_idx].name;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
lochnagar_get_group_pins(struct pinctrl_dev * pctldev,unsigned int group_idx,const unsigned int ** pins,unsigned int * num_pins)740*4882a593Smuzhiyun static int lochnagar_get_group_pins(struct pinctrl_dev *pctldev,
741*4882a593Smuzhiyun unsigned int group_idx,
742*4882a593Smuzhiyun const unsigned int **pins,
743*4882a593Smuzhiyun unsigned int *num_pins)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun *pins = priv->groups[group_idx].pins;
748*4882a593Smuzhiyun *num_pins = priv->groups[group_idx].npins;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun return 0;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun static const struct pinctrl_ops lochnagar_pin_group_ops = {
754*4882a593Smuzhiyun .get_groups_count = lochnagar_get_groups_count,
755*4882a593Smuzhiyun .get_group_name = lochnagar_get_group_name,
756*4882a593Smuzhiyun .get_group_pins = lochnagar_get_group_pins,
757*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_all,
758*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun
lochnagar_get_funcs_count(struct pinctrl_dev * pctldev)761*4882a593Smuzhiyun static int lochnagar_get_funcs_count(struct pinctrl_dev *pctldev)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun return priv->nfuncs;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
lochnagar_get_func_name(struct pinctrl_dev * pctldev,unsigned int func_idx)768*4882a593Smuzhiyun static const char *lochnagar_get_func_name(struct pinctrl_dev *pctldev,
769*4882a593Smuzhiyun unsigned int func_idx)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun return priv->funcs[func_idx].name;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
lochnagar_get_func_groups(struct pinctrl_dev * pctldev,unsigned int func_idx,const char * const ** groups,unsigned int * const num_groups)776*4882a593Smuzhiyun static int lochnagar_get_func_groups(struct pinctrl_dev *pctldev,
777*4882a593Smuzhiyun unsigned int func_idx,
778*4882a593Smuzhiyun const char * const **groups,
779*4882a593Smuzhiyun unsigned int * const num_groups)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
782*4882a593Smuzhiyun int func_type;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun func_type = priv->funcs[func_idx].type;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun *groups = priv->func_groups[func_type].groups;
787*4882a593Smuzhiyun *num_groups = priv->func_groups[func_type].ngroups;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun return 0;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
lochnagar2_get_gpio_chan(struct lochnagar_pin_priv * priv,unsigned int op)792*4882a593Smuzhiyun static int lochnagar2_get_gpio_chan(struct lochnagar_pin_priv *priv,
793*4882a593Smuzhiyun unsigned int op)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun struct regmap *regmap = priv->lochnagar->regmap;
796*4882a593Smuzhiyun unsigned int val;
797*4882a593Smuzhiyun int free = -1;
798*4882a593Smuzhiyun int i, ret;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun for (i = 0; i < LN2_NUM_GPIO_CHANNELS; i++) {
801*4882a593Smuzhiyun ret = regmap_read(regmap, LOCHNAGAR2_GPIO_CHANNEL1 + i, &val);
802*4882a593Smuzhiyun if (ret)
803*4882a593Smuzhiyun return ret;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun val &= LOCHNAGAR2_GPIO_CHANNEL_SRC_MASK;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (val == op)
808*4882a593Smuzhiyun return i + 1;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun if (free < 0 && !val)
811*4882a593Smuzhiyun free = i;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun if (free >= 0) {
815*4882a593Smuzhiyun ret = regmap_update_bits(regmap,
816*4882a593Smuzhiyun LOCHNAGAR2_GPIO_CHANNEL1 + free,
817*4882a593Smuzhiyun LOCHNAGAR2_GPIO_CHANNEL_SRC_MASK, op);
818*4882a593Smuzhiyun if (ret)
819*4882a593Smuzhiyun return ret;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun free++;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun dev_dbg(priv->dev, "Set channel %d to 0x%x\n", free, op);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun return free;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun return -ENOSPC;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
lochnagar_pin_set_mux(struct lochnagar_pin_priv * priv,const struct lochnagar_pin * pin,unsigned int op)831*4882a593Smuzhiyun static int lochnagar_pin_set_mux(struct lochnagar_pin_priv *priv,
832*4882a593Smuzhiyun const struct lochnagar_pin *pin,
833*4882a593Smuzhiyun unsigned int op)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun int ret;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun switch (priv->lochnagar->type) {
838*4882a593Smuzhiyun case LOCHNAGAR1:
839*4882a593Smuzhiyun break;
840*4882a593Smuzhiyun default:
841*4882a593Smuzhiyun ret = lochnagar2_get_gpio_chan(priv, op);
842*4882a593Smuzhiyun if (ret < 0) {
843*4882a593Smuzhiyun dev_err(priv->dev, "Failed to get channel for %s: %d\n",
844*4882a593Smuzhiyun pin->name, ret);
845*4882a593Smuzhiyun return ret;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun op = ret;
849*4882a593Smuzhiyun break;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun dev_dbg(priv->dev, "Set pin %s to 0x%x\n", pin->name, op);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun ret = regmap_write(priv->lochnagar->regmap, pin->reg, op);
855*4882a593Smuzhiyun if (ret)
856*4882a593Smuzhiyun dev_err(priv->dev, "Failed to set %s mux: %d\n",
857*4882a593Smuzhiyun pin->name, ret);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun return 0;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
lochnagar_aif_set_mux(struct lochnagar_pin_priv * priv,const struct lochnagar_group * group,unsigned int op)862*4882a593Smuzhiyun static int lochnagar_aif_set_mux(struct lochnagar_pin_priv *priv,
863*4882a593Smuzhiyun const struct lochnagar_group *group,
864*4882a593Smuzhiyun unsigned int op)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun struct regmap *regmap = priv->lochnagar->regmap;
867*4882a593Smuzhiyun const struct lochnagar_aif *aif = group->priv;
868*4882a593Smuzhiyun const struct lochnagar_pin *pin;
869*4882a593Smuzhiyun int i, ret;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun ret = regmap_update_bits(regmap, aif->src_reg, aif->src_mask, op);
872*4882a593Smuzhiyun if (ret) {
873*4882a593Smuzhiyun dev_err(priv->dev, "Failed to set %s source: %d\n",
874*4882a593Smuzhiyun group->name, ret);
875*4882a593Smuzhiyun return ret;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun ret = regmap_update_bits(regmap, aif->ctrl_reg,
879*4882a593Smuzhiyun aif->ena_mask, aif->ena_mask);
880*4882a593Smuzhiyun if (ret) {
881*4882a593Smuzhiyun dev_err(priv->dev, "Failed to set %s enable: %d\n",
882*4882a593Smuzhiyun group->name, ret);
883*4882a593Smuzhiyun return ret;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun for (i = 0; i < group->npins; i++) {
887*4882a593Smuzhiyun pin = priv->pins[group->pins[i]].drv_data;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun if (pin->type != LN_PTYPE_MUX)
890*4882a593Smuzhiyun continue;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun dev_dbg(priv->dev, "Set pin %s to AIF\n", pin->name);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun ret = regmap_update_bits(regmap, pin->reg,
895*4882a593Smuzhiyun LOCHNAGAR2_GPIO_SRC_MASK,
896*4882a593Smuzhiyun LN2_OP_AIF);
897*4882a593Smuzhiyun if (ret) {
898*4882a593Smuzhiyun dev_err(priv->dev, "Failed to set %s to AIF: %d\n",
899*4882a593Smuzhiyun pin->name, ret);
900*4882a593Smuzhiyun return ret;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun return 0;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
lochnagar_set_mux(struct pinctrl_dev * pctldev,unsigned int func_idx,unsigned int group_idx)907*4882a593Smuzhiyun static int lochnagar_set_mux(struct pinctrl_dev *pctldev,
908*4882a593Smuzhiyun unsigned int func_idx, unsigned int group_idx)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
911*4882a593Smuzhiyun const struct lochnagar_func *func = &priv->funcs[func_idx];
912*4882a593Smuzhiyun const struct lochnagar_group *group = &priv->groups[group_idx];
913*4882a593Smuzhiyun const struct lochnagar_pin *pin;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun switch (func->type) {
916*4882a593Smuzhiyun case LN_FTYPE_AIF:
917*4882a593Smuzhiyun dev_dbg(priv->dev, "Set group %s to %s\n",
918*4882a593Smuzhiyun group->name, func->name);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun return lochnagar_aif_set_mux(priv, group, func->op);
921*4882a593Smuzhiyun case LN_FTYPE_PIN:
922*4882a593Smuzhiyun pin = priv->pins[*group->pins].drv_data;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun dev_dbg(priv->dev, "Set pin %s to %s\n", pin->name, func->name);
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun return lochnagar_pin_set_mux(priv, pin, func->op);
927*4882a593Smuzhiyun default:
928*4882a593Smuzhiyun return -EINVAL;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
lochnagar_gpio_request(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)932*4882a593Smuzhiyun static int lochnagar_gpio_request(struct pinctrl_dev *pctldev,
933*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
934*4882a593Smuzhiyun unsigned int offset)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
937*4882a593Smuzhiyun struct lochnagar *lochnagar = priv->lochnagar;
938*4882a593Smuzhiyun const struct lochnagar_pin *pin = priv->pins[offset].drv_data;
939*4882a593Smuzhiyun int ret;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun dev_dbg(priv->dev, "Requesting GPIO %s\n", pin->name);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun if (lochnagar->type == LOCHNAGAR1 || pin->type != LN_PTYPE_MUX)
944*4882a593Smuzhiyun return 0;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun ret = lochnagar2_get_gpio_chan(priv, LN2_OP_GPIO);
947*4882a593Smuzhiyun if (ret < 0) {
948*4882a593Smuzhiyun dev_err(priv->dev, "Failed to get low channel: %d\n", ret);
949*4882a593Smuzhiyun return ret;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun ret = lochnagar2_get_gpio_chan(priv, LN2_OP_GPIO | 0x1);
953*4882a593Smuzhiyun if (ret < 0) {
954*4882a593Smuzhiyun dev_err(priv->dev, "Failed to get high channel: %d\n", ret);
955*4882a593Smuzhiyun return ret;
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun return 0;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
lochnagar_gpio_set_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset,bool input)961*4882a593Smuzhiyun static int lochnagar_gpio_set_direction(struct pinctrl_dev *pctldev,
962*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
963*4882a593Smuzhiyun unsigned int offset,
964*4882a593Smuzhiyun bool input)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun /* The GPIOs only support output */
967*4882a593Smuzhiyun if (input)
968*4882a593Smuzhiyun return -EINVAL;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun return 0;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun static const struct pinmux_ops lochnagar_pin_mux_ops = {
974*4882a593Smuzhiyun .get_functions_count = lochnagar_get_funcs_count,
975*4882a593Smuzhiyun .get_function_name = lochnagar_get_func_name,
976*4882a593Smuzhiyun .get_function_groups = lochnagar_get_func_groups,
977*4882a593Smuzhiyun .set_mux = lochnagar_set_mux,
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun .gpio_request_enable = lochnagar_gpio_request,
980*4882a593Smuzhiyun .gpio_set_direction = lochnagar_gpio_set_direction,
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun .strict = true,
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun
lochnagar_aif_set_master(struct lochnagar_pin_priv * priv,unsigned int group_idx,bool master)985*4882a593Smuzhiyun static int lochnagar_aif_set_master(struct lochnagar_pin_priv *priv,
986*4882a593Smuzhiyun unsigned int group_idx, bool master)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun struct regmap *regmap = priv->lochnagar->regmap;
989*4882a593Smuzhiyun const struct lochnagar_group *group = &priv->groups[group_idx];
990*4882a593Smuzhiyun const struct lochnagar_aif *aif = group->priv;
991*4882a593Smuzhiyun unsigned int val = 0;
992*4882a593Smuzhiyun int ret;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun if (group->type != LN_FTYPE_AIF)
995*4882a593Smuzhiyun return -EINVAL;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun if (!master)
998*4882a593Smuzhiyun val = aif->master_mask;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun dev_dbg(priv->dev, "Set AIF %s to %s\n",
1001*4882a593Smuzhiyun group->name, master ? "master" : "slave");
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun ret = regmap_update_bits(regmap, aif->ctrl_reg, aif->master_mask, val);
1004*4882a593Smuzhiyun if (ret) {
1005*4882a593Smuzhiyun dev_err(priv->dev, "Failed to set %s mode: %d\n",
1006*4882a593Smuzhiyun group->name, ret);
1007*4882a593Smuzhiyun return ret;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
lochnagar_conf_group_set(struct pinctrl_dev * pctldev,unsigned int group_idx,unsigned long * configs,unsigned int num_configs)1013*4882a593Smuzhiyun static int lochnagar_conf_group_set(struct pinctrl_dev *pctldev,
1014*4882a593Smuzhiyun unsigned int group_idx,
1015*4882a593Smuzhiyun unsigned long *configs,
1016*4882a593Smuzhiyun unsigned int num_configs)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
1019*4882a593Smuzhiyun int i, ret;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
1022*4882a593Smuzhiyun unsigned int param = pinconf_to_config_param(*configs);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun switch (param) {
1025*4882a593Smuzhiyun case PIN_CONFIG_OUTPUT_ENABLE:
1026*4882a593Smuzhiyun ret = lochnagar_aif_set_master(priv, group_idx, true);
1027*4882a593Smuzhiyun if (ret)
1028*4882a593Smuzhiyun return ret;
1029*4882a593Smuzhiyun break;
1030*4882a593Smuzhiyun case PIN_CONFIG_INPUT_ENABLE:
1031*4882a593Smuzhiyun ret = lochnagar_aif_set_master(priv, group_idx, false);
1032*4882a593Smuzhiyun if (ret)
1033*4882a593Smuzhiyun return ret;
1034*4882a593Smuzhiyun break;
1035*4882a593Smuzhiyun default:
1036*4882a593Smuzhiyun return -ENOTSUPP;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun configs++;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun return 0;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun static const struct pinconf_ops lochnagar_pin_conf_ops = {
1046*4882a593Smuzhiyun .pin_config_group_set = lochnagar_conf_group_set,
1047*4882a593Smuzhiyun };
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun static const struct pinctrl_desc lochnagar_pin_desc = {
1050*4882a593Smuzhiyun .name = "lochnagar-pinctrl",
1051*4882a593Smuzhiyun .owner = THIS_MODULE,
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun .pctlops = &lochnagar_pin_group_ops,
1054*4882a593Smuzhiyun .pmxops = &lochnagar_pin_mux_ops,
1055*4882a593Smuzhiyun .confops = &lochnagar_pin_conf_ops,
1056*4882a593Smuzhiyun };
1057*4882a593Smuzhiyun
lochnagar_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)1058*4882a593Smuzhiyun static void lochnagar_gpio_set(struct gpio_chip *chip,
1059*4882a593Smuzhiyun unsigned int offset, int value)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun struct lochnagar_pin_priv *priv = gpiochip_get_data(chip);
1062*4882a593Smuzhiyun struct lochnagar *lochnagar = priv->lochnagar;
1063*4882a593Smuzhiyun const struct lochnagar_pin *pin = priv->pins[offset].drv_data;
1064*4882a593Smuzhiyun int ret;
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun value = !!value;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun dev_dbg(priv->dev, "Set GPIO %s to %s\n",
1069*4882a593Smuzhiyun pin->name, value ? "high" : "low");
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun switch (pin->type) {
1072*4882a593Smuzhiyun case LN_PTYPE_MUX:
1073*4882a593Smuzhiyun value |= LN2_OP_GPIO;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun ret = lochnagar_pin_set_mux(priv, pin, value);
1076*4882a593Smuzhiyun break;
1077*4882a593Smuzhiyun case LN_PTYPE_GPIO:
1078*4882a593Smuzhiyun if (pin->invert)
1079*4882a593Smuzhiyun value = !value;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun ret = regmap_update_bits(lochnagar->regmap, pin->reg,
1082*4882a593Smuzhiyun BIT(pin->shift), value << pin->shift);
1083*4882a593Smuzhiyun break;
1084*4882a593Smuzhiyun default:
1085*4882a593Smuzhiyun ret = -EINVAL;
1086*4882a593Smuzhiyun break;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun if (ret < 0)
1090*4882a593Smuzhiyun dev_err(chip->parent, "Failed to set %s value: %d\n",
1091*4882a593Smuzhiyun pin->name, ret);
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
lochnagar_gpio_direction_out(struct gpio_chip * chip,unsigned int offset,int value)1094*4882a593Smuzhiyun static int lochnagar_gpio_direction_out(struct gpio_chip *chip,
1095*4882a593Smuzhiyun unsigned int offset, int value)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun lochnagar_gpio_set(chip, offset, value);
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun return pinctrl_gpio_direction_output(chip->base + offset);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
lochnagar_fill_func_groups(struct lochnagar_pin_priv * priv)1102*4882a593Smuzhiyun static int lochnagar_fill_func_groups(struct lochnagar_pin_priv *priv)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun struct lochnagar_func_groups *funcs;
1105*4882a593Smuzhiyun int i;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun for (i = 0; i < priv->ngroups; i++)
1108*4882a593Smuzhiyun priv->func_groups[priv->groups[i].type].ngroups++;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun for (i = 0; i < LN_FTYPE_COUNT; i++) {
1111*4882a593Smuzhiyun funcs = &priv->func_groups[i];
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun if (!funcs->ngroups)
1114*4882a593Smuzhiyun continue;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun funcs->groups = devm_kcalloc(priv->dev, funcs->ngroups,
1117*4882a593Smuzhiyun sizeof(*funcs->groups),
1118*4882a593Smuzhiyun GFP_KERNEL);
1119*4882a593Smuzhiyun if (!funcs->groups)
1120*4882a593Smuzhiyun return -ENOMEM;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun funcs->ngroups = 0;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun for (i = 0; i < priv->ngroups; i++) {
1126*4882a593Smuzhiyun funcs = &priv->func_groups[priv->groups[i].type];
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun funcs->groups[funcs->ngroups++] = priv->groups[i].name;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun return 0;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
lochnagar_pin_probe(struct platform_device * pdev)1134*4882a593Smuzhiyun static int lochnagar_pin_probe(struct platform_device *pdev)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun struct lochnagar *lochnagar = dev_get_drvdata(pdev->dev.parent);
1137*4882a593Smuzhiyun struct lochnagar_pin_priv *priv;
1138*4882a593Smuzhiyun struct pinctrl_desc *desc;
1139*4882a593Smuzhiyun struct pinctrl_dev *pctl;
1140*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1141*4882a593Smuzhiyun int ret;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
1144*4882a593Smuzhiyun if (!priv)
1145*4882a593Smuzhiyun return -ENOMEM;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun priv->dev = dev;
1148*4882a593Smuzhiyun priv->lochnagar = lochnagar;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun desc = devm_kzalloc(dev, sizeof(*desc), GFP_KERNEL);
1151*4882a593Smuzhiyun if (!desc)
1152*4882a593Smuzhiyun return -ENOMEM;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun *desc = lochnagar_pin_desc;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun priv->gpio_chip.label = dev_name(dev);
1157*4882a593Smuzhiyun priv->gpio_chip.request = gpiochip_generic_request;
1158*4882a593Smuzhiyun priv->gpio_chip.free = gpiochip_generic_free;
1159*4882a593Smuzhiyun priv->gpio_chip.direction_output = lochnagar_gpio_direction_out;
1160*4882a593Smuzhiyun priv->gpio_chip.set = lochnagar_gpio_set;
1161*4882a593Smuzhiyun priv->gpio_chip.can_sleep = true;
1162*4882a593Smuzhiyun priv->gpio_chip.parent = dev;
1163*4882a593Smuzhiyun priv->gpio_chip.base = -1;
1164*4882a593Smuzhiyun #ifdef CONFIG_OF_GPIO
1165*4882a593Smuzhiyun priv->gpio_chip.of_node = dev->of_node;
1166*4882a593Smuzhiyun #endif
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun switch (lochnagar->type) {
1169*4882a593Smuzhiyun case LOCHNAGAR1:
1170*4882a593Smuzhiyun priv->funcs = lochnagar1_funcs;
1171*4882a593Smuzhiyun priv->nfuncs = ARRAY_SIZE(lochnagar1_funcs);
1172*4882a593Smuzhiyun priv->pins = lochnagar1_pins;
1173*4882a593Smuzhiyun priv->npins = ARRAY_SIZE(lochnagar1_pins);
1174*4882a593Smuzhiyun priv->groups = lochnagar1_groups;
1175*4882a593Smuzhiyun priv->ngroups = ARRAY_SIZE(lochnagar1_groups);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun priv->gpio_chip.ngpio = LOCHNAGAR1_PIN_NUM_GPIOS;
1178*4882a593Smuzhiyun break;
1179*4882a593Smuzhiyun case LOCHNAGAR2:
1180*4882a593Smuzhiyun priv->funcs = lochnagar2_funcs;
1181*4882a593Smuzhiyun priv->nfuncs = ARRAY_SIZE(lochnagar2_funcs);
1182*4882a593Smuzhiyun priv->pins = lochnagar2_pins;
1183*4882a593Smuzhiyun priv->npins = ARRAY_SIZE(lochnagar2_pins);
1184*4882a593Smuzhiyun priv->groups = lochnagar2_groups;
1185*4882a593Smuzhiyun priv->ngroups = ARRAY_SIZE(lochnagar2_groups);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun priv->gpio_chip.ngpio = LOCHNAGAR2_PIN_NUM_GPIOS;
1188*4882a593Smuzhiyun break;
1189*4882a593Smuzhiyun default:
1190*4882a593Smuzhiyun dev_err(dev, "Unknown Lochnagar type: %d\n", lochnagar->type);
1191*4882a593Smuzhiyun return -EINVAL;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun ret = lochnagar_fill_func_groups(priv);
1195*4882a593Smuzhiyun if (ret < 0)
1196*4882a593Smuzhiyun return ret;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun desc->pins = priv->pins;
1199*4882a593Smuzhiyun desc->npins = priv->npins;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun pctl = devm_pinctrl_register(dev, desc, priv);
1202*4882a593Smuzhiyun if (IS_ERR(pctl)) {
1203*4882a593Smuzhiyun ret = PTR_ERR(pctl);
1204*4882a593Smuzhiyun dev_err(priv->dev, "Failed to register pinctrl: %d\n", ret);
1205*4882a593Smuzhiyun return ret;
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun ret = devm_gpiochip_add_data(dev, &priv->gpio_chip, priv);
1209*4882a593Smuzhiyun if (ret < 0) {
1210*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to register gpiochip: %d\n", ret);
1211*4882a593Smuzhiyun return ret;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun return 0;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun static const struct of_device_id lochnagar_of_match[] = {
1218*4882a593Smuzhiyun { .compatible = "cirrus,lochnagar-pinctrl" },
1219*4882a593Smuzhiyun {}
1220*4882a593Smuzhiyun };
1221*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lochnagar_of_match);
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun static struct platform_driver lochnagar_pin_driver = {
1224*4882a593Smuzhiyun .driver = {
1225*4882a593Smuzhiyun .name = "lochnagar-pinctrl",
1226*4882a593Smuzhiyun .of_match_table = of_match_ptr(lochnagar_of_match),
1227*4882a593Smuzhiyun },
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun .probe = lochnagar_pin_probe,
1230*4882a593Smuzhiyun };
1231*4882a593Smuzhiyun module_platform_driver(lochnagar_pin_driver);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun MODULE_AUTHOR("Charles Keepax <ckeepax@opensource.cirrus.com>");
1234*4882a593Smuzhiyun MODULE_DESCRIPTION("Pinctrl driver for Cirrus Logic Lochnagar Board");
1235*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1236