xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/bcm/pinctrl-nsp-mux.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* Copyright (C) 2015 Broadcom Corporation
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
4*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
5*4882a593Smuzhiyun  * published by the Free Software Foundation version 2.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
8*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
9*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
10*4882a593Smuzhiyun  * GNU General Public License for more details.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * This file contains the Northstar plus (NSP) IOMUX driver that supports
13*4882a593Smuzhiyun  * group based PINMUX configuration. The Northstar plus IOMUX controller
14*4882a593Smuzhiyun  * allows pins to be individually muxed to GPIO function. The NAND and MMC is
15*4882a593Smuzhiyun  * a group based selection. The gpio_a 8 - 11 are muxed with gpio_b and pwm.
16*4882a593Smuzhiyun  * To select PWM, one need to enable the corresponding gpio_b as well.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *				gpio_a (8 - 11)
19*4882a593Smuzhiyun  *				+----------
20*4882a593Smuzhiyun  *				|
21*4882a593Smuzhiyun  *		gpio_a (8-11)	|	gpio_b (0 - 3)
22*4882a593Smuzhiyun  *	------------------------+-------+----------
23*4882a593Smuzhiyun  *					|
24*4882a593Smuzhiyun  *					|	pwm (0 - 3)
25*4882a593Smuzhiyun  *					+----------
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/err.h>
29*4882a593Smuzhiyun #include <linux/io.h>
30*4882a593Smuzhiyun #include <linux/of.h>
31*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
32*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
33*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
34*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
35*4882a593Smuzhiyun #include <linux/platform_device.h>
36*4882a593Smuzhiyun #include <linux/slab.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include "../core.h"
39*4882a593Smuzhiyun #include "../pinctrl-utils.h"
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define NSP_MUX_BASE0	0x00
42*4882a593Smuzhiyun #define NSP_MUX_BASE1	0x01
43*4882a593Smuzhiyun #define NSP_MUX_BASE2	0x02
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * nsp IOMUX register description
46*4882a593Smuzhiyun  *
47*4882a593Smuzhiyun  * @base: base 0 or base 1
48*4882a593Smuzhiyun  * @shift: bit shift for mux configuration of a group
49*4882a593Smuzhiyun  * @mask: bit mask of the function
50*4882a593Smuzhiyun  * @alt: alternate function to set to
51*4882a593Smuzhiyun  */
52*4882a593Smuzhiyun struct nsp_mux {
53*4882a593Smuzhiyun 	unsigned int base;
54*4882a593Smuzhiyun 	unsigned int shift;
55*4882a593Smuzhiyun 	unsigned int mask;
56*4882a593Smuzhiyun 	unsigned int alt;
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun  * Keep track of nsp IOMUX configuration and prevent double configuration
61*4882a593Smuzhiyun  *
62*4882a593Smuzhiyun  * @nsp_mux: nsp IOMUX register description
63*4882a593Smuzhiyun  * @is_configured: flag to indicate whether a mux setting has already been
64*4882a593Smuzhiyun  * configured
65*4882a593Smuzhiyun  */
66*4882a593Smuzhiyun struct nsp_mux_log {
67*4882a593Smuzhiyun 	struct nsp_mux mux;
68*4882a593Smuzhiyun 	bool is_configured;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /*
72*4882a593Smuzhiyun  * Group based IOMUX configuration
73*4882a593Smuzhiyun  *
74*4882a593Smuzhiyun  * @name: name of the group
75*4882a593Smuzhiyun  * @pins: array of pins used by this group
76*4882a593Smuzhiyun  * @num_pins: total number of pins used by this group
77*4882a593Smuzhiyun  * @mux: nsp group based IOMUX configuration
78*4882a593Smuzhiyun  */
79*4882a593Smuzhiyun struct nsp_pin_group {
80*4882a593Smuzhiyun 	const char *name;
81*4882a593Smuzhiyun 	const unsigned int *pins;
82*4882a593Smuzhiyun 	const unsigned int num_pins;
83*4882a593Smuzhiyun 	const struct nsp_mux mux;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun  * nsp mux function and supported pin groups
88*4882a593Smuzhiyun  *
89*4882a593Smuzhiyun  * @name: name of the function
90*4882a593Smuzhiyun  * @groups: array of groups that can be supported by this function
91*4882a593Smuzhiyun  * @num_groups: total number of groups that can be supported by this function
92*4882a593Smuzhiyun  */
93*4882a593Smuzhiyun struct nsp_pin_function {
94*4882a593Smuzhiyun 	const char *name;
95*4882a593Smuzhiyun 	const char * const *groups;
96*4882a593Smuzhiyun 	const unsigned int num_groups;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun  * nsp IOMUX pinctrl core
101*4882a593Smuzhiyun  *
102*4882a593Smuzhiyun  * @pctl: pointer to pinctrl_dev
103*4882a593Smuzhiyun  * @dev: pointer to device
104*4882a593Smuzhiyun  * @base0: first mux register
105*4882a593Smuzhiyun  * @base1: second mux register
106*4882a593Smuzhiyun  * @base2: third mux register
107*4882a593Smuzhiyun  * @groups: pointer to array of groups
108*4882a593Smuzhiyun  * @num_groups: total number of groups
109*4882a593Smuzhiyun  * @functions: pointer to array of functions
110*4882a593Smuzhiyun  * @num_functions: total number of functions
111*4882a593Smuzhiyun  * @mux_log: pointer to the array of mux logs
112*4882a593Smuzhiyun  * @lock: lock to protect register access
113*4882a593Smuzhiyun  */
114*4882a593Smuzhiyun struct nsp_pinctrl {
115*4882a593Smuzhiyun 	struct pinctrl_dev *pctl;
116*4882a593Smuzhiyun 	struct device *dev;
117*4882a593Smuzhiyun 	void __iomem *base0;
118*4882a593Smuzhiyun 	void __iomem *base1;
119*4882a593Smuzhiyun 	void __iomem *base2;
120*4882a593Smuzhiyun 	const struct nsp_pin_group *groups;
121*4882a593Smuzhiyun 	unsigned int num_groups;
122*4882a593Smuzhiyun 	const struct nsp_pin_function *functions;
123*4882a593Smuzhiyun 	unsigned int num_functions;
124*4882a593Smuzhiyun 	struct nsp_mux_log *mux_log;
125*4882a593Smuzhiyun 	spinlock_t lock;
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun  * Description of a pin in nsp
130*4882a593Smuzhiyun  *
131*4882a593Smuzhiyun  * @pin: pin number
132*4882a593Smuzhiyun  * @name: pin name
133*4882a593Smuzhiyun  * @gpio_select: reg data to select GPIO
134*4882a593Smuzhiyun  */
135*4882a593Smuzhiyun struct nsp_pin {
136*4882a593Smuzhiyun 	unsigned int pin;
137*4882a593Smuzhiyun 	char *name;
138*4882a593Smuzhiyun 	unsigned int gpio_select;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define NSP_PIN_DESC(p, n, g)		\
142*4882a593Smuzhiyun {					\
143*4882a593Smuzhiyun 	.pin = p,			\
144*4882a593Smuzhiyun 	.name = n,			\
145*4882a593Smuzhiyun 	.gpio_select = g,		\
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun  * List of muxable pins in nsp
150*4882a593Smuzhiyun  */
151*4882a593Smuzhiyun static struct nsp_pin nsp_pins[] = {
152*4882a593Smuzhiyun 	NSP_PIN_DESC(0, "spi_clk", 1),
153*4882a593Smuzhiyun 	NSP_PIN_DESC(1, "spi_ss", 1),
154*4882a593Smuzhiyun 	NSP_PIN_DESC(2, "spi_mosi", 1),
155*4882a593Smuzhiyun 	NSP_PIN_DESC(3, "spi_miso", 1),
156*4882a593Smuzhiyun 	NSP_PIN_DESC(4, "scl", 1),
157*4882a593Smuzhiyun 	NSP_PIN_DESC(5, "sda", 1),
158*4882a593Smuzhiyun 	NSP_PIN_DESC(6, "mdc", 1),
159*4882a593Smuzhiyun 	NSP_PIN_DESC(7, "mdio", 1),
160*4882a593Smuzhiyun 	NSP_PIN_DESC(8, "pwm0", 1),
161*4882a593Smuzhiyun 	NSP_PIN_DESC(9, "pwm1", 1),
162*4882a593Smuzhiyun 	NSP_PIN_DESC(10, "pwm2", 1),
163*4882a593Smuzhiyun 	NSP_PIN_DESC(11, "pwm3", 1),
164*4882a593Smuzhiyun 	NSP_PIN_DESC(12, "uart1_rx", 1),
165*4882a593Smuzhiyun 	NSP_PIN_DESC(13, "uart1_tx", 1),
166*4882a593Smuzhiyun 	NSP_PIN_DESC(14, "uart1_cts", 1),
167*4882a593Smuzhiyun 	NSP_PIN_DESC(15, "uart1_rts", 1),
168*4882a593Smuzhiyun 	NSP_PIN_DESC(16, "uart2_rx", 1),
169*4882a593Smuzhiyun 	NSP_PIN_DESC(17, "uart2_tx", 1),
170*4882a593Smuzhiyun 	NSP_PIN_DESC(18, "synce", 0),
171*4882a593Smuzhiyun 	NSP_PIN_DESC(19, "sata0_led", 0),
172*4882a593Smuzhiyun 	NSP_PIN_DESC(20, "sata1_led", 0),
173*4882a593Smuzhiyun 	NSP_PIN_DESC(21, "xtal_out", 1),
174*4882a593Smuzhiyun 	NSP_PIN_DESC(22, "sdio_pwr", 1),
175*4882a593Smuzhiyun 	NSP_PIN_DESC(23, "sdio_en_1p8v", 1),
176*4882a593Smuzhiyun 	NSP_PIN_DESC(24, "gpio_24", 1),
177*4882a593Smuzhiyun 	NSP_PIN_DESC(25, "gpio_25", 1),
178*4882a593Smuzhiyun 	NSP_PIN_DESC(26, "p5_led0", 0),
179*4882a593Smuzhiyun 	NSP_PIN_DESC(27, "p5_led1", 0),
180*4882a593Smuzhiyun 	NSP_PIN_DESC(28, "gpio_28", 1),
181*4882a593Smuzhiyun 	NSP_PIN_DESC(29, "gpio_29", 1),
182*4882a593Smuzhiyun 	NSP_PIN_DESC(30, "gpio_30", 1),
183*4882a593Smuzhiyun 	NSP_PIN_DESC(31, "gpio_31", 1),
184*4882a593Smuzhiyun 	NSP_PIN_DESC(32, "nand_ale", 0),
185*4882a593Smuzhiyun 	NSP_PIN_DESC(33, "nand_ce0", 0),
186*4882a593Smuzhiyun 	NSP_PIN_DESC(34, "nand_r/b", 0),
187*4882a593Smuzhiyun 	NSP_PIN_DESC(35, "nand_dq0", 0),
188*4882a593Smuzhiyun 	NSP_PIN_DESC(36, "nand_dq1", 0),
189*4882a593Smuzhiyun 	NSP_PIN_DESC(37, "nand_dq2", 0),
190*4882a593Smuzhiyun 	NSP_PIN_DESC(38, "nand_dq3", 0),
191*4882a593Smuzhiyun 	NSP_PIN_DESC(39, "nand_dq4", 0),
192*4882a593Smuzhiyun 	NSP_PIN_DESC(40, "nand_dq5", 0),
193*4882a593Smuzhiyun 	NSP_PIN_DESC(41, "nand_dq6", 0),
194*4882a593Smuzhiyun 	NSP_PIN_DESC(42, "nand_dq7", 0),
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /*
198*4882a593Smuzhiyun  * List of groups of pins
199*4882a593Smuzhiyun  */
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static const unsigned int spi_pins[] = {0, 1, 2, 3};
202*4882a593Smuzhiyun static const unsigned int i2c_pins[] = {4, 5};
203*4882a593Smuzhiyun static const unsigned int mdio_pins[] = {6, 7};
204*4882a593Smuzhiyun static const unsigned int pwm0_pins[] = {8};
205*4882a593Smuzhiyun static const unsigned int gpio_b_0_pins[] = {8};
206*4882a593Smuzhiyun static const unsigned int pwm1_pins[] = {9};
207*4882a593Smuzhiyun static const unsigned int gpio_b_1_pins[] = {9};
208*4882a593Smuzhiyun static const unsigned int pwm2_pins[] = {10};
209*4882a593Smuzhiyun static const unsigned int gpio_b_2_pins[] = {10};
210*4882a593Smuzhiyun static const unsigned int pwm3_pins[] = {11};
211*4882a593Smuzhiyun static const unsigned int gpio_b_3_pins[] = {11};
212*4882a593Smuzhiyun static const unsigned int uart1_pins[] = {12, 13, 14, 15};
213*4882a593Smuzhiyun static const unsigned int uart2_pins[] = {16, 17};
214*4882a593Smuzhiyun static const unsigned int synce_pins[] = {18};
215*4882a593Smuzhiyun static const unsigned int sata0_led_pins[] = {19};
216*4882a593Smuzhiyun static const unsigned int sata1_led_pins[] = {20};
217*4882a593Smuzhiyun static const unsigned int xtal_out_pins[] = {21};
218*4882a593Smuzhiyun static const unsigned int sdio_pwr_pins[] = {22};
219*4882a593Smuzhiyun static const unsigned int sdio_1p8v_pins[] = {23};
220*4882a593Smuzhiyun static const unsigned int switch_p05_led0_pins[] = {26};
221*4882a593Smuzhiyun static const unsigned int switch_p05_led1_pins[] = {27};
222*4882a593Smuzhiyun static const unsigned int nand_pins[] = {32, 33, 34, 35, 36, 37, 38, 39,
223*4882a593Smuzhiyun 							40, 41, 42};
224*4882a593Smuzhiyun static const unsigned int emmc_pins[] = {32, 33, 34, 35, 36, 37, 38, 39,
225*4882a593Smuzhiyun 							40, 41, 42};
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define NSP_PIN_GROUP(group_name, ba, sh, ma, al)	\
228*4882a593Smuzhiyun {							\
229*4882a593Smuzhiyun 	.name = __stringify(group_name) "_grp",		\
230*4882a593Smuzhiyun 	.pins = group_name ## _pins,			\
231*4882a593Smuzhiyun 	.num_pins = ARRAY_SIZE(group_name ## _pins),	\
232*4882a593Smuzhiyun 	.mux = {					\
233*4882a593Smuzhiyun 		.base = ba,				\
234*4882a593Smuzhiyun 		.shift = sh,				\
235*4882a593Smuzhiyun 		.mask = ma,				\
236*4882a593Smuzhiyun 		.alt = al,				\
237*4882a593Smuzhiyun 	}						\
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun  * List of nsp pin groups
242*4882a593Smuzhiyun  */
243*4882a593Smuzhiyun static const struct nsp_pin_group nsp_pin_groups[] = {
244*4882a593Smuzhiyun 	NSP_PIN_GROUP(spi, NSP_MUX_BASE0, 0, 0x0f, 0x00),
245*4882a593Smuzhiyun 	NSP_PIN_GROUP(i2c, NSP_MUX_BASE0, 3, 0x03, 0x00),
246*4882a593Smuzhiyun 	NSP_PIN_GROUP(mdio, NSP_MUX_BASE0, 5, 0x03, 0x00),
247*4882a593Smuzhiyun 	NSP_PIN_GROUP(gpio_b_0, NSP_MUX_BASE0, 7, 0x01, 0x00),
248*4882a593Smuzhiyun 	NSP_PIN_GROUP(pwm0, NSP_MUX_BASE1, 0, 0x01, 0x01),
249*4882a593Smuzhiyun 	NSP_PIN_GROUP(gpio_b_1, NSP_MUX_BASE0, 8, 0x01, 0x00),
250*4882a593Smuzhiyun 	NSP_PIN_GROUP(pwm1, NSP_MUX_BASE1, 1, 0x01, 0x01),
251*4882a593Smuzhiyun 	NSP_PIN_GROUP(gpio_b_2, NSP_MUX_BASE0, 9, 0x01, 0x00),
252*4882a593Smuzhiyun 	NSP_PIN_GROUP(pwm2, NSP_MUX_BASE1, 2, 0x01, 0x01),
253*4882a593Smuzhiyun 	NSP_PIN_GROUP(gpio_b_3, NSP_MUX_BASE0, 10, 0x01, 0x00),
254*4882a593Smuzhiyun 	NSP_PIN_GROUP(pwm3, NSP_MUX_BASE1, 3, 0x01, 0x01),
255*4882a593Smuzhiyun 	NSP_PIN_GROUP(uart1, NSP_MUX_BASE0, 11, 0x0f, 0x00),
256*4882a593Smuzhiyun 	NSP_PIN_GROUP(uart2, NSP_MUX_BASE0, 15, 0x03, 0x00),
257*4882a593Smuzhiyun 	NSP_PIN_GROUP(synce, NSP_MUX_BASE0, 17, 0x01, 0x01),
258*4882a593Smuzhiyun 	NSP_PIN_GROUP(sata0_led, NSP_MUX_BASE0, 18, 0x01, 0x01),
259*4882a593Smuzhiyun 	NSP_PIN_GROUP(sata1_led, NSP_MUX_BASE0, 19, 0x01, 0x01),
260*4882a593Smuzhiyun 	NSP_PIN_GROUP(xtal_out, NSP_MUX_BASE0, 20, 0x01, 0x00),
261*4882a593Smuzhiyun 	NSP_PIN_GROUP(sdio_pwr, NSP_MUX_BASE0, 21, 0x01, 0x00),
262*4882a593Smuzhiyun 	NSP_PIN_GROUP(sdio_1p8v, NSP_MUX_BASE0, 22, 0x01, 0x00),
263*4882a593Smuzhiyun 	NSP_PIN_GROUP(switch_p05_led0, NSP_MUX_BASE0, 26, 0x01, 0x01),
264*4882a593Smuzhiyun 	NSP_PIN_GROUP(switch_p05_led1, NSP_MUX_BASE0, 27, 0x01, 0x01),
265*4882a593Smuzhiyun 	NSP_PIN_GROUP(nand, NSP_MUX_BASE2, 0, 0x01, 0x00),
266*4882a593Smuzhiyun 	NSP_PIN_GROUP(emmc, NSP_MUX_BASE2, 0, 0x01, 0x01)
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun /*
270*4882a593Smuzhiyun  * List of groups supported by functions
271*4882a593Smuzhiyun  */
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun static const char * const spi_grps[] = {"spi_grp"};
274*4882a593Smuzhiyun static const char * const i2c_grps[] = {"i2c_grp"};
275*4882a593Smuzhiyun static const char * const mdio_grps[] = {"mdio_grp"};
276*4882a593Smuzhiyun static const char * const pwm_grps[] = {"pwm0_grp", "pwm1_grp", "pwm2_grp"
277*4882a593Smuzhiyun 						, "pwm3_grp"};
278*4882a593Smuzhiyun static const char * const gpio_b_grps[] = {"gpio_b_0_grp", "gpio_b_1_grp",
279*4882a593Smuzhiyun 					"gpio_b_2_grp", "gpio_b_3_grp"};
280*4882a593Smuzhiyun static const char * const uart1_grps[] = {"uart1_grp"};
281*4882a593Smuzhiyun static const char * const uart2_grps[] = {"uart2_grp"};
282*4882a593Smuzhiyun static const char * const synce_grps[] = {"synce_grp"};
283*4882a593Smuzhiyun static const char * const sata_led_grps[] = {"sata0_led_grp", "sata1_led_grp"};
284*4882a593Smuzhiyun static const char * const xtal_out_grps[] = {"xtal_out_grp"};
285*4882a593Smuzhiyun static const char * const sdio_grps[] = {"sdio_pwr_grp", "sdio_1p8v_grp"};
286*4882a593Smuzhiyun static const char * const switch_led_grps[] = {"switch_p05_led0_grp",
287*4882a593Smuzhiyun 						"switch_p05_led1_grp"};
288*4882a593Smuzhiyun static const char * const nand_grps[] = {"nand_grp"};
289*4882a593Smuzhiyun static const char * const emmc_grps[] = {"emmc_grp"};
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define NSP_PIN_FUNCTION(func)				\
292*4882a593Smuzhiyun {							\
293*4882a593Smuzhiyun 	.name = #func,					\
294*4882a593Smuzhiyun 	.groups = func ## _grps,			\
295*4882a593Smuzhiyun 	.num_groups = ARRAY_SIZE(func ## _grps),	\
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /*
299*4882a593Smuzhiyun  * List of supported functions in nsp
300*4882a593Smuzhiyun  */
301*4882a593Smuzhiyun static const struct nsp_pin_function nsp_pin_functions[] = {
302*4882a593Smuzhiyun 	NSP_PIN_FUNCTION(spi),
303*4882a593Smuzhiyun 	NSP_PIN_FUNCTION(i2c),
304*4882a593Smuzhiyun 	NSP_PIN_FUNCTION(mdio),
305*4882a593Smuzhiyun 	NSP_PIN_FUNCTION(pwm),
306*4882a593Smuzhiyun 	NSP_PIN_FUNCTION(gpio_b),
307*4882a593Smuzhiyun 	NSP_PIN_FUNCTION(uart1),
308*4882a593Smuzhiyun 	NSP_PIN_FUNCTION(uart2),
309*4882a593Smuzhiyun 	NSP_PIN_FUNCTION(synce),
310*4882a593Smuzhiyun 	NSP_PIN_FUNCTION(sata_led),
311*4882a593Smuzhiyun 	NSP_PIN_FUNCTION(xtal_out),
312*4882a593Smuzhiyun 	NSP_PIN_FUNCTION(sdio),
313*4882a593Smuzhiyun 	NSP_PIN_FUNCTION(switch_led),
314*4882a593Smuzhiyun 	NSP_PIN_FUNCTION(nand),
315*4882a593Smuzhiyun 	NSP_PIN_FUNCTION(emmc)
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
nsp_get_groups_count(struct pinctrl_dev * pctrl_dev)318*4882a593Smuzhiyun static int nsp_get_groups_count(struct pinctrl_dev *pctrl_dev)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	struct nsp_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return pinctrl->num_groups;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
nsp_get_group_name(struct pinctrl_dev * pctrl_dev,unsigned int selector)325*4882a593Smuzhiyun static const char *nsp_get_group_name(struct pinctrl_dev *pctrl_dev,
326*4882a593Smuzhiyun 				      unsigned int selector)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	struct nsp_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	return pinctrl->groups[selector].name;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
nsp_get_group_pins(struct pinctrl_dev * pctrl_dev,unsigned int selector,const unsigned int ** pins,unsigned int * num_pins)333*4882a593Smuzhiyun static int nsp_get_group_pins(struct pinctrl_dev *pctrl_dev,
334*4882a593Smuzhiyun 			      unsigned int selector, const unsigned int **pins,
335*4882a593Smuzhiyun 			      unsigned int *num_pins)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	struct nsp_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	*pins = pinctrl->groups[selector].pins;
340*4882a593Smuzhiyun 	*num_pins = pinctrl->groups[selector].num_pins;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	return 0;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
nsp_pin_dbg_show(struct pinctrl_dev * pctrl_dev,struct seq_file * s,unsigned int offset)345*4882a593Smuzhiyun static void nsp_pin_dbg_show(struct pinctrl_dev *pctrl_dev,
346*4882a593Smuzhiyun 			     struct seq_file *s, unsigned int offset)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	seq_printf(s, " %s", dev_name(pctrl_dev->dev));
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun static const struct pinctrl_ops nsp_pinctrl_ops = {
352*4882a593Smuzhiyun 	.get_groups_count = nsp_get_groups_count,
353*4882a593Smuzhiyun 	.get_group_name = nsp_get_group_name,
354*4882a593Smuzhiyun 	.get_group_pins = nsp_get_group_pins,
355*4882a593Smuzhiyun 	.pin_dbg_show = nsp_pin_dbg_show,
356*4882a593Smuzhiyun 	.dt_node_to_map = pinconf_generic_dt_node_to_map_group,
357*4882a593Smuzhiyun 	.dt_free_map = pinctrl_utils_free_map,
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun 
nsp_get_functions_count(struct pinctrl_dev * pctrl_dev)360*4882a593Smuzhiyun static int nsp_get_functions_count(struct pinctrl_dev *pctrl_dev)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	struct nsp_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	return pinctrl->num_functions;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
nsp_get_function_name(struct pinctrl_dev * pctrl_dev,unsigned int selector)367*4882a593Smuzhiyun static const char *nsp_get_function_name(struct pinctrl_dev *pctrl_dev,
368*4882a593Smuzhiyun 					 unsigned int selector)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	struct nsp_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	return pinctrl->functions[selector].name;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
nsp_get_function_groups(struct pinctrl_dev * pctrl_dev,unsigned int selector,const char * const ** groups,unsigned * const num_groups)375*4882a593Smuzhiyun static int nsp_get_function_groups(struct pinctrl_dev *pctrl_dev,
376*4882a593Smuzhiyun 				   unsigned int selector,
377*4882a593Smuzhiyun 				   const char * const **groups,
378*4882a593Smuzhiyun 				   unsigned * const num_groups)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	struct nsp_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	*groups = pinctrl->functions[selector].groups;
383*4882a593Smuzhiyun 	*num_groups = pinctrl->functions[selector].num_groups;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return 0;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
nsp_pinmux_set(struct nsp_pinctrl * pinctrl,const struct nsp_pin_function * func,const struct nsp_pin_group * grp,struct nsp_mux_log * mux_log)388*4882a593Smuzhiyun static int nsp_pinmux_set(struct nsp_pinctrl *pinctrl,
389*4882a593Smuzhiyun 			  const struct nsp_pin_function *func,
390*4882a593Smuzhiyun 			  const struct nsp_pin_group *grp,
391*4882a593Smuzhiyun 			  struct nsp_mux_log *mux_log)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	const struct nsp_mux *mux = &grp->mux;
394*4882a593Smuzhiyun 	int i;
395*4882a593Smuzhiyun 	u32 val, mask;
396*4882a593Smuzhiyun 	unsigned long flags;
397*4882a593Smuzhiyun 	void __iomem *base_address;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	for (i = 0; i < pinctrl->num_groups; i++) {
400*4882a593Smuzhiyun 		if ((mux->shift != mux_log[i].mux.shift) ||
401*4882a593Smuzhiyun 			(mux->base != mux_log[i].mux.base))
402*4882a593Smuzhiyun 			continue;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 		/* if this is a new configuration, just do it! */
405*4882a593Smuzhiyun 		if (!mux_log[i].is_configured)
406*4882a593Smuzhiyun 			break;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 		/*
409*4882a593Smuzhiyun 		 * IOMUX has been configured previously and one is trying to
410*4882a593Smuzhiyun 		 * configure it to a different function
411*4882a593Smuzhiyun 		 */
412*4882a593Smuzhiyun 		if (mux_log[i].mux.alt != mux->alt) {
413*4882a593Smuzhiyun 			dev_err(pinctrl->dev,
414*4882a593Smuzhiyun 				"double configuration error detected!\n");
415*4882a593Smuzhiyun 			dev_err(pinctrl->dev, "func:%s grp:%s\n",
416*4882a593Smuzhiyun 				func->name, grp->name);
417*4882a593Smuzhiyun 			return -EINVAL;
418*4882a593Smuzhiyun 		}
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 		return 0;
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 	if (i == pinctrl->num_groups)
423*4882a593Smuzhiyun 		return -EINVAL;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	mask = mux->mask;
426*4882a593Smuzhiyun 	mux_log[i].mux.alt = mux->alt;
427*4882a593Smuzhiyun 	mux_log[i].is_configured = true;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	switch (mux->base) {
430*4882a593Smuzhiyun 	case NSP_MUX_BASE0:
431*4882a593Smuzhiyun 		base_address = pinctrl->base0;
432*4882a593Smuzhiyun 		break;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	case NSP_MUX_BASE1:
435*4882a593Smuzhiyun 		base_address = pinctrl->base1;
436*4882a593Smuzhiyun 		break;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	case NSP_MUX_BASE2:
439*4882a593Smuzhiyun 		base_address = pinctrl->base2;
440*4882a593Smuzhiyun 		break;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	default:
443*4882a593Smuzhiyun 		return -EINVAL;
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	spin_lock_irqsave(&pinctrl->lock, flags);
447*4882a593Smuzhiyun 	val = readl(base_address);
448*4882a593Smuzhiyun 	val &= ~(mask << grp->mux.shift);
449*4882a593Smuzhiyun 	val |= grp->mux.alt << grp->mux.shift;
450*4882a593Smuzhiyun 	writel(val, base_address);
451*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pinctrl->lock, flags);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	return 0;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
nsp_pinmux_enable(struct pinctrl_dev * pctrl_dev,unsigned int func_select,unsigned int grp_select)456*4882a593Smuzhiyun static int nsp_pinmux_enable(struct pinctrl_dev *pctrl_dev,
457*4882a593Smuzhiyun 			     unsigned int func_select, unsigned int grp_select)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	struct nsp_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
460*4882a593Smuzhiyun 	const struct nsp_pin_function *func;
461*4882a593Smuzhiyun 	const struct nsp_pin_group *grp;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (grp_select >= pinctrl->num_groups ||
464*4882a593Smuzhiyun 	    func_select >= pinctrl->num_functions)
465*4882a593Smuzhiyun 		return -EINVAL;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	func = &pinctrl->functions[func_select];
468*4882a593Smuzhiyun 	grp = &pinctrl->groups[grp_select];
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	dev_dbg(pctrl_dev->dev, "func:%u name:%s grp:%u name:%s\n",
471*4882a593Smuzhiyun 		func_select, func->name, grp_select, grp->name);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	dev_dbg(pctrl_dev->dev, "shift:%u alt:%u\n", grp->mux.shift,
474*4882a593Smuzhiyun 		grp->mux.alt);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	return nsp_pinmux_set(pinctrl, func, grp, pinctrl->mux_log);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 
nsp_gpio_request_enable(struct pinctrl_dev * pctrl_dev,struct pinctrl_gpio_range * range,unsigned int pin)480*4882a593Smuzhiyun static int nsp_gpio_request_enable(struct pinctrl_dev *pctrl_dev,
481*4882a593Smuzhiyun 				   struct pinctrl_gpio_range *range,
482*4882a593Smuzhiyun 				   unsigned int pin)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	struct nsp_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
485*4882a593Smuzhiyun 	u32 *gpio_select = pctrl_dev->desc->pins[pin].drv_data;
486*4882a593Smuzhiyun 	u32 val;
487*4882a593Smuzhiyun 	unsigned long flags;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	spin_lock_irqsave(&pinctrl->lock, flags);
490*4882a593Smuzhiyun 	val = readl(pinctrl->base0);
491*4882a593Smuzhiyun 	if ((val & BIT(pin)) != (*gpio_select << pin)) {
492*4882a593Smuzhiyun 		val &= ~BIT(pin);
493*4882a593Smuzhiyun 		val |= *gpio_select << pin;
494*4882a593Smuzhiyun 		writel(val, pinctrl->base0);
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pinctrl->lock, flags);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	return 0;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
nsp_gpio_disable_free(struct pinctrl_dev * pctrl_dev,struct pinctrl_gpio_range * range,unsigned int pin)501*4882a593Smuzhiyun static void nsp_gpio_disable_free(struct pinctrl_dev *pctrl_dev,
502*4882a593Smuzhiyun 				  struct pinctrl_gpio_range *range,
503*4882a593Smuzhiyun 				  unsigned int pin)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	struct nsp_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
506*4882a593Smuzhiyun 	u32 *gpio_select = pctrl_dev->desc->pins[pin].drv_data;
507*4882a593Smuzhiyun 	u32 val;
508*4882a593Smuzhiyun 	unsigned long flags;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	spin_lock_irqsave(&pinctrl->lock, flags);
511*4882a593Smuzhiyun 	val = readl(pinctrl->base0);
512*4882a593Smuzhiyun 	if ((val & (1 << pin)) == (*gpio_select << pin)) {
513*4882a593Smuzhiyun 		val &= ~(1 << pin);
514*4882a593Smuzhiyun 		if (!(*gpio_select))
515*4882a593Smuzhiyun 			val |= (1 << pin);
516*4882a593Smuzhiyun 		writel(val, pinctrl->base0);
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pinctrl->lock, flags);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun static const struct pinmux_ops nsp_pinmux_ops = {
522*4882a593Smuzhiyun 	.get_functions_count = nsp_get_functions_count,
523*4882a593Smuzhiyun 	.get_function_name = nsp_get_function_name,
524*4882a593Smuzhiyun 	.get_function_groups = nsp_get_function_groups,
525*4882a593Smuzhiyun 	.set_mux = nsp_pinmux_enable,
526*4882a593Smuzhiyun 	.gpio_request_enable = nsp_gpio_request_enable,
527*4882a593Smuzhiyun 	.gpio_disable_free = nsp_gpio_disable_free,
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun static struct pinctrl_desc nsp_pinctrl_desc = {
531*4882a593Smuzhiyun 	.name = "nsp-pinmux",
532*4882a593Smuzhiyun 	.pctlops = &nsp_pinctrl_ops,
533*4882a593Smuzhiyun 	.pmxops = &nsp_pinmux_ops,
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
nsp_mux_log_init(struct nsp_pinctrl * pinctrl)536*4882a593Smuzhiyun static int nsp_mux_log_init(struct nsp_pinctrl *pinctrl)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	struct nsp_mux_log *log;
539*4882a593Smuzhiyun 	unsigned int i;
540*4882a593Smuzhiyun 	u32 no_of_groups = ARRAY_SIZE(nsp_pin_groups);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	pinctrl->mux_log = devm_kcalloc(pinctrl->dev, no_of_groups,
543*4882a593Smuzhiyun 					sizeof(struct nsp_mux_log),
544*4882a593Smuzhiyun 					GFP_KERNEL);
545*4882a593Smuzhiyun 	if (!pinctrl->mux_log)
546*4882a593Smuzhiyun 		return -ENOMEM;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	for (i = 0; i < no_of_groups; i++) {
549*4882a593Smuzhiyun 		log = &pinctrl->mux_log[i];
550*4882a593Smuzhiyun 		log->mux.base = nsp_pin_groups[i].mux.base;
551*4882a593Smuzhiyun 		log->mux.shift = nsp_pin_groups[i].mux.shift;
552*4882a593Smuzhiyun 		log->mux.alt = 0;
553*4882a593Smuzhiyun 		log->is_configured = false;
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	return 0;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
nsp_pinmux_probe(struct platform_device * pdev)559*4882a593Smuzhiyun static int nsp_pinmux_probe(struct platform_device *pdev)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	struct nsp_pinctrl *pinctrl;
562*4882a593Smuzhiyun 	struct resource *res;
563*4882a593Smuzhiyun 	int i, ret;
564*4882a593Smuzhiyun 	struct pinctrl_pin_desc *pins;
565*4882a593Smuzhiyun 	unsigned int num_pins = ARRAY_SIZE(nsp_pins);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	pinctrl = devm_kzalloc(&pdev->dev, sizeof(*pinctrl), GFP_KERNEL);
568*4882a593Smuzhiyun 	if (!pinctrl)
569*4882a593Smuzhiyun 		return -ENOMEM;
570*4882a593Smuzhiyun 	pinctrl->dev = &pdev->dev;
571*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pinctrl);
572*4882a593Smuzhiyun 	spin_lock_init(&pinctrl->lock);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	pinctrl->base0 = devm_platform_ioremap_resource(pdev, 0);
575*4882a593Smuzhiyun 	if (IS_ERR(pinctrl->base0))
576*4882a593Smuzhiyun 		return PTR_ERR(pinctrl->base0);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
579*4882a593Smuzhiyun 	if (!res)
580*4882a593Smuzhiyun 		return -EINVAL;
581*4882a593Smuzhiyun 	pinctrl->base1 = devm_ioremap(&pdev->dev, res->start,
582*4882a593Smuzhiyun 					      resource_size(res));
583*4882a593Smuzhiyun 	if (!pinctrl->base1) {
584*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to map I/O space\n");
585*4882a593Smuzhiyun 		return -ENOMEM;
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	pinctrl->base2 = devm_platform_ioremap_resource(pdev, 2);
589*4882a593Smuzhiyun 	if (IS_ERR(pinctrl->base2))
590*4882a593Smuzhiyun 		return PTR_ERR(pinctrl->base2);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	ret = nsp_mux_log_init(pinctrl);
593*4882a593Smuzhiyun 	if (ret) {
594*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to initialize IOMUX log\n");
595*4882a593Smuzhiyun 		return ret;
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	pins = devm_kcalloc(&pdev->dev, num_pins, sizeof(*pins), GFP_KERNEL);
599*4882a593Smuzhiyun 	if (!pins)
600*4882a593Smuzhiyun 		return -ENOMEM;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	for (i = 0; i < num_pins; i++) {
603*4882a593Smuzhiyun 		pins[i].number = nsp_pins[i].pin;
604*4882a593Smuzhiyun 		pins[i].name = nsp_pins[i].name;
605*4882a593Smuzhiyun 		pins[i].drv_data = &nsp_pins[i].gpio_select;
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	pinctrl->groups = nsp_pin_groups;
609*4882a593Smuzhiyun 	pinctrl->num_groups = ARRAY_SIZE(nsp_pin_groups);
610*4882a593Smuzhiyun 	pinctrl->functions = nsp_pin_functions;
611*4882a593Smuzhiyun 	pinctrl->num_functions = ARRAY_SIZE(nsp_pin_functions);
612*4882a593Smuzhiyun 	nsp_pinctrl_desc.pins = pins;
613*4882a593Smuzhiyun 	nsp_pinctrl_desc.npins = num_pins;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	pinctrl->pctl = devm_pinctrl_register(&pdev->dev, &nsp_pinctrl_desc,
616*4882a593Smuzhiyun 					 pinctrl);
617*4882a593Smuzhiyun 	if (IS_ERR(pinctrl->pctl)) {
618*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to register nsp IOMUX pinctrl\n");
619*4882a593Smuzhiyun 		return PTR_ERR(pinctrl->pctl);
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	return 0;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun static const struct of_device_id nsp_pinmux_of_match[] = {
626*4882a593Smuzhiyun 	{ .compatible = "brcm,nsp-pinmux" },
627*4882a593Smuzhiyun 	{ }
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun static struct platform_driver nsp_pinmux_driver = {
631*4882a593Smuzhiyun 	.driver = {
632*4882a593Smuzhiyun 		.name = "nsp-pinmux",
633*4882a593Smuzhiyun 		.of_match_table = nsp_pinmux_of_match,
634*4882a593Smuzhiyun 	},
635*4882a593Smuzhiyun 	.probe = nsp_pinmux_probe,
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun 
nsp_pinmux_init(void)638*4882a593Smuzhiyun static int __init nsp_pinmux_init(void)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	return platform_driver_register(&nsp_pinmux_driver);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun arch_initcall(nsp_pinmux_init);
643