1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2014-2017 Broadcom
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
5*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
6*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
10*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11*4882a593Smuzhiyun * GNU General Public License for more details.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun * This file contains the Broadcom Northstar Plus (NSP) GPIO driver that
16*4882a593Smuzhiyun * supports the chipCommonA GPIO controller. Basic PINCONF such as bias,
17*4882a593Smuzhiyun * pull up/down, slew and drive strength are also supported in this driver.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * Pins from the chipCommonA GPIO can be individually muxed to GPIO function,
20*4882a593Smuzhiyun * through the interaction with the NSP IOMUX controller.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/gpio/driver.h>
24*4882a593Smuzhiyun #include <linux/interrupt.h>
25*4882a593Smuzhiyun #include <linux/io.h>
26*4882a593Smuzhiyun #include <linux/ioport.h>
27*4882a593Smuzhiyun #include <linux/kernel.h>
28*4882a593Smuzhiyun #include <linux/of_address.h>
29*4882a593Smuzhiyun #include <linux/of_device.h>
30*4882a593Smuzhiyun #include <linux/of_irq.h>
31*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
32*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
33*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
34*4882a593Smuzhiyun #include <linux/slab.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include "../pinctrl-utils.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define NSP_CHIP_A_INT_STATUS 0x00
39*4882a593Smuzhiyun #define NSP_CHIP_A_INT_MASK 0x04
40*4882a593Smuzhiyun #define NSP_GPIO_DATA_IN 0x40
41*4882a593Smuzhiyun #define NSP_GPIO_DATA_OUT 0x44
42*4882a593Smuzhiyun #define NSP_GPIO_OUT_EN 0x48
43*4882a593Smuzhiyun #define NSP_GPIO_INT_POLARITY 0x50
44*4882a593Smuzhiyun #define NSP_GPIO_INT_MASK 0x54
45*4882a593Smuzhiyun #define NSP_GPIO_EVENT 0x58
46*4882a593Smuzhiyun #define NSP_GPIO_EVENT_INT_MASK 0x5c
47*4882a593Smuzhiyun #define NSP_GPIO_EVENT_INT_POLARITY 0x64
48*4882a593Smuzhiyun #define NSP_CHIP_A_GPIO_INT_BIT 0x01
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* I/O parameters offset for chipcommon A GPIO */
51*4882a593Smuzhiyun #define NSP_GPIO_DRV_CTRL 0x00
52*4882a593Smuzhiyun #define NSP_GPIO_HYSTERESIS_EN 0x10
53*4882a593Smuzhiyun #define NSP_GPIO_SLEW_RATE_EN 0x14
54*4882a593Smuzhiyun #define NSP_PULL_UP_EN 0x18
55*4882a593Smuzhiyun #define NSP_PULL_DOWN_EN 0x1c
56*4882a593Smuzhiyun #define GPIO_DRV_STRENGTH_BITS 0x03
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun * nsp GPIO core
60*4882a593Smuzhiyun *
61*4882a593Smuzhiyun * @dev: pointer to device
62*4882a593Smuzhiyun * @base: I/O register base for nsp GPIO controller
63*4882a593Smuzhiyun * @io_ctrl: I/O register base for PINCONF support outside the GPIO block
64*4882a593Smuzhiyun * @gc: GPIO chip
65*4882a593Smuzhiyun * @pctl: pointer to pinctrl_dev
66*4882a593Smuzhiyun * @pctldesc: pinctrl descriptor
67*4882a593Smuzhiyun * @lock: lock to protect access to I/O registers
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun struct nsp_gpio {
70*4882a593Smuzhiyun struct device *dev;
71*4882a593Smuzhiyun void __iomem *base;
72*4882a593Smuzhiyun void __iomem *io_ctrl;
73*4882a593Smuzhiyun struct irq_chip irqchip;
74*4882a593Smuzhiyun struct gpio_chip gc;
75*4882a593Smuzhiyun struct pinctrl_dev *pctl;
76*4882a593Smuzhiyun struct pinctrl_desc pctldesc;
77*4882a593Smuzhiyun raw_spinlock_t lock;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun enum base_type {
81*4882a593Smuzhiyun REG,
82*4882a593Smuzhiyun IO_CTRL
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * Mapping from PINCONF pins to GPIO pins is 1-to-1
87*4882a593Smuzhiyun */
nsp_pin_to_gpio(unsigned pin)88*4882a593Smuzhiyun static inline unsigned nsp_pin_to_gpio(unsigned pin)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun return pin;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun * nsp_set_bit - set or clear one bit (corresponding to the GPIO pin) in a
95*4882a593Smuzhiyun * nsp GPIO register
96*4882a593Smuzhiyun *
97*4882a593Smuzhiyun * @nsp_gpio: nsp GPIO device
98*4882a593Smuzhiyun * @base_type: reg base to modify
99*4882a593Smuzhiyun * @reg: register offset
100*4882a593Smuzhiyun * @gpio: GPIO pin
101*4882a593Smuzhiyun * @set: set or clear
102*4882a593Smuzhiyun */
nsp_set_bit(struct nsp_gpio * chip,enum base_type address,unsigned int reg,unsigned gpio,bool set)103*4882a593Smuzhiyun static inline void nsp_set_bit(struct nsp_gpio *chip, enum base_type address,
104*4882a593Smuzhiyun unsigned int reg, unsigned gpio, bool set)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun u32 val;
107*4882a593Smuzhiyun void __iomem *base_address;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if (address == IO_CTRL)
110*4882a593Smuzhiyun base_address = chip->io_ctrl;
111*4882a593Smuzhiyun else
112*4882a593Smuzhiyun base_address = chip->base;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun val = readl(base_address + reg);
115*4882a593Smuzhiyun if (set)
116*4882a593Smuzhiyun val |= BIT(gpio);
117*4882a593Smuzhiyun else
118*4882a593Smuzhiyun val &= ~BIT(gpio);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun writel(val, base_address + reg);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * nsp_get_bit - get one bit (corresponding to the GPIO pin) in a
125*4882a593Smuzhiyun * nsp GPIO register
126*4882a593Smuzhiyun */
nsp_get_bit(struct nsp_gpio * chip,enum base_type address,unsigned int reg,unsigned gpio)127*4882a593Smuzhiyun static inline bool nsp_get_bit(struct nsp_gpio *chip, enum base_type address,
128*4882a593Smuzhiyun unsigned int reg, unsigned gpio)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun if (address == IO_CTRL)
131*4882a593Smuzhiyun return !!(readl(chip->io_ctrl + reg) & BIT(gpio));
132*4882a593Smuzhiyun else
133*4882a593Smuzhiyun return !!(readl(chip->base + reg) & BIT(gpio));
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
nsp_gpio_irq_handler(int irq,void * data)136*4882a593Smuzhiyun static irqreturn_t nsp_gpio_irq_handler(int irq, void *data)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct gpio_chip *gc = (struct gpio_chip *)data;
139*4882a593Smuzhiyun struct nsp_gpio *chip = gpiochip_get_data(gc);
140*4882a593Smuzhiyun int bit;
141*4882a593Smuzhiyun unsigned long int_bits = 0;
142*4882a593Smuzhiyun u32 int_status;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* go through the entire GPIOs and handle all interrupts */
145*4882a593Smuzhiyun int_status = readl(chip->base + NSP_CHIP_A_INT_STATUS);
146*4882a593Smuzhiyun if (int_status & NSP_CHIP_A_GPIO_INT_BIT) {
147*4882a593Smuzhiyun unsigned int event, level;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Get level and edge interrupts */
150*4882a593Smuzhiyun event = readl(chip->base + NSP_GPIO_EVENT_INT_MASK) &
151*4882a593Smuzhiyun readl(chip->base + NSP_GPIO_EVENT);
152*4882a593Smuzhiyun level = readl(chip->base + NSP_GPIO_DATA_IN) ^
153*4882a593Smuzhiyun readl(chip->base + NSP_GPIO_INT_POLARITY);
154*4882a593Smuzhiyun level &= readl(chip->base + NSP_GPIO_INT_MASK);
155*4882a593Smuzhiyun int_bits = level | event;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun for_each_set_bit(bit, &int_bits, gc->ngpio)
158*4882a593Smuzhiyun generic_handle_irq(
159*4882a593Smuzhiyun irq_linear_revmap(gc->irq.domain, bit));
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return int_bits ? IRQ_HANDLED : IRQ_NONE;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
nsp_gpio_irq_ack(struct irq_data * d)165*4882a593Smuzhiyun static void nsp_gpio_irq_ack(struct irq_data *d)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
168*4882a593Smuzhiyun struct nsp_gpio *chip = gpiochip_get_data(gc);
169*4882a593Smuzhiyun unsigned gpio = d->hwirq;
170*4882a593Smuzhiyun u32 val = BIT(gpio);
171*4882a593Smuzhiyun u32 trigger_type;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun trigger_type = irq_get_trigger_type(d->irq);
174*4882a593Smuzhiyun if (trigger_type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
175*4882a593Smuzhiyun writel(val, chip->base + NSP_GPIO_EVENT);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun * nsp_gpio_irq_set_mask - mask/unmask a GPIO interrupt
180*4882a593Smuzhiyun *
181*4882a593Smuzhiyun * @d: IRQ chip data
182*4882a593Smuzhiyun * @unmask: mask/unmask GPIO interrupt
183*4882a593Smuzhiyun */
nsp_gpio_irq_set_mask(struct irq_data * d,bool unmask)184*4882a593Smuzhiyun static void nsp_gpio_irq_set_mask(struct irq_data *d, bool unmask)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
187*4882a593Smuzhiyun struct nsp_gpio *chip = gpiochip_get_data(gc);
188*4882a593Smuzhiyun unsigned gpio = d->hwirq;
189*4882a593Smuzhiyun u32 trigger_type;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun trigger_type = irq_get_trigger_type(d->irq);
192*4882a593Smuzhiyun if (trigger_type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
193*4882a593Smuzhiyun nsp_set_bit(chip, REG, NSP_GPIO_EVENT_INT_MASK, gpio, unmask);
194*4882a593Smuzhiyun else
195*4882a593Smuzhiyun nsp_set_bit(chip, REG, NSP_GPIO_INT_MASK, gpio, unmask);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
nsp_gpio_irq_mask(struct irq_data * d)198*4882a593Smuzhiyun static void nsp_gpio_irq_mask(struct irq_data *d)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
201*4882a593Smuzhiyun struct nsp_gpio *chip = gpiochip_get_data(gc);
202*4882a593Smuzhiyun unsigned long flags;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun raw_spin_lock_irqsave(&chip->lock, flags);
205*4882a593Smuzhiyun nsp_gpio_irq_set_mask(d, false);
206*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
nsp_gpio_irq_unmask(struct irq_data * d)209*4882a593Smuzhiyun static void nsp_gpio_irq_unmask(struct irq_data *d)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
212*4882a593Smuzhiyun struct nsp_gpio *chip = gpiochip_get_data(gc);
213*4882a593Smuzhiyun unsigned long flags;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun raw_spin_lock_irqsave(&chip->lock, flags);
216*4882a593Smuzhiyun nsp_gpio_irq_set_mask(d, true);
217*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
nsp_gpio_irq_set_type(struct irq_data * d,unsigned int type)220*4882a593Smuzhiyun static int nsp_gpio_irq_set_type(struct irq_data *d, unsigned int type)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
223*4882a593Smuzhiyun struct nsp_gpio *chip = gpiochip_get_data(gc);
224*4882a593Smuzhiyun unsigned gpio = d->hwirq;
225*4882a593Smuzhiyun bool level_low;
226*4882a593Smuzhiyun bool falling;
227*4882a593Smuzhiyun unsigned long flags;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun raw_spin_lock_irqsave(&chip->lock, flags);
230*4882a593Smuzhiyun falling = nsp_get_bit(chip, REG, NSP_GPIO_EVENT_INT_POLARITY, gpio);
231*4882a593Smuzhiyun level_low = nsp_get_bit(chip, REG, NSP_GPIO_INT_POLARITY, gpio);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun switch (type & IRQ_TYPE_SENSE_MASK) {
234*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
235*4882a593Smuzhiyun falling = false;
236*4882a593Smuzhiyun break;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
239*4882a593Smuzhiyun falling = true;
240*4882a593Smuzhiyun break;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
243*4882a593Smuzhiyun level_low = false;
244*4882a593Smuzhiyun break;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
247*4882a593Smuzhiyun level_low = true;
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun default:
251*4882a593Smuzhiyun dev_err(chip->dev, "invalid GPIO IRQ type 0x%x\n",
252*4882a593Smuzhiyun type);
253*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
254*4882a593Smuzhiyun return -EINVAL;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun nsp_set_bit(chip, REG, NSP_GPIO_EVENT_INT_POLARITY, gpio, falling);
258*4882a593Smuzhiyun nsp_set_bit(chip, REG, NSP_GPIO_INT_POLARITY, gpio, level_low);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_BOTH)
261*4882a593Smuzhiyun irq_set_handler_locked(d, handle_edge_irq);
262*4882a593Smuzhiyun else
263*4882a593Smuzhiyun irq_set_handler_locked(d, handle_level_irq);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun dev_dbg(chip->dev, "gpio:%u level_low:%s falling:%s\n", gpio,
268*4882a593Smuzhiyun level_low ? "true" : "false", falling ? "true" : "false");
269*4882a593Smuzhiyun return 0;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
nsp_gpio_direction_input(struct gpio_chip * gc,unsigned gpio)272*4882a593Smuzhiyun static int nsp_gpio_direction_input(struct gpio_chip *gc, unsigned gpio)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct nsp_gpio *chip = gpiochip_get_data(gc);
275*4882a593Smuzhiyun unsigned long flags;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun raw_spin_lock_irqsave(&chip->lock, flags);
278*4882a593Smuzhiyun nsp_set_bit(chip, REG, NSP_GPIO_OUT_EN, gpio, false);
279*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun dev_dbg(chip->dev, "gpio:%u set input\n", gpio);
282*4882a593Smuzhiyun return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
nsp_gpio_direction_output(struct gpio_chip * gc,unsigned gpio,int val)285*4882a593Smuzhiyun static int nsp_gpio_direction_output(struct gpio_chip *gc, unsigned gpio,
286*4882a593Smuzhiyun int val)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun struct nsp_gpio *chip = gpiochip_get_data(gc);
289*4882a593Smuzhiyun unsigned long flags;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun raw_spin_lock_irqsave(&chip->lock, flags);
292*4882a593Smuzhiyun nsp_set_bit(chip, REG, NSP_GPIO_OUT_EN, gpio, true);
293*4882a593Smuzhiyun nsp_set_bit(chip, REG, NSP_GPIO_DATA_OUT, gpio, !!(val));
294*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun dev_dbg(chip->dev, "gpio:%u set output, value:%d\n", gpio, val);
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
nsp_gpio_get_direction(struct gpio_chip * gc,unsigned gpio)300*4882a593Smuzhiyun static int nsp_gpio_get_direction(struct gpio_chip *gc, unsigned gpio)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct nsp_gpio *chip = gpiochip_get_data(gc);
303*4882a593Smuzhiyun unsigned long flags;
304*4882a593Smuzhiyun int val;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun raw_spin_lock_irqsave(&chip->lock, flags);
307*4882a593Smuzhiyun val = nsp_get_bit(chip, REG, NSP_GPIO_OUT_EN, gpio);
308*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun return !val;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
nsp_gpio_set(struct gpio_chip * gc,unsigned gpio,int val)313*4882a593Smuzhiyun static void nsp_gpio_set(struct gpio_chip *gc, unsigned gpio, int val)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun struct nsp_gpio *chip = gpiochip_get_data(gc);
316*4882a593Smuzhiyun unsigned long flags;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun raw_spin_lock_irqsave(&chip->lock, flags);
319*4882a593Smuzhiyun nsp_set_bit(chip, REG, NSP_GPIO_DATA_OUT, gpio, !!(val));
320*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun dev_dbg(chip->dev, "gpio:%u set, value:%d\n", gpio, val);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
nsp_gpio_get(struct gpio_chip * gc,unsigned gpio)325*4882a593Smuzhiyun static int nsp_gpio_get(struct gpio_chip *gc, unsigned gpio)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct nsp_gpio *chip = gpiochip_get_data(gc);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun return !!(readl(chip->base + NSP_GPIO_DATA_IN) & BIT(gpio));
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
nsp_get_groups_count(struct pinctrl_dev * pctldev)332*4882a593Smuzhiyun static int nsp_get_groups_count(struct pinctrl_dev *pctldev)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun return 1;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /*
338*4882a593Smuzhiyun * Only one group: "gpio_grp", since this local pinctrl device only performs
339*4882a593Smuzhiyun * GPIO specific PINCONF configurations
340*4882a593Smuzhiyun */
nsp_get_group_name(struct pinctrl_dev * pctldev,unsigned selector)341*4882a593Smuzhiyun static const char *nsp_get_group_name(struct pinctrl_dev *pctldev,
342*4882a593Smuzhiyun unsigned selector)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun return "gpio_grp";
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun static const struct pinctrl_ops nsp_pctrl_ops = {
348*4882a593Smuzhiyun .get_groups_count = nsp_get_groups_count,
349*4882a593Smuzhiyun .get_group_name = nsp_get_group_name,
350*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
351*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun
nsp_gpio_set_slew(struct nsp_gpio * chip,unsigned gpio,u32 slew)354*4882a593Smuzhiyun static int nsp_gpio_set_slew(struct nsp_gpio *chip, unsigned gpio, u32 slew)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun if (slew)
357*4882a593Smuzhiyun nsp_set_bit(chip, IO_CTRL, NSP_GPIO_SLEW_RATE_EN, gpio, true);
358*4882a593Smuzhiyun else
359*4882a593Smuzhiyun nsp_set_bit(chip, IO_CTRL, NSP_GPIO_SLEW_RATE_EN, gpio, false);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
nsp_gpio_set_pull(struct nsp_gpio * chip,unsigned gpio,bool pull_up,bool pull_down)364*4882a593Smuzhiyun static int nsp_gpio_set_pull(struct nsp_gpio *chip, unsigned gpio,
365*4882a593Smuzhiyun bool pull_up, bool pull_down)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun unsigned long flags;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun raw_spin_lock_irqsave(&chip->lock, flags);
370*4882a593Smuzhiyun nsp_set_bit(chip, IO_CTRL, NSP_PULL_DOWN_EN, gpio, pull_down);
371*4882a593Smuzhiyun nsp_set_bit(chip, IO_CTRL, NSP_PULL_UP_EN, gpio, pull_up);
372*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun dev_dbg(chip->dev, "gpio:%u set pullup:%d pulldown: %d\n",
375*4882a593Smuzhiyun gpio, pull_up, pull_down);
376*4882a593Smuzhiyun return 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
nsp_gpio_get_pull(struct nsp_gpio * chip,unsigned gpio,bool * pull_up,bool * pull_down)379*4882a593Smuzhiyun static void nsp_gpio_get_pull(struct nsp_gpio *chip, unsigned gpio,
380*4882a593Smuzhiyun bool *pull_up, bool *pull_down)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun unsigned long flags;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun raw_spin_lock_irqsave(&chip->lock, flags);
385*4882a593Smuzhiyun *pull_up = nsp_get_bit(chip, IO_CTRL, NSP_PULL_UP_EN, gpio);
386*4882a593Smuzhiyun *pull_down = nsp_get_bit(chip, IO_CTRL, NSP_PULL_DOWN_EN, gpio);
387*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
nsp_gpio_set_strength(struct nsp_gpio * chip,unsigned gpio,u32 strength)390*4882a593Smuzhiyun static int nsp_gpio_set_strength(struct nsp_gpio *chip, unsigned gpio,
391*4882a593Smuzhiyun u32 strength)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun u32 offset, shift, i;
394*4882a593Smuzhiyun u32 val;
395*4882a593Smuzhiyun unsigned long flags;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* make sure drive strength is supported */
398*4882a593Smuzhiyun if (strength < 2 || strength > 16 || (strength % 2))
399*4882a593Smuzhiyun return -ENOTSUPP;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun shift = gpio;
402*4882a593Smuzhiyun offset = NSP_GPIO_DRV_CTRL;
403*4882a593Smuzhiyun dev_dbg(chip->dev, "gpio:%u set drive strength:%d mA\n", gpio,
404*4882a593Smuzhiyun strength);
405*4882a593Smuzhiyun raw_spin_lock_irqsave(&chip->lock, flags);
406*4882a593Smuzhiyun strength = (strength / 2) - 1;
407*4882a593Smuzhiyun for (i = GPIO_DRV_STRENGTH_BITS; i > 0; i--) {
408*4882a593Smuzhiyun val = readl(chip->io_ctrl + offset);
409*4882a593Smuzhiyun val &= ~BIT(shift);
410*4882a593Smuzhiyun val |= ((strength >> (i-1)) & 0x1) << shift;
411*4882a593Smuzhiyun writel(val, chip->io_ctrl + offset);
412*4882a593Smuzhiyun offset += 4;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun return 0;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
nsp_gpio_get_strength(struct nsp_gpio * chip,unsigned gpio,u16 * strength)419*4882a593Smuzhiyun static int nsp_gpio_get_strength(struct nsp_gpio *chip, unsigned gpio,
420*4882a593Smuzhiyun u16 *strength)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun unsigned int offset, shift;
423*4882a593Smuzhiyun u32 val;
424*4882a593Smuzhiyun unsigned long flags;
425*4882a593Smuzhiyun int i;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun offset = NSP_GPIO_DRV_CTRL;
428*4882a593Smuzhiyun shift = gpio;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun raw_spin_lock_irqsave(&chip->lock, flags);
431*4882a593Smuzhiyun *strength = 0;
432*4882a593Smuzhiyun for (i = (GPIO_DRV_STRENGTH_BITS - 1); i >= 0; i--) {
433*4882a593Smuzhiyun val = readl(chip->io_ctrl + offset) & BIT(shift);
434*4882a593Smuzhiyun val >>= shift;
435*4882a593Smuzhiyun *strength += (val << i);
436*4882a593Smuzhiyun offset += 4;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* convert to mA */
440*4882a593Smuzhiyun *strength = (*strength + 1) * 2;
441*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&chip->lock, flags);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun return 0;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
nsp_pin_config_group_get(struct pinctrl_dev * pctldev,unsigned selector,unsigned long * config)446*4882a593Smuzhiyun static int nsp_pin_config_group_get(struct pinctrl_dev *pctldev,
447*4882a593Smuzhiyun unsigned selector,
448*4882a593Smuzhiyun unsigned long *config)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
nsp_pin_config_group_set(struct pinctrl_dev * pctldev,unsigned selector,unsigned long * configs,unsigned num_configs)453*4882a593Smuzhiyun static int nsp_pin_config_group_set(struct pinctrl_dev *pctldev,
454*4882a593Smuzhiyun unsigned selector,
455*4882a593Smuzhiyun unsigned long *configs, unsigned num_configs)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun return 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
nsp_pin_config_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * config)460*4882a593Smuzhiyun static int nsp_pin_config_get(struct pinctrl_dev *pctldev, unsigned pin,
461*4882a593Smuzhiyun unsigned long *config)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct nsp_gpio *chip = pinctrl_dev_get_drvdata(pctldev);
464*4882a593Smuzhiyun enum pin_config_param param = pinconf_to_config_param(*config);
465*4882a593Smuzhiyun unsigned int gpio;
466*4882a593Smuzhiyun u16 arg = 0;
467*4882a593Smuzhiyun bool pull_up, pull_down;
468*4882a593Smuzhiyun int ret;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun gpio = nsp_pin_to_gpio(pin);
471*4882a593Smuzhiyun switch (param) {
472*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
473*4882a593Smuzhiyun nsp_gpio_get_pull(chip, gpio, &pull_up, &pull_down);
474*4882a593Smuzhiyun if ((pull_up == false) && (pull_down == false))
475*4882a593Smuzhiyun return 0;
476*4882a593Smuzhiyun else
477*4882a593Smuzhiyun return -EINVAL;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
480*4882a593Smuzhiyun nsp_gpio_get_pull(chip, gpio, &pull_up, &pull_down);
481*4882a593Smuzhiyun if (pull_up)
482*4882a593Smuzhiyun return 0;
483*4882a593Smuzhiyun else
484*4882a593Smuzhiyun return -EINVAL;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
487*4882a593Smuzhiyun nsp_gpio_get_pull(chip, gpio, &pull_up, &pull_down);
488*4882a593Smuzhiyun if (pull_down)
489*4882a593Smuzhiyun return 0;
490*4882a593Smuzhiyun else
491*4882a593Smuzhiyun return -EINVAL;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
494*4882a593Smuzhiyun ret = nsp_gpio_get_strength(chip, gpio, &arg);
495*4882a593Smuzhiyun if (ret)
496*4882a593Smuzhiyun return ret;
497*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, arg);
498*4882a593Smuzhiyun return 0;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun default:
501*4882a593Smuzhiyun return -ENOTSUPP;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
nsp_pin_config_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)505*4882a593Smuzhiyun static int nsp_pin_config_set(struct pinctrl_dev *pctldev, unsigned pin,
506*4882a593Smuzhiyun unsigned long *configs, unsigned num_configs)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun struct nsp_gpio *chip = pinctrl_dev_get_drvdata(pctldev);
509*4882a593Smuzhiyun enum pin_config_param param;
510*4882a593Smuzhiyun u32 arg;
511*4882a593Smuzhiyun unsigned int i, gpio;
512*4882a593Smuzhiyun int ret = -ENOTSUPP;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun gpio = nsp_pin_to_gpio(pin);
515*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
516*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
517*4882a593Smuzhiyun arg = pinconf_to_config_argument(configs[i]);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun switch (param) {
520*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
521*4882a593Smuzhiyun ret = nsp_gpio_set_pull(chip, gpio, false, false);
522*4882a593Smuzhiyun if (ret < 0)
523*4882a593Smuzhiyun goto out;
524*4882a593Smuzhiyun break;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
527*4882a593Smuzhiyun ret = nsp_gpio_set_pull(chip, gpio, true, false);
528*4882a593Smuzhiyun if (ret < 0)
529*4882a593Smuzhiyun goto out;
530*4882a593Smuzhiyun break;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
533*4882a593Smuzhiyun ret = nsp_gpio_set_pull(chip, gpio, false, true);
534*4882a593Smuzhiyun if (ret < 0)
535*4882a593Smuzhiyun goto out;
536*4882a593Smuzhiyun break;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
539*4882a593Smuzhiyun ret = nsp_gpio_set_strength(chip, gpio, arg);
540*4882a593Smuzhiyun if (ret < 0)
541*4882a593Smuzhiyun goto out;
542*4882a593Smuzhiyun break;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun case PIN_CONFIG_SLEW_RATE:
545*4882a593Smuzhiyun ret = nsp_gpio_set_slew(chip, gpio, arg);
546*4882a593Smuzhiyun if (ret < 0)
547*4882a593Smuzhiyun goto out;
548*4882a593Smuzhiyun break;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun default:
551*4882a593Smuzhiyun dev_err(chip->dev, "invalid configuration\n");
552*4882a593Smuzhiyun return -ENOTSUPP;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun out:
557*4882a593Smuzhiyun return ret;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun static const struct pinconf_ops nsp_pconf_ops = {
561*4882a593Smuzhiyun .is_generic = true,
562*4882a593Smuzhiyun .pin_config_get = nsp_pin_config_get,
563*4882a593Smuzhiyun .pin_config_set = nsp_pin_config_set,
564*4882a593Smuzhiyun .pin_config_group_get = nsp_pin_config_group_get,
565*4882a593Smuzhiyun .pin_config_group_set = nsp_pin_config_group_set,
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /*
569*4882a593Smuzhiyun * NSP GPIO controller supports some PINCONF related configurations such as
570*4882a593Smuzhiyun * pull up, pull down, slew and drive strength, when the pin is configured
571*4882a593Smuzhiyun * to GPIO.
572*4882a593Smuzhiyun *
573*4882a593Smuzhiyun * Here a local pinctrl device is created with simple 1-to-1 pin mapping to the
574*4882a593Smuzhiyun * local GPIO pins
575*4882a593Smuzhiyun */
nsp_gpio_register_pinconf(struct nsp_gpio * chip)576*4882a593Smuzhiyun static int nsp_gpio_register_pinconf(struct nsp_gpio *chip)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun struct pinctrl_desc *pctldesc = &chip->pctldesc;
579*4882a593Smuzhiyun struct pinctrl_pin_desc *pins;
580*4882a593Smuzhiyun struct gpio_chip *gc = &chip->gc;
581*4882a593Smuzhiyun int i;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun pins = devm_kcalloc(chip->dev, gc->ngpio, sizeof(*pins), GFP_KERNEL);
584*4882a593Smuzhiyun if (!pins)
585*4882a593Smuzhiyun return -ENOMEM;
586*4882a593Smuzhiyun for (i = 0; i < gc->ngpio; i++) {
587*4882a593Smuzhiyun pins[i].number = i;
588*4882a593Smuzhiyun pins[i].name = devm_kasprintf(chip->dev, GFP_KERNEL,
589*4882a593Smuzhiyun "gpio-%d", i);
590*4882a593Smuzhiyun if (!pins[i].name)
591*4882a593Smuzhiyun return -ENOMEM;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun pctldesc->name = dev_name(chip->dev);
594*4882a593Smuzhiyun pctldesc->pctlops = &nsp_pctrl_ops;
595*4882a593Smuzhiyun pctldesc->pins = pins;
596*4882a593Smuzhiyun pctldesc->npins = gc->ngpio;
597*4882a593Smuzhiyun pctldesc->confops = &nsp_pconf_ops;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun chip->pctl = devm_pinctrl_register(chip->dev, pctldesc, chip);
600*4882a593Smuzhiyun if (IS_ERR(chip->pctl)) {
601*4882a593Smuzhiyun dev_err(chip->dev, "unable to register pinctrl device\n");
602*4882a593Smuzhiyun return PTR_ERR(chip->pctl);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun return 0;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun static const struct of_device_id nsp_gpio_of_match[] = {
609*4882a593Smuzhiyun {.compatible = "brcm,nsp-gpio-a",},
610*4882a593Smuzhiyun {}
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun
nsp_gpio_probe(struct platform_device * pdev)613*4882a593Smuzhiyun static int nsp_gpio_probe(struct platform_device *pdev)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun struct device *dev = &pdev->dev;
616*4882a593Smuzhiyun struct nsp_gpio *chip;
617*4882a593Smuzhiyun struct gpio_chip *gc;
618*4882a593Smuzhiyun u32 val;
619*4882a593Smuzhiyun int irq, ret;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if (of_property_read_u32(pdev->dev.of_node, "ngpios", &val)) {
622*4882a593Smuzhiyun dev_err(&pdev->dev, "Missing ngpios OF property\n");
623*4882a593Smuzhiyun return -ENODEV;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
627*4882a593Smuzhiyun if (!chip)
628*4882a593Smuzhiyun return -ENOMEM;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun chip->dev = dev;
631*4882a593Smuzhiyun platform_set_drvdata(pdev, chip);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun chip->base = devm_platform_ioremap_resource(pdev, 0);
634*4882a593Smuzhiyun if (IS_ERR(chip->base)) {
635*4882a593Smuzhiyun dev_err(dev, "unable to map I/O memory\n");
636*4882a593Smuzhiyun return PTR_ERR(chip->base);
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun chip->io_ctrl = devm_platform_ioremap_resource(pdev, 1);
640*4882a593Smuzhiyun if (IS_ERR(chip->io_ctrl)) {
641*4882a593Smuzhiyun dev_err(dev, "unable to map I/O memory\n");
642*4882a593Smuzhiyun return PTR_ERR(chip->io_ctrl);
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun raw_spin_lock_init(&chip->lock);
646*4882a593Smuzhiyun gc = &chip->gc;
647*4882a593Smuzhiyun gc->base = -1;
648*4882a593Smuzhiyun gc->can_sleep = false;
649*4882a593Smuzhiyun gc->ngpio = val;
650*4882a593Smuzhiyun gc->label = dev_name(dev);
651*4882a593Smuzhiyun gc->parent = dev;
652*4882a593Smuzhiyun gc->of_node = dev->of_node;
653*4882a593Smuzhiyun gc->request = gpiochip_generic_request;
654*4882a593Smuzhiyun gc->free = gpiochip_generic_free;
655*4882a593Smuzhiyun gc->direction_input = nsp_gpio_direction_input;
656*4882a593Smuzhiyun gc->direction_output = nsp_gpio_direction_output;
657*4882a593Smuzhiyun gc->get_direction = nsp_gpio_get_direction;
658*4882a593Smuzhiyun gc->set = nsp_gpio_set;
659*4882a593Smuzhiyun gc->get = nsp_gpio_get;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun /* optional GPIO interrupt support */
662*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
663*4882a593Smuzhiyun if (irq > 0) {
664*4882a593Smuzhiyun struct gpio_irq_chip *girq;
665*4882a593Smuzhiyun struct irq_chip *irqc;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun irqc = &chip->irqchip;
668*4882a593Smuzhiyun irqc->name = "gpio-a";
669*4882a593Smuzhiyun irqc->irq_ack = nsp_gpio_irq_ack;
670*4882a593Smuzhiyun irqc->irq_mask = nsp_gpio_irq_mask;
671*4882a593Smuzhiyun irqc->irq_unmask = nsp_gpio_irq_unmask;
672*4882a593Smuzhiyun irqc->irq_set_type = nsp_gpio_irq_set_type;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun val = readl(chip->base + NSP_CHIP_A_INT_MASK);
675*4882a593Smuzhiyun val = val | NSP_CHIP_A_GPIO_INT_BIT;
676*4882a593Smuzhiyun writel(val, (chip->base + NSP_CHIP_A_INT_MASK));
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun /* Install ISR for this GPIO controller. */
679*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, nsp_gpio_irq_handler,
680*4882a593Smuzhiyun IRQF_SHARED, "gpio-a", &chip->gc);
681*4882a593Smuzhiyun if (ret) {
682*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to request IRQ%d: %d\n",
683*4882a593Smuzhiyun irq, ret);
684*4882a593Smuzhiyun return ret;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun girq = &chip->gc.irq;
688*4882a593Smuzhiyun girq->chip = irqc;
689*4882a593Smuzhiyun /* This will let us handle the parent IRQ in the driver */
690*4882a593Smuzhiyun girq->parent_handler = NULL;
691*4882a593Smuzhiyun girq->num_parents = 0;
692*4882a593Smuzhiyun girq->parents = NULL;
693*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
694*4882a593Smuzhiyun girq->handler = handle_bad_irq;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun ret = devm_gpiochip_add_data(dev, gc, chip);
698*4882a593Smuzhiyun if (ret < 0) {
699*4882a593Smuzhiyun dev_err(dev, "unable to add GPIO chip\n");
700*4882a593Smuzhiyun return ret;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun ret = nsp_gpio_register_pinconf(chip);
704*4882a593Smuzhiyun if (ret) {
705*4882a593Smuzhiyun dev_err(dev, "unable to register pinconf\n");
706*4882a593Smuzhiyun return ret;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun return 0;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun static struct platform_driver nsp_gpio_driver = {
713*4882a593Smuzhiyun .driver = {
714*4882a593Smuzhiyun .name = "nsp-gpio-a",
715*4882a593Smuzhiyun .of_match_table = nsp_gpio_of_match,
716*4882a593Smuzhiyun },
717*4882a593Smuzhiyun .probe = nsp_gpio_probe,
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun
nsp_gpio_init(void)720*4882a593Smuzhiyun static int __init nsp_gpio_init(void)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun return platform_driver_register(&nsp_gpio_driver);
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun arch_initcall_sync(nsp_gpio_init);
725