1*4882a593Smuzhiyun /* Copyright (C) 2016 Broadcom Corporation
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
4*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
5*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
8*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
9*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10*4882a593Smuzhiyun * GNU General Public License for more details.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * This file contains the Northstar2 IOMUX driver that supports group
13*4882a593Smuzhiyun * based PINMUX configuration. The PWM is functional only when the
14*4882a593Smuzhiyun * corresponding mfio pin group is selected as gpio.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
23*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
24*4882a593Smuzhiyun #include <linux/platform_device.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "../core.h"
28*4882a593Smuzhiyun #include "../pinctrl-utils.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define NS2_NUM_IOMUX 19
31*4882a593Smuzhiyun #define NS2_NUM_PWM_MUX 4
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define NS2_PIN_MUX_BASE0 0x00
34*4882a593Smuzhiyun #define NS2_PIN_MUX_BASE1 0x01
35*4882a593Smuzhiyun #define NS2_PIN_CONF_BASE 0x02
36*4882a593Smuzhiyun #define NS2_MUX_PAD_FUNC1_OFFSET 0x04
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define NS2_PIN_SRC_MASK 0x01
39*4882a593Smuzhiyun #define NS2_PIN_PULL_MASK 0x03
40*4882a593Smuzhiyun #define NS2_PIN_DRIVE_STRENGTH_MASK 0x07
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define NS2_PIN_PULL_UP 0x01
43*4882a593Smuzhiyun #define NS2_PIN_PULL_DOWN 0x02
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define NS2_PIN_INPUT_EN_MASK 0x01
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun * Northstar2 IOMUX register description
49*4882a593Smuzhiyun *
50*4882a593Smuzhiyun * @base: base address number
51*4882a593Smuzhiyun * @offset: register offset for mux configuration of a group
52*4882a593Smuzhiyun * @shift: bit shift for mux configuration of a group
53*4882a593Smuzhiyun * @mask: mask bits
54*4882a593Smuzhiyun * @alt: alternate function to set to
55*4882a593Smuzhiyun */
56*4882a593Smuzhiyun struct ns2_mux {
57*4882a593Smuzhiyun unsigned int base;
58*4882a593Smuzhiyun unsigned int offset;
59*4882a593Smuzhiyun unsigned int shift;
60*4882a593Smuzhiyun unsigned int mask;
61*4882a593Smuzhiyun unsigned int alt;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * Keep track of Northstar2 IOMUX configuration and prevent double
66*4882a593Smuzhiyun * configuration
67*4882a593Smuzhiyun *
68*4882a593Smuzhiyun * @ns2_mux: Northstar2 IOMUX register description
69*4882a593Smuzhiyun * @is_configured: flag to indicate whether a mux setting has already
70*4882a593Smuzhiyun * been configured
71*4882a593Smuzhiyun */
72*4882a593Smuzhiyun struct ns2_mux_log {
73*4882a593Smuzhiyun struct ns2_mux mux;
74*4882a593Smuzhiyun bool is_configured;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun * Group based IOMUX configuration
79*4882a593Smuzhiyun *
80*4882a593Smuzhiyun * @name: name of the group
81*4882a593Smuzhiyun * @pins: array of pins used by this group
82*4882a593Smuzhiyun * @num_pins: total number of pins used by this group
83*4882a593Smuzhiyun * @mux: Northstar2 group based IOMUX configuration
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun struct ns2_pin_group {
86*4882a593Smuzhiyun const char *name;
87*4882a593Smuzhiyun const unsigned int *pins;
88*4882a593Smuzhiyun const unsigned int num_pins;
89*4882a593Smuzhiyun const struct ns2_mux mux;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun * Northstar2 mux function and supported pin groups
94*4882a593Smuzhiyun *
95*4882a593Smuzhiyun * @name: name of the function
96*4882a593Smuzhiyun * @groups: array of groups that can be supported by this function
97*4882a593Smuzhiyun * @num_groups: total number of groups that can be supported by function
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun struct ns2_pin_function {
100*4882a593Smuzhiyun const char *name;
101*4882a593Smuzhiyun const char * const *groups;
102*4882a593Smuzhiyun const unsigned int num_groups;
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * Northstar2 IOMUX pinctrl core
107*4882a593Smuzhiyun *
108*4882a593Smuzhiyun * @pctl: pointer to pinctrl_dev
109*4882a593Smuzhiyun * @dev: pointer to device
110*4882a593Smuzhiyun * @base0: first IOMUX register base
111*4882a593Smuzhiyun * @base1: second IOMUX register base
112*4882a593Smuzhiyun * @pinconf_base: configuration register base
113*4882a593Smuzhiyun * @groups: pointer to array of groups
114*4882a593Smuzhiyun * @num_groups: total number of groups
115*4882a593Smuzhiyun * @functions: pointer to array of functions
116*4882a593Smuzhiyun * @num_functions: total number of functions
117*4882a593Smuzhiyun * @mux_log: pointer to the array of mux logs
118*4882a593Smuzhiyun * @lock: lock to protect register access
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun struct ns2_pinctrl {
121*4882a593Smuzhiyun struct pinctrl_dev *pctl;
122*4882a593Smuzhiyun struct device *dev;
123*4882a593Smuzhiyun void __iomem *base0;
124*4882a593Smuzhiyun void __iomem *base1;
125*4882a593Smuzhiyun void __iomem *pinconf_base;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun const struct ns2_pin_group *groups;
128*4882a593Smuzhiyun unsigned int num_groups;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun const struct ns2_pin_function *functions;
131*4882a593Smuzhiyun unsigned int num_functions;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun struct ns2_mux_log *mux_log;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun spinlock_t lock;
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * Pin configuration info
140*4882a593Smuzhiyun *
141*4882a593Smuzhiyun * @base: base address number
142*4882a593Smuzhiyun * @offset: register offset from base
143*4882a593Smuzhiyun * @src_shift: slew rate control bit shift in the register
144*4882a593Smuzhiyun * @input_en: input enable control bit shift
145*4882a593Smuzhiyun * @pull_shift: pull-up/pull-down control bit shift in the register
146*4882a593Smuzhiyun * @drive_shift: drive strength control bit shift in the register
147*4882a593Smuzhiyun */
148*4882a593Smuzhiyun struct ns2_pinconf {
149*4882a593Smuzhiyun unsigned int base;
150*4882a593Smuzhiyun unsigned int offset;
151*4882a593Smuzhiyun unsigned int src_shift;
152*4882a593Smuzhiyun unsigned int input_en;
153*4882a593Smuzhiyun unsigned int pull_shift;
154*4882a593Smuzhiyun unsigned int drive_shift;
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * Description of a pin in Northstar2
159*4882a593Smuzhiyun *
160*4882a593Smuzhiyun * @pin: pin number
161*4882a593Smuzhiyun * @name: pin name
162*4882a593Smuzhiyun * @pin_conf: pin configuration structure
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun struct ns2_pin {
165*4882a593Smuzhiyun unsigned int pin;
166*4882a593Smuzhiyun char *name;
167*4882a593Smuzhiyun struct ns2_pinconf pin_conf;
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun #define NS2_PIN_DESC(p, n, b, o, s, i, pu, d) \
171*4882a593Smuzhiyun { \
172*4882a593Smuzhiyun .pin = p, \
173*4882a593Smuzhiyun .name = n, \
174*4882a593Smuzhiyun .pin_conf = { \
175*4882a593Smuzhiyun .base = b, \
176*4882a593Smuzhiyun .offset = o, \
177*4882a593Smuzhiyun .src_shift = s, \
178*4882a593Smuzhiyun .input_en = i, \
179*4882a593Smuzhiyun .pull_shift = pu, \
180*4882a593Smuzhiyun .drive_shift = d, \
181*4882a593Smuzhiyun } \
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun * List of pins in Northstar2
186*4882a593Smuzhiyun */
187*4882a593Smuzhiyun static struct ns2_pin ns2_pins[] = {
188*4882a593Smuzhiyun NS2_PIN_DESC(0, "mfio_0", -1, 0, 0, 0, 0, 0),
189*4882a593Smuzhiyun NS2_PIN_DESC(1, "mfio_1", -1, 0, 0, 0, 0, 0),
190*4882a593Smuzhiyun NS2_PIN_DESC(2, "mfio_2", -1, 0, 0, 0, 0, 0),
191*4882a593Smuzhiyun NS2_PIN_DESC(3, "mfio_3", -1, 0, 0, 0, 0, 0),
192*4882a593Smuzhiyun NS2_PIN_DESC(4, "mfio_4", -1, 0, 0, 0, 0, 0),
193*4882a593Smuzhiyun NS2_PIN_DESC(5, "mfio_5", -1, 0, 0, 0, 0, 0),
194*4882a593Smuzhiyun NS2_PIN_DESC(6, "mfio_6", -1, 0, 0, 0, 0, 0),
195*4882a593Smuzhiyun NS2_PIN_DESC(7, "mfio_7", -1, 0, 0, 0, 0, 0),
196*4882a593Smuzhiyun NS2_PIN_DESC(8, "mfio_8", -1, 0, 0, 0, 0, 0),
197*4882a593Smuzhiyun NS2_PIN_DESC(9, "mfio_9", -1, 0, 0, 0, 0, 0),
198*4882a593Smuzhiyun NS2_PIN_DESC(10, "mfio_10", -1, 0, 0, 0, 0, 0),
199*4882a593Smuzhiyun NS2_PIN_DESC(11, "mfio_11", -1, 0, 0, 0, 0, 0),
200*4882a593Smuzhiyun NS2_PIN_DESC(12, "mfio_12", -1, 0, 0, 0, 0, 0),
201*4882a593Smuzhiyun NS2_PIN_DESC(13, "mfio_13", -1, 0, 0, 0, 0, 0),
202*4882a593Smuzhiyun NS2_PIN_DESC(14, "mfio_14", -1, 0, 0, 0, 0, 0),
203*4882a593Smuzhiyun NS2_PIN_DESC(15, "mfio_15", -1, 0, 0, 0, 0, 0),
204*4882a593Smuzhiyun NS2_PIN_DESC(16, "mfio_16", -1, 0, 0, 0, 0, 0),
205*4882a593Smuzhiyun NS2_PIN_DESC(17, "mfio_17", -1, 0, 0, 0, 0, 0),
206*4882a593Smuzhiyun NS2_PIN_DESC(18, "mfio_18", -1, 0, 0, 0, 0, 0),
207*4882a593Smuzhiyun NS2_PIN_DESC(19, "mfio_19", -1, 0, 0, 0, 0, 0),
208*4882a593Smuzhiyun NS2_PIN_DESC(20, "mfio_20", -1, 0, 0, 0, 0, 0),
209*4882a593Smuzhiyun NS2_PIN_DESC(21, "mfio_21", -1, 0, 0, 0, 0, 0),
210*4882a593Smuzhiyun NS2_PIN_DESC(22, "mfio_22", -1, 0, 0, 0, 0, 0),
211*4882a593Smuzhiyun NS2_PIN_DESC(23, "mfio_23", -1, 0, 0, 0, 0, 0),
212*4882a593Smuzhiyun NS2_PIN_DESC(24, "mfio_24", -1, 0, 0, 0, 0, 0),
213*4882a593Smuzhiyun NS2_PIN_DESC(25, "mfio_25", -1, 0, 0, 0, 0, 0),
214*4882a593Smuzhiyun NS2_PIN_DESC(26, "mfio_26", -1, 0, 0, 0, 0, 0),
215*4882a593Smuzhiyun NS2_PIN_DESC(27, "mfio_27", -1, 0, 0, 0, 0, 0),
216*4882a593Smuzhiyun NS2_PIN_DESC(28, "mfio_28", -1, 0, 0, 0, 0, 0),
217*4882a593Smuzhiyun NS2_PIN_DESC(29, "mfio_29", -1, 0, 0, 0, 0, 0),
218*4882a593Smuzhiyun NS2_PIN_DESC(30, "mfio_30", -1, 0, 0, 0, 0, 0),
219*4882a593Smuzhiyun NS2_PIN_DESC(31, "mfio_31", -1, 0, 0, 0, 0, 0),
220*4882a593Smuzhiyun NS2_PIN_DESC(32, "mfio_32", -1, 0, 0, 0, 0, 0),
221*4882a593Smuzhiyun NS2_PIN_DESC(33, "mfio_33", -1, 0, 0, 0, 0, 0),
222*4882a593Smuzhiyun NS2_PIN_DESC(34, "mfio_34", -1, 0, 0, 0, 0, 0),
223*4882a593Smuzhiyun NS2_PIN_DESC(35, "mfio_35", -1, 0, 0, 0, 0, 0),
224*4882a593Smuzhiyun NS2_PIN_DESC(36, "mfio_36", -1, 0, 0, 0, 0, 0),
225*4882a593Smuzhiyun NS2_PIN_DESC(37, "mfio_37", -1, 0, 0, 0, 0, 0),
226*4882a593Smuzhiyun NS2_PIN_DESC(38, "mfio_38", -1, 0, 0, 0, 0, 0),
227*4882a593Smuzhiyun NS2_PIN_DESC(39, "mfio_39", -1, 0, 0, 0, 0, 0),
228*4882a593Smuzhiyun NS2_PIN_DESC(40, "mfio_40", -1, 0, 0, 0, 0, 0),
229*4882a593Smuzhiyun NS2_PIN_DESC(41, "mfio_41", -1, 0, 0, 0, 0, 0),
230*4882a593Smuzhiyun NS2_PIN_DESC(42, "mfio_42", -1, 0, 0, 0, 0, 0),
231*4882a593Smuzhiyun NS2_PIN_DESC(43, "mfio_43", -1, 0, 0, 0, 0, 0),
232*4882a593Smuzhiyun NS2_PIN_DESC(44, "mfio_44", -1, 0, 0, 0, 0, 0),
233*4882a593Smuzhiyun NS2_PIN_DESC(45, "mfio_45", -1, 0, 0, 0, 0, 0),
234*4882a593Smuzhiyun NS2_PIN_DESC(46, "mfio_46", -1, 0, 0, 0, 0, 0),
235*4882a593Smuzhiyun NS2_PIN_DESC(47, "mfio_47", -1, 0, 0, 0, 0, 0),
236*4882a593Smuzhiyun NS2_PIN_DESC(48, "mfio_48", -1, 0, 0, 0, 0, 0),
237*4882a593Smuzhiyun NS2_PIN_DESC(49, "mfio_49", -1, 0, 0, 0, 0, 0),
238*4882a593Smuzhiyun NS2_PIN_DESC(50, "mfio_50", -1, 0, 0, 0, 0, 0),
239*4882a593Smuzhiyun NS2_PIN_DESC(51, "mfio_51", -1, 0, 0, 0, 0, 0),
240*4882a593Smuzhiyun NS2_PIN_DESC(52, "mfio_52", -1, 0, 0, 0, 0, 0),
241*4882a593Smuzhiyun NS2_PIN_DESC(53, "mfio_53", -1, 0, 0, 0, 0, 0),
242*4882a593Smuzhiyun NS2_PIN_DESC(54, "mfio_54", -1, 0, 0, 0, 0, 0),
243*4882a593Smuzhiyun NS2_PIN_DESC(55, "mfio_55", -1, 0, 0, 0, 0, 0),
244*4882a593Smuzhiyun NS2_PIN_DESC(56, "mfio_56", -1, 0, 0, 0, 0, 0),
245*4882a593Smuzhiyun NS2_PIN_DESC(57, "mfio_57", -1, 0, 0, 0, 0, 0),
246*4882a593Smuzhiyun NS2_PIN_DESC(58, "mfio_58", -1, 0, 0, 0, 0, 0),
247*4882a593Smuzhiyun NS2_PIN_DESC(59, "mfio_59", -1, 0, 0, 0, 0, 0),
248*4882a593Smuzhiyun NS2_PIN_DESC(60, "mfio_60", -1, 0, 0, 0, 0, 0),
249*4882a593Smuzhiyun NS2_PIN_DESC(61, "mfio_61", -1, 0, 0, 0, 0, 0),
250*4882a593Smuzhiyun NS2_PIN_DESC(62, "mfio_62", -1, 0, 0, 0, 0, 0),
251*4882a593Smuzhiyun NS2_PIN_DESC(63, "qspi_wp", 2, 0x0, 31, 30, 27, 24),
252*4882a593Smuzhiyun NS2_PIN_DESC(64, "qspi_hold", 2, 0x0, 23, 22, 19, 16),
253*4882a593Smuzhiyun NS2_PIN_DESC(65, "qspi_cs", 2, 0x0, 15, 14, 11, 8),
254*4882a593Smuzhiyun NS2_PIN_DESC(66, "qspi_sck", 2, 0x0, 7, 6, 3, 0),
255*4882a593Smuzhiyun NS2_PIN_DESC(67, "uart3_sin", 2, 0x04, 31, 30, 27, 24),
256*4882a593Smuzhiyun NS2_PIN_DESC(68, "uart3_sout", 2, 0x04, 23, 22, 19, 16),
257*4882a593Smuzhiyun NS2_PIN_DESC(69, "qspi_mosi", 2, 0x04, 15, 14, 11, 8),
258*4882a593Smuzhiyun NS2_PIN_DESC(70, "qspi_miso", 2, 0x04, 7, 6, 3, 0),
259*4882a593Smuzhiyun NS2_PIN_DESC(71, "spi0_fss", 2, 0x08, 31, 30, 27, 24),
260*4882a593Smuzhiyun NS2_PIN_DESC(72, "spi0_rxd", 2, 0x08, 23, 22, 19, 16),
261*4882a593Smuzhiyun NS2_PIN_DESC(73, "spi0_txd", 2, 0x08, 15, 14, 11, 8),
262*4882a593Smuzhiyun NS2_PIN_DESC(74, "spi0_sck", 2, 0x08, 7, 6, 3, 0),
263*4882a593Smuzhiyun NS2_PIN_DESC(75, "spi1_fss", 2, 0x0c, 31, 30, 27, 24),
264*4882a593Smuzhiyun NS2_PIN_DESC(76, "spi1_rxd", 2, 0x0c, 23, 22, 19, 16),
265*4882a593Smuzhiyun NS2_PIN_DESC(77, "spi1_txd", 2, 0x0c, 15, 14, 11, 8),
266*4882a593Smuzhiyun NS2_PIN_DESC(78, "spi1_sck", 2, 0x0c, 7, 6, 3, 0),
267*4882a593Smuzhiyun NS2_PIN_DESC(79, "sdio0_data7", 2, 0x10, 31, 30, 27, 24),
268*4882a593Smuzhiyun NS2_PIN_DESC(80, "sdio0_emmc_rst", 2, 0x10, 23, 22, 19, 16),
269*4882a593Smuzhiyun NS2_PIN_DESC(81, "sdio0_led_on", 2, 0x10, 15, 14, 11, 8),
270*4882a593Smuzhiyun NS2_PIN_DESC(82, "sdio0_wp", 2, 0x10, 7, 6, 3, 0),
271*4882a593Smuzhiyun NS2_PIN_DESC(83, "sdio0_data3", 2, 0x14, 31, 30, 27, 24),
272*4882a593Smuzhiyun NS2_PIN_DESC(84, "sdio0_data4", 2, 0x14, 23, 22, 19, 16),
273*4882a593Smuzhiyun NS2_PIN_DESC(85, "sdio0_data5", 2, 0x14, 15, 14, 11, 8),
274*4882a593Smuzhiyun NS2_PIN_DESC(86, "sdio0_data6", 2, 0x14, 7, 6, 3, 0),
275*4882a593Smuzhiyun NS2_PIN_DESC(87, "sdio0_cmd", 2, 0x18, 31, 30, 27, 24),
276*4882a593Smuzhiyun NS2_PIN_DESC(88, "sdio0_data0", 2, 0x18, 23, 22, 19, 16),
277*4882a593Smuzhiyun NS2_PIN_DESC(89, "sdio0_data1", 2, 0x18, 15, 14, 11, 8),
278*4882a593Smuzhiyun NS2_PIN_DESC(90, "sdio0_data2", 2, 0x18, 7, 6, 3, 0),
279*4882a593Smuzhiyun NS2_PIN_DESC(91, "sdio1_led_on", 2, 0x1c, 31, 30, 27, 24),
280*4882a593Smuzhiyun NS2_PIN_DESC(92, "sdio1_wp", 2, 0x1c, 23, 22, 19, 16),
281*4882a593Smuzhiyun NS2_PIN_DESC(93, "sdio0_cd_l", 2, 0x1c, 15, 14, 11, 8),
282*4882a593Smuzhiyun NS2_PIN_DESC(94, "sdio0_clk", 2, 0x1c, 7, 6, 3, 0),
283*4882a593Smuzhiyun NS2_PIN_DESC(95, "sdio1_data5", 2, 0x20, 31, 30, 27, 24),
284*4882a593Smuzhiyun NS2_PIN_DESC(96, "sdio1_data6", 2, 0x20, 23, 22, 19, 16),
285*4882a593Smuzhiyun NS2_PIN_DESC(97, "sdio1_data7", 2, 0x20, 15, 14, 11, 8),
286*4882a593Smuzhiyun NS2_PIN_DESC(98, "sdio1_emmc_rst", 2, 0x20, 7, 6, 3, 0),
287*4882a593Smuzhiyun NS2_PIN_DESC(99, "sdio1_data1", 2, 0x24, 31, 30, 27, 24),
288*4882a593Smuzhiyun NS2_PIN_DESC(100, "sdio1_data2", 2, 0x24, 23, 22, 19, 16),
289*4882a593Smuzhiyun NS2_PIN_DESC(101, "sdio1_data3", 2, 0x24, 15, 14, 11, 8),
290*4882a593Smuzhiyun NS2_PIN_DESC(102, "sdio1_data4", 2, 0x24, 7, 6, 3, 0),
291*4882a593Smuzhiyun NS2_PIN_DESC(103, "sdio1_cd_l", 2, 0x28, 31, 30, 27, 24),
292*4882a593Smuzhiyun NS2_PIN_DESC(104, "sdio1_clk", 2, 0x28, 23, 22, 19, 16),
293*4882a593Smuzhiyun NS2_PIN_DESC(105, "sdio1_cmd", 2, 0x28, 15, 14, 11, 8),
294*4882a593Smuzhiyun NS2_PIN_DESC(106, "sdio1_data0", 2, 0x28, 7, 6, 3, 0),
295*4882a593Smuzhiyun NS2_PIN_DESC(107, "ext_mdio_0", 2, 0x2c, 15, 14, 11, 8),
296*4882a593Smuzhiyun NS2_PIN_DESC(108, "ext_mdc_0", 2, 0x2c, 7, 6, 3, 0),
297*4882a593Smuzhiyun NS2_PIN_DESC(109, "usb3_p1_vbus_ppc", 2, 0x34, 31, 30, 27, 24),
298*4882a593Smuzhiyun NS2_PIN_DESC(110, "usb3_p1_overcurrent", 2, 0x34, 23, 22, 19, 16),
299*4882a593Smuzhiyun NS2_PIN_DESC(111, "usb3_p0_vbus_ppc", 2, 0x34, 15, 14, 11, 8),
300*4882a593Smuzhiyun NS2_PIN_DESC(112, "usb3_p0_overcurrent", 2, 0x34, 7, 6, 3, 0),
301*4882a593Smuzhiyun NS2_PIN_DESC(113, "usb2_presence_indication", 2, 0x38, 31, 30, 27, 24),
302*4882a593Smuzhiyun NS2_PIN_DESC(114, "usb2_vbus_present", 2, 0x38, 23, 22, 19, 16),
303*4882a593Smuzhiyun NS2_PIN_DESC(115, "usb2_vbus_ppc", 2, 0x38, 15, 14, 11, 8),
304*4882a593Smuzhiyun NS2_PIN_DESC(116, "usb2_overcurrent", 2, 0x38, 7, 6, 3, 0),
305*4882a593Smuzhiyun NS2_PIN_DESC(117, "sata_led1", 2, 0x3c, 15, 14, 11, 8),
306*4882a593Smuzhiyun NS2_PIN_DESC(118, "sata_led0", 2, 0x3c, 7, 6, 3, 0),
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /*
310*4882a593Smuzhiyun * List of groups of pins
311*4882a593Smuzhiyun */
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun static const unsigned int nand_pins[] = {0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10,
314*4882a593Smuzhiyun 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23};
315*4882a593Smuzhiyun static const unsigned int nor_data_pins[] = {0, 1, 2, 3, 4, 5, 6, 7, 8, 9,
316*4882a593Smuzhiyun 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25};
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun static const unsigned int gpio_0_1_pins[] = {24, 25};
319*4882a593Smuzhiyun static const unsigned int pwm_0_pins[] = {24};
320*4882a593Smuzhiyun static const unsigned int pwm_1_pins[] = {25};
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun static const unsigned int uart1_ext_clk_pins[] = {26};
323*4882a593Smuzhiyun static const unsigned int nor_adv_pins[] = {26};
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun static const unsigned int gpio_2_5_pins[] = {27, 28, 29, 30};
326*4882a593Smuzhiyun static const unsigned int pcie_ab1_clk_wak_pins[] = {27, 28, 29, 30};
327*4882a593Smuzhiyun static const unsigned int nor_addr_0_3_pins[] = {27, 28, 29, 30};
328*4882a593Smuzhiyun static const unsigned int pwm_2_pins[] = {27};
329*4882a593Smuzhiyun static const unsigned int pwm_3_pins[] = {28};
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static const unsigned int gpio_6_7_pins[] = {31, 32};
332*4882a593Smuzhiyun static const unsigned int pcie_a3_clk_wak_pins[] = {31, 32};
333*4882a593Smuzhiyun static const unsigned int nor_addr_4_5_pins[] = {31, 32};
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static const unsigned int gpio_8_9_pins[] = {33, 34};
336*4882a593Smuzhiyun static const unsigned int pcie_b3_clk_wak_pins[] = {33, 34};
337*4882a593Smuzhiyun static const unsigned int nor_addr_6_7_pins[] = {33, 34};
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun static const unsigned int gpio_10_11_pins[] = {35, 36};
340*4882a593Smuzhiyun static const unsigned int pcie_b2_clk_wak_pins[] = {35, 36};
341*4882a593Smuzhiyun static const unsigned int nor_addr_8_9_pins[] = {35, 36};
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun static const unsigned int gpio_12_13_pins[] = {37, 38};
344*4882a593Smuzhiyun static const unsigned int pcie_a2_clk_wak_pins[] = {37, 38};
345*4882a593Smuzhiyun static const unsigned int nor_addr_10_11_pins[] = {37, 38};
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun static const unsigned int gpio_14_17_pins[] = {39, 40, 41, 42};
348*4882a593Smuzhiyun static const unsigned int uart0_modem_pins[] = {39, 40, 41, 42};
349*4882a593Smuzhiyun static const unsigned int nor_addr_12_15_pins[] = {39, 40, 41, 42};
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun static const unsigned int gpio_18_19_pins[] = {43, 44};
352*4882a593Smuzhiyun static const unsigned int uart0_rts_cts_pins[] = {43, 44};
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun static const unsigned int gpio_20_21_pins[] = {45, 46};
355*4882a593Smuzhiyun static const unsigned int uart0_in_out_pins[] = {45, 46};
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static const unsigned int gpio_22_23_pins[] = {47, 48};
358*4882a593Smuzhiyun static const unsigned int uart1_dcd_dsr_pins[] = {47, 48};
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun static const unsigned int gpio_24_25_pins[] = {49, 50};
361*4882a593Smuzhiyun static const unsigned int uart1_ri_dtr_pins[] = {49, 50};
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun static const unsigned int gpio_26_27_pins[] = {51, 52};
364*4882a593Smuzhiyun static const unsigned int uart1_rts_cts_pins[] = {51, 52};
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun static const unsigned int gpio_28_29_pins[] = {53, 54};
367*4882a593Smuzhiyun static const unsigned int uart1_in_out_pins[] = {53, 54};
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static const unsigned int gpio_30_31_pins[] = {55, 56};
370*4882a593Smuzhiyun static const unsigned int uart2_rts_cts_pins[] = {55, 56};
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun #define NS2_PIN_GROUP(group_name, ba, off, sh, ma, al) \
373*4882a593Smuzhiyun { \
374*4882a593Smuzhiyun .name = __stringify(group_name) "_grp", \
375*4882a593Smuzhiyun .pins = group_name ## _pins, \
376*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(group_name ## _pins), \
377*4882a593Smuzhiyun .mux = { \
378*4882a593Smuzhiyun .base = ba, \
379*4882a593Smuzhiyun .offset = off, \
380*4882a593Smuzhiyun .shift = sh, \
381*4882a593Smuzhiyun .mask = ma, \
382*4882a593Smuzhiyun .alt = al, \
383*4882a593Smuzhiyun } \
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /*
387*4882a593Smuzhiyun * List of Northstar2 pin groups
388*4882a593Smuzhiyun */
389*4882a593Smuzhiyun static const struct ns2_pin_group ns2_pin_groups[] = {
390*4882a593Smuzhiyun NS2_PIN_GROUP(nand, 0, 0, 31, 1, 0),
391*4882a593Smuzhiyun NS2_PIN_GROUP(nor_data, 0, 0, 31, 1, 1),
392*4882a593Smuzhiyun NS2_PIN_GROUP(gpio_0_1, 0, 0, 31, 1, 0),
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun NS2_PIN_GROUP(uart1_ext_clk, 0, 4, 30, 3, 1),
395*4882a593Smuzhiyun NS2_PIN_GROUP(nor_adv, 0, 4, 30, 3, 2),
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun NS2_PIN_GROUP(gpio_2_5, 0, 4, 28, 3, 0),
398*4882a593Smuzhiyun NS2_PIN_GROUP(pcie_ab1_clk_wak, 0, 4, 28, 3, 1),
399*4882a593Smuzhiyun NS2_PIN_GROUP(nor_addr_0_3, 0, 4, 28, 3, 2),
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun NS2_PIN_GROUP(gpio_6_7, 0, 4, 26, 3, 0),
402*4882a593Smuzhiyun NS2_PIN_GROUP(pcie_a3_clk_wak, 0, 4, 26, 3, 1),
403*4882a593Smuzhiyun NS2_PIN_GROUP(nor_addr_4_5, 0, 4, 26, 3, 2),
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun NS2_PIN_GROUP(gpio_8_9, 0, 4, 24, 3, 0),
406*4882a593Smuzhiyun NS2_PIN_GROUP(pcie_b3_clk_wak, 0, 4, 24, 3, 1),
407*4882a593Smuzhiyun NS2_PIN_GROUP(nor_addr_6_7, 0, 4, 24, 3, 2),
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun NS2_PIN_GROUP(gpio_10_11, 0, 4, 22, 3, 0),
410*4882a593Smuzhiyun NS2_PIN_GROUP(pcie_b2_clk_wak, 0, 4, 22, 3, 1),
411*4882a593Smuzhiyun NS2_PIN_GROUP(nor_addr_8_9, 0, 4, 22, 3, 2),
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun NS2_PIN_GROUP(gpio_12_13, 0, 4, 20, 3, 0),
414*4882a593Smuzhiyun NS2_PIN_GROUP(pcie_a2_clk_wak, 0, 4, 20, 3, 1),
415*4882a593Smuzhiyun NS2_PIN_GROUP(nor_addr_10_11, 0, 4, 20, 3, 2),
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun NS2_PIN_GROUP(gpio_14_17, 0, 4, 18, 3, 0),
418*4882a593Smuzhiyun NS2_PIN_GROUP(uart0_modem, 0, 4, 18, 3, 1),
419*4882a593Smuzhiyun NS2_PIN_GROUP(nor_addr_12_15, 0, 4, 18, 3, 2),
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun NS2_PIN_GROUP(gpio_18_19, 0, 4, 16, 3, 0),
422*4882a593Smuzhiyun NS2_PIN_GROUP(uart0_rts_cts, 0, 4, 16, 3, 1),
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun NS2_PIN_GROUP(gpio_20_21, 0, 4, 14, 3, 0),
425*4882a593Smuzhiyun NS2_PIN_GROUP(uart0_in_out, 0, 4, 14, 3, 1),
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun NS2_PIN_GROUP(gpio_22_23, 0, 4, 12, 3, 0),
428*4882a593Smuzhiyun NS2_PIN_GROUP(uart1_dcd_dsr, 0, 4, 12, 3, 1),
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun NS2_PIN_GROUP(gpio_24_25, 0, 4, 10, 3, 0),
431*4882a593Smuzhiyun NS2_PIN_GROUP(uart1_ri_dtr, 0, 4, 10, 3, 1),
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun NS2_PIN_GROUP(gpio_26_27, 0, 4, 8, 3, 0),
434*4882a593Smuzhiyun NS2_PIN_GROUP(uart1_rts_cts, 0, 4, 8, 3, 1),
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun NS2_PIN_GROUP(gpio_28_29, 0, 4, 6, 3, 0),
437*4882a593Smuzhiyun NS2_PIN_GROUP(uart1_in_out, 0, 4, 6, 3, 1),
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun NS2_PIN_GROUP(gpio_30_31, 0, 4, 4, 3, 0),
440*4882a593Smuzhiyun NS2_PIN_GROUP(uart2_rts_cts, 0, 4, 4, 3, 1),
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun NS2_PIN_GROUP(pwm_0, 1, 0, 0, 1, 1),
443*4882a593Smuzhiyun NS2_PIN_GROUP(pwm_1, 1, 0, 1, 1, 1),
444*4882a593Smuzhiyun NS2_PIN_GROUP(pwm_2, 1, 0, 2, 1, 1),
445*4882a593Smuzhiyun NS2_PIN_GROUP(pwm_3, 1, 0, 3, 1, 1),
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /*
449*4882a593Smuzhiyun * List of groups supported by functions
450*4882a593Smuzhiyun */
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun static const char * const nand_grps[] = {"nand_grp"};
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun static const char * const nor_grps[] = {"nor_data_grp", "nor_adv_grp",
455*4882a593Smuzhiyun "nor_addr_0_3_grp", "nor_addr_4_5_grp", "nor_addr_6_7_grp",
456*4882a593Smuzhiyun "nor_addr_8_9_grp", "nor_addr_10_11_grp", "nor_addr_12_15_grp"};
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun static const char * const gpio_grps[] = {"gpio_0_1_grp", "gpio_2_5_grp",
459*4882a593Smuzhiyun "gpio_6_7_grp", "gpio_8_9_grp", "gpio_10_11_grp", "gpio_12_13_grp",
460*4882a593Smuzhiyun "gpio_14_17_grp", "gpio_18_19_grp", "gpio_20_21_grp", "gpio_22_23_grp",
461*4882a593Smuzhiyun "gpio_24_25_grp", "gpio_26_27_grp", "gpio_28_29_grp",
462*4882a593Smuzhiyun "gpio_30_31_grp"};
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun static const char * const pcie_grps[] = {"pcie_ab1_clk_wak_grp",
465*4882a593Smuzhiyun "pcie_a3_clk_wak_grp", "pcie_b3_clk_wak_grp", "pcie_b2_clk_wak_grp",
466*4882a593Smuzhiyun "pcie_a2_clk_wak_grp"};
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun static const char * const uart0_grps[] = {"uart0_modem_grp",
469*4882a593Smuzhiyun "uart0_rts_cts_grp", "uart0_in_out_grp"};
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun static const char * const uart1_grps[] = {"uart1_ext_clk_grp",
472*4882a593Smuzhiyun "uart1_dcd_dsr_grp", "uart1_ri_dtr_grp", "uart1_rts_cts_grp",
473*4882a593Smuzhiyun "uart1_in_out_grp"};
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static const char * const uart2_grps[] = {"uart2_rts_cts_grp"};
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun static const char * const pwm_grps[] = {"pwm_0_grp", "pwm_1_grp",
478*4882a593Smuzhiyun "pwm_2_grp", "pwm_3_grp"};
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun #define NS2_PIN_FUNCTION(func) \
481*4882a593Smuzhiyun { \
482*4882a593Smuzhiyun .name = #func, \
483*4882a593Smuzhiyun .groups = func ## _grps, \
484*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(func ## _grps), \
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /*
488*4882a593Smuzhiyun * List of supported functions
489*4882a593Smuzhiyun */
490*4882a593Smuzhiyun static const struct ns2_pin_function ns2_pin_functions[] = {
491*4882a593Smuzhiyun NS2_PIN_FUNCTION(nand),
492*4882a593Smuzhiyun NS2_PIN_FUNCTION(nor),
493*4882a593Smuzhiyun NS2_PIN_FUNCTION(gpio),
494*4882a593Smuzhiyun NS2_PIN_FUNCTION(pcie),
495*4882a593Smuzhiyun NS2_PIN_FUNCTION(uart0),
496*4882a593Smuzhiyun NS2_PIN_FUNCTION(uart1),
497*4882a593Smuzhiyun NS2_PIN_FUNCTION(uart2),
498*4882a593Smuzhiyun NS2_PIN_FUNCTION(pwm),
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
ns2_get_groups_count(struct pinctrl_dev * pctrl_dev)501*4882a593Smuzhiyun static int ns2_get_groups_count(struct pinctrl_dev *pctrl_dev)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun return pinctrl->num_groups;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
ns2_get_group_name(struct pinctrl_dev * pctrl_dev,unsigned int selector)508*4882a593Smuzhiyun static const char *ns2_get_group_name(struct pinctrl_dev *pctrl_dev,
509*4882a593Smuzhiyun unsigned int selector)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return pinctrl->groups[selector].name;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
ns2_get_group_pins(struct pinctrl_dev * pctrl_dev,unsigned int selector,const unsigned int ** pins,unsigned int * num_pins)516*4882a593Smuzhiyun static int ns2_get_group_pins(struct pinctrl_dev *pctrl_dev,
517*4882a593Smuzhiyun unsigned int selector, const unsigned int **pins,
518*4882a593Smuzhiyun unsigned int *num_pins)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun *pins = pinctrl->groups[selector].pins;
523*4882a593Smuzhiyun *num_pins = pinctrl->groups[selector].num_pins;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun return 0;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
ns2_pin_dbg_show(struct pinctrl_dev * pctrl_dev,struct seq_file * s,unsigned int offset)528*4882a593Smuzhiyun static void ns2_pin_dbg_show(struct pinctrl_dev *pctrl_dev,
529*4882a593Smuzhiyun struct seq_file *s, unsigned int offset)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun seq_printf(s, " %s", dev_name(pctrl_dev->dev));
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun static const struct pinctrl_ops ns2_pinctrl_ops = {
535*4882a593Smuzhiyun .get_groups_count = ns2_get_groups_count,
536*4882a593Smuzhiyun .get_group_name = ns2_get_group_name,
537*4882a593Smuzhiyun .get_group_pins = ns2_get_group_pins,
538*4882a593Smuzhiyun .pin_dbg_show = ns2_pin_dbg_show,
539*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
540*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun
ns2_get_functions_count(struct pinctrl_dev * pctrl_dev)543*4882a593Smuzhiyun static int ns2_get_functions_count(struct pinctrl_dev *pctrl_dev)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun return pinctrl->num_functions;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
ns2_get_function_name(struct pinctrl_dev * pctrl_dev,unsigned int selector)550*4882a593Smuzhiyun static const char *ns2_get_function_name(struct pinctrl_dev *pctrl_dev,
551*4882a593Smuzhiyun unsigned int selector)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return pinctrl->functions[selector].name;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
ns2_get_function_groups(struct pinctrl_dev * pctrl_dev,unsigned int selector,const char * const ** groups,unsigned int * const num_groups)558*4882a593Smuzhiyun static int ns2_get_function_groups(struct pinctrl_dev *pctrl_dev,
559*4882a593Smuzhiyun unsigned int selector,
560*4882a593Smuzhiyun const char * const **groups,
561*4882a593Smuzhiyun unsigned int * const num_groups)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun *groups = pinctrl->functions[selector].groups;
566*4882a593Smuzhiyun *num_groups = pinctrl->functions[selector].num_groups;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun return 0;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
ns2_pinmux_set(struct ns2_pinctrl * pinctrl,const struct ns2_pin_function * func,const struct ns2_pin_group * grp,struct ns2_mux_log * mux_log)571*4882a593Smuzhiyun static int ns2_pinmux_set(struct ns2_pinctrl *pinctrl,
572*4882a593Smuzhiyun const struct ns2_pin_function *func,
573*4882a593Smuzhiyun const struct ns2_pin_group *grp,
574*4882a593Smuzhiyun struct ns2_mux_log *mux_log)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun const struct ns2_mux *mux = &grp->mux;
577*4882a593Smuzhiyun int i;
578*4882a593Smuzhiyun u32 val, mask;
579*4882a593Smuzhiyun unsigned long flags;
580*4882a593Smuzhiyun void __iomem *base_address;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun for (i = 0; i < NS2_NUM_IOMUX; i++) {
583*4882a593Smuzhiyun if ((mux->shift != mux_log[i].mux.shift) ||
584*4882a593Smuzhiyun (mux->base != mux_log[i].mux.base) ||
585*4882a593Smuzhiyun (mux->offset != mux_log[i].mux.offset))
586*4882a593Smuzhiyun continue;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /* if this is a new configuration, just do it! */
589*4882a593Smuzhiyun if (!mux_log[i].is_configured)
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /*
593*4882a593Smuzhiyun * IOMUX has been configured previously and one is trying to
594*4882a593Smuzhiyun * configure it to a different function
595*4882a593Smuzhiyun */
596*4882a593Smuzhiyun if (mux_log[i].mux.alt != mux->alt) {
597*4882a593Smuzhiyun dev_err(pinctrl->dev,
598*4882a593Smuzhiyun "double configuration error detected!\n");
599*4882a593Smuzhiyun dev_err(pinctrl->dev, "func:%s grp:%s\n",
600*4882a593Smuzhiyun func->name, grp->name);
601*4882a593Smuzhiyun return -EINVAL;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun return 0;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun if (i == NS2_NUM_IOMUX)
607*4882a593Smuzhiyun return -EINVAL;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun mask = mux->mask;
610*4882a593Smuzhiyun mux_log[i].mux.alt = mux->alt;
611*4882a593Smuzhiyun mux_log[i].is_configured = true;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun switch (mux->base) {
614*4882a593Smuzhiyun case NS2_PIN_MUX_BASE0:
615*4882a593Smuzhiyun base_address = pinctrl->base0;
616*4882a593Smuzhiyun break;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun case NS2_PIN_MUX_BASE1:
619*4882a593Smuzhiyun base_address = pinctrl->base1;
620*4882a593Smuzhiyun break;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun default:
623*4882a593Smuzhiyun return -EINVAL;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun spin_lock_irqsave(&pinctrl->lock, flags);
627*4882a593Smuzhiyun val = readl(base_address + grp->mux.offset);
628*4882a593Smuzhiyun val &= ~(mask << grp->mux.shift);
629*4882a593Smuzhiyun val |= grp->mux.alt << grp->mux.shift;
630*4882a593Smuzhiyun writel(val, (base_address + grp->mux.offset));
631*4882a593Smuzhiyun spin_unlock_irqrestore(&pinctrl->lock, flags);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun return 0;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
ns2_pinmux_enable(struct pinctrl_dev * pctrl_dev,unsigned int func_select,unsigned int grp_select)636*4882a593Smuzhiyun static int ns2_pinmux_enable(struct pinctrl_dev *pctrl_dev,
637*4882a593Smuzhiyun unsigned int func_select, unsigned int grp_select)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
640*4882a593Smuzhiyun const struct ns2_pin_function *func;
641*4882a593Smuzhiyun const struct ns2_pin_group *grp;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (grp_select >= pinctrl->num_groups ||
644*4882a593Smuzhiyun func_select >= pinctrl->num_functions)
645*4882a593Smuzhiyun return -EINVAL;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun func = &pinctrl->functions[func_select];
648*4882a593Smuzhiyun grp = &pinctrl->groups[grp_select];
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun dev_dbg(pctrl_dev->dev, "func:%u name:%s grp:%u name:%s\n",
651*4882a593Smuzhiyun func_select, func->name, grp_select, grp->name);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun dev_dbg(pctrl_dev->dev, "offset:0x%08x shift:%u alt:%u\n",
654*4882a593Smuzhiyun grp->mux.offset, grp->mux.shift, grp->mux.alt);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun return ns2_pinmux_set(pinctrl, func, grp, pinctrl->mux_log);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
ns2_pin_set_enable(struct pinctrl_dev * pctrldev,unsigned int pin,u16 enable)659*4882a593Smuzhiyun static int ns2_pin_set_enable(struct pinctrl_dev *pctrldev, unsigned int pin,
660*4882a593Smuzhiyun u16 enable)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrldev);
663*4882a593Smuzhiyun struct ns2_pin *pin_data = pctrldev->desc->pins[pin].drv_data;
664*4882a593Smuzhiyun unsigned long flags;
665*4882a593Smuzhiyun u32 val;
666*4882a593Smuzhiyun void __iomem *base_address;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun base_address = pinctrl->pinconf_base;
669*4882a593Smuzhiyun spin_lock_irqsave(&pinctrl->lock, flags);
670*4882a593Smuzhiyun val = readl(base_address + pin_data->pin_conf.offset);
671*4882a593Smuzhiyun val &= ~(NS2_PIN_SRC_MASK << pin_data->pin_conf.input_en);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun if (!enable)
674*4882a593Smuzhiyun val |= NS2_PIN_INPUT_EN_MASK << pin_data->pin_conf.input_en;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun writel(val, (base_address + pin_data->pin_conf.offset));
677*4882a593Smuzhiyun spin_unlock_irqrestore(&pinctrl->lock, flags);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun dev_dbg(pctrldev->dev, "pin:%u set enable:%d\n", pin, enable);
680*4882a593Smuzhiyun return 0;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
ns2_pin_get_enable(struct pinctrl_dev * pctrldev,unsigned int pin)683*4882a593Smuzhiyun static int ns2_pin_get_enable(struct pinctrl_dev *pctrldev, unsigned int pin)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrldev);
686*4882a593Smuzhiyun struct ns2_pin *pin_data = pctrldev->desc->pins[pin].drv_data;
687*4882a593Smuzhiyun unsigned long flags;
688*4882a593Smuzhiyun int enable;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun spin_lock_irqsave(&pinctrl->lock, flags);
691*4882a593Smuzhiyun enable = readl(pinctrl->pinconf_base + pin_data->pin_conf.offset);
692*4882a593Smuzhiyun enable = (enable >> pin_data->pin_conf.input_en) &
693*4882a593Smuzhiyun NS2_PIN_INPUT_EN_MASK;
694*4882a593Smuzhiyun spin_unlock_irqrestore(&pinctrl->lock, flags);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun if (!enable)
697*4882a593Smuzhiyun enable = NS2_PIN_INPUT_EN_MASK;
698*4882a593Smuzhiyun else
699*4882a593Smuzhiyun enable = 0;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun dev_dbg(pctrldev->dev, "pin:%u get disable:%d\n", pin, enable);
702*4882a593Smuzhiyun return enable;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
ns2_pin_set_slew(struct pinctrl_dev * pctrldev,unsigned int pin,u32 slew)705*4882a593Smuzhiyun static int ns2_pin_set_slew(struct pinctrl_dev *pctrldev, unsigned int pin,
706*4882a593Smuzhiyun u32 slew)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrldev);
709*4882a593Smuzhiyun struct ns2_pin *pin_data = pctrldev->desc->pins[pin].drv_data;
710*4882a593Smuzhiyun unsigned long flags;
711*4882a593Smuzhiyun u32 val;
712*4882a593Smuzhiyun void __iomem *base_address;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun base_address = pinctrl->pinconf_base;
715*4882a593Smuzhiyun spin_lock_irqsave(&pinctrl->lock, flags);
716*4882a593Smuzhiyun val = readl(base_address + pin_data->pin_conf.offset);
717*4882a593Smuzhiyun val &= ~(NS2_PIN_SRC_MASK << pin_data->pin_conf.src_shift);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun if (slew)
720*4882a593Smuzhiyun val |= NS2_PIN_SRC_MASK << pin_data->pin_conf.src_shift;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun writel(val, (base_address + pin_data->pin_conf.offset));
723*4882a593Smuzhiyun spin_unlock_irqrestore(&pinctrl->lock, flags);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun dev_dbg(pctrldev->dev, "pin:%u set slew:%d\n", pin, slew);
726*4882a593Smuzhiyun return 0;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
ns2_pin_get_slew(struct pinctrl_dev * pctrldev,unsigned int pin,u16 * slew)729*4882a593Smuzhiyun static int ns2_pin_get_slew(struct pinctrl_dev *pctrldev, unsigned int pin,
730*4882a593Smuzhiyun u16 *slew)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrldev);
733*4882a593Smuzhiyun struct ns2_pin *pin_data = pctrldev->desc->pins[pin].drv_data;
734*4882a593Smuzhiyun unsigned long flags;
735*4882a593Smuzhiyun u32 val;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun spin_lock_irqsave(&pinctrl->lock, flags);
738*4882a593Smuzhiyun val = readl(pinctrl->pinconf_base + pin_data->pin_conf.offset);
739*4882a593Smuzhiyun *slew = (val >> pin_data->pin_conf.src_shift) & NS2_PIN_SRC_MASK;
740*4882a593Smuzhiyun spin_unlock_irqrestore(&pinctrl->lock, flags);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun dev_dbg(pctrldev->dev, "pin:%u get slew:%d\n", pin, *slew);
743*4882a593Smuzhiyun return 0;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
ns2_pin_set_pull(struct pinctrl_dev * pctrldev,unsigned int pin,bool pull_up,bool pull_down)746*4882a593Smuzhiyun static int ns2_pin_set_pull(struct pinctrl_dev *pctrldev, unsigned int pin,
747*4882a593Smuzhiyun bool pull_up, bool pull_down)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrldev);
750*4882a593Smuzhiyun struct ns2_pin *pin_data = pctrldev->desc->pins[pin].drv_data;
751*4882a593Smuzhiyun unsigned long flags;
752*4882a593Smuzhiyun u32 val;
753*4882a593Smuzhiyun void __iomem *base_address;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun base_address = pinctrl->pinconf_base;
756*4882a593Smuzhiyun spin_lock_irqsave(&pinctrl->lock, flags);
757*4882a593Smuzhiyun val = readl(base_address + pin_data->pin_conf.offset);
758*4882a593Smuzhiyun val &= ~(NS2_PIN_PULL_MASK << pin_data->pin_conf.pull_shift);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun if (pull_up == true)
761*4882a593Smuzhiyun val |= NS2_PIN_PULL_UP << pin_data->pin_conf.pull_shift;
762*4882a593Smuzhiyun if (pull_down == true)
763*4882a593Smuzhiyun val |= NS2_PIN_PULL_DOWN << pin_data->pin_conf.pull_shift;
764*4882a593Smuzhiyun writel(val, (base_address + pin_data->pin_conf.offset));
765*4882a593Smuzhiyun spin_unlock_irqrestore(&pinctrl->lock, flags);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun dev_dbg(pctrldev->dev, "pin:%u set pullup:%d pulldown: %d\n",
768*4882a593Smuzhiyun pin, pull_up, pull_down);
769*4882a593Smuzhiyun return 0;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
ns2_pin_get_pull(struct pinctrl_dev * pctrldev,unsigned int pin,bool * pull_up,bool * pull_down)772*4882a593Smuzhiyun static void ns2_pin_get_pull(struct pinctrl_dev *pctrldev,
773*4882a593Smuzhiyun unsigned int pin, bool *pull_up,
774*4882a593Smuzhiyun bool *pull_down)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrldev);
777*4882a593Smuzhiyun struct ns2_pin *pin_data = pctrldev->desc->pins[pin].drv_data;
778*4882a593Smuzhiyun unsigned long flags;
779*4882a593Smuzhiyun u32 val;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun spin_lock_irqsave(&pinctrl->lock, flags);
782*4882a593Smuzhiyun val = readl(pinctrl->pinconf_base + pin_data->pin_conf.offset);
783*4882a593Smuzhiyun val = (val >> pin_data->pin_conf.pull_shift) & NS2_PIN_PULL_MASK;
784*4882a593Smuzhiyun *pull_up = false;
785*4882a593Smuzhiyun *pull_down = false;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun if (val == NS2_PIN_PULL_UP)
788*4882a593Smuzhiyun *pull_up = true;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun if (val == NS2_PIN_PULL_DOWN)
791*4882a593Smuzhiyun *pull_down = true;
792*4882a593Smuzhiyun spin_unlock_irqrestore(&pinctrl->lock, flags);
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
ns2_pin_set_strength(struct pinctrl_dev * pctrldev,unsigned int pin,u32 strength)795*4882a593Smuzhiyun static int ns2_pin_set_strength(struct pinctrl_dev *pctrldev, unsigned int pin,
796*4882a593Smuzhiyun u32 strength)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrldev);
799*4882a593Smuzhiyun struct ns2_pin *pin_data = pctrldev->desc->pins[pin].drv_data;
800*4882a593Smuzhiyun u32 val;
801*4882a593Smuzhiyun unsigned long flags;
802*4882a593Smuzhiyun void __iomem *base_address;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* make sure drive strength is supported */
805*4882a593Smuzhiyun if (strength < 2 || strength > 16 || (strength % 2))
806*4882a593Smuzhiyun return -ENOTSUPP;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun base_address = pinctrl->pinconf_base;
809*4882a593Smuzhiyun spin_lock_irqsave(&pinctrl->lock, flags);
810*4882a593Smuzhiyun val = readl(base_address + pin_data->pin_conf.offset);
811*4882a593Smuzhiyun val &= ~(NS2_PIN_DRIVE_STRENGTH_MASK << pin_data->pin_conf.drive_shift);
812*4882a593Smuzhiyun val |= ((strength / 2) - 1) << pin_data->pin_conf.drive_shift;
813*4882a593Smuzhiyun writel(val, (base_address + pin_data->pin_conf.offset));
814*4882a593Smuzhiyun spin_unlock_irqrestore(&pinctrl->lock, flags);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun dev_dbg(pctrldev->dev, "pin:%u set drive strength:%d mA\n",
817*4882a593Smuzhiyun pin, strength);
818*4882a593Smuzhiyun return 0;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
ns2_pin_get_strength(struct pinctrl_dev * pctrldev,unsigned int pin,u16 * strength)821*4882a593Smuzhiyun static int ns2_pin_get_strength(struct pinctrl_dev *pctrldev, unsigned int pin,
822*4882a593Smuzhiyun u16 *strength)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrldev);
825*4882a593Smuzhiyun struct ns2_pin *pin_data = pctrldev->desc->pins[pin].drv_data;
826*4882a593Smuzhiyun u32 val;
827*4882a593Smuzhiyun unsigned long flags;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun spin_lock_irqsave(&pinctrl->lock, flags);
830*4882a593Smuzhiyun val = readl(pinctrl->pinconf_base + pin_data->pin_conf.offset);
831*4882a593Smuzhiyun *strength = (val >> pin_data->pin_conf.drive_shift) &
832*4882a593Smuzhiyun NS2_PIN_DRIVE_STRENGTH_MASK;
833*4882a593Smuzhiyun *strength = (*strength + 1) * 2;
834*4882a593Smuzhiyun spin_unlock_irqrestore(&pinctrl->lock, flags);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun dev_dbg(pctrldev->dev, "pin:%u get drive strength:%d mA\n",
837*4882a593Smuzhiyun pin, *strength);
838*4882a593Smuzhiyun return 0;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
ns2_pin_config_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)841*4882a593Smuzhiyun static int ns2_pin_config_get(struct pinctrl_dev *pctldev, unsigned int pin,
842*4882a593Smuzhiyun unsigned long *config)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun struct ns2_pin *pin_data = pctldev->desc->pins[pin].drv_data;
845*4882a593Smuzhiyun enum pin_config_param param = pinconf_to_config_param(*config);
846*4882a593Smuzhiyun bool pull_up, pull_down;
847*4882a593Smuzhiyun u16 arg = 0;
848*4882a593Smuzhiyun int ret;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun if (pin_data->pin_conf.base == -1)
851*4882a593Smuzhiyun return -ENOTSUPP;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun switch (param) {
854*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
855*4882a593Smuzhiyun ns2_pin_get_pull(pctldev, pin, &pull_up, &pull_down);
856*4882a593Smuzhiyun if ((pull_up == false) && (pull_down == false))
857*4882a593Smuzhiyun return 0;
858*4882a593Smuzhiyun else
859*4882a593Smuzhiyun return -EINVAL;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
862*4882a593Smuzhiyun ns2_pin_get_pull(pctldev, pin, &pull_up, &pull_down);
863*4882a593Smuzhiyun if (pull_up)
864*4882a593Smuzhiyun return 0;
865*4882a593Smuzhiyun else
866*4882a593Smuzhiyun return -EINVAL;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
869*4882a593Smuzhiyun ns2_pin_get_pull(pctldev, pin, &pull_up, &pull_down);
870*4882a593Smuzhiyun if (pull_down)
871*4882a593Smuzhiyun return 0;
872*4882a593Smuzhiyun else
873*4882a593Smuzhiyun return -EINVAL;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
876*4882a593Smuzhiyun ret = ns2_pin_get_strength(pctldev, pin, &arg);
877*4882a593Smuzhiyun if (ret)
878*4882a593Smuzhiyun return ret;
879*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, arg);
880*4882a593Smuzhiyun return 0;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun case PIN_CONFIG_SLEW_RATE:
883*4882a593Smuzhiyun ret = ns2_pin_get_slew(pctldev, pin, &arg);
884*4882a593Smuzhiyun if (ret)
885*4882a593Smuzhiyun return ret;
886*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, arg);
887*4882a593Smuzhiyun return 0;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun case PIN_CONFIG_INPUT_ENABLE:
890*4882a593Smuzhiyun ret = ns2_pin_get_enable(pctldev, pin);
891*4882a593Smuzhiyun if (ret)
892*4882a593Smuzhiyun return 0;
893*4882a593Smuzhiyun else
894*4882a593Smuzhiyun return -EINVAL;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun default:
897*4882a593Smuzhiyun return -ENOTSUPP;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
ns2_pin_config_set(struct pinctrl_dev * pctrldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)901*4882a593Smuzhiyun static int ns2_pin_config_set(struct pinctrl_dev *pctrldev, unsigned int pin,
902*4882a593Smuzhiyun unsigned long *configs, unsigned int num_configs)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun struct ns2_pin *pin_data = pctrldev->desc->pins[pin].drv_data;
905*4882a593Smuzhiyun enum pin_config_param param;
906*4882a593Smuzhiyun unsigned int i;
907*4882a593Smuzhiyun u32 arg;
908*4882a593Smuzhiyun int ret = -ENOTSUPP;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun if (pin_data->pin_conf.base == -1)
911*4882a593Smuzhiyun return -ENOTSUPP;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
914*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
915*4882a593Smuzhiyun arg = pinconf_to_config_argument(configs[i]);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun switch (param) {
918*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
919*4882a593Smuzhiyun ret = ns2_pin_set_pull(pctrldev, pin, false, false);
920*4882a593Smuzhiyun if (ret < 0)
921*4882a593Smuzhiyun goto out;
922*4882a593Smuzhiyun break;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
925*4882a593Smuzhiyun ret = ns2_pin_set_pull(pctrldev, pin, true, false);
926*4882a593Smuzhiyun if (ret < 0)
927*4882a593Smuzhiyun goto out;
928*4882a593Smuzhiyun break;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
931*4882a593Smuzhiyun ret = ns2_pin_set_pull(pctrldev, pin, false, true);
932*4882a593Smuzhiyun if (ret < 0)
933*4882a593Smuzhiyun goto out;
934*4882a593Smuzhiyun break;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
937*4882a593Smuzhiyun ret = ns2_pin_set_strength(pctrldev, pin, arg);
938*4882a593Smuzhiyun if (ret < 0)
939*4882a593Smuzhiyun goto out;
940*4882a593Smuzhiyun break;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun case PIN_CONFIG_SLEW_RATE:
943*4882a593Smuzhiyun ret = ns2_pin_set_slew(pctrldev, pin, arg);
944*4882a593Smuzhiyun if (ret < 0)
945*4882a593Smuzhiyun goto out;
946*4882a593Smuzhiyun break;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun case PIN_CONFIG_INPUT_ENABLE:
949*4882a593Smuzhiyun ret = ns2_pin_set_enable(pctrldev, pin, arg);
950*4882a593Smuzhiyun if (ret < 0)
951*4882a593Smuzhiyun goto out;
952*4882a593Smuzhiyun break;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun default:
955*4882a593Smuzhiyun dev_err(pctrldev->dev, "invalid configuration\n");
956*4882a593Smuzhiyun return -ENOTSUPP;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun out:
960*4882a593Smuzhiyun return ret;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun static const struct pinmux_ops ns2_pinmux_ops = {
963*4882a593Smuzhiyun .get_functions_count = ns2_get_functions_count,
964*4882a593Smuzhiyun .get_function_name = ns2_get_function_name,
965*4882a593Smuzhiyun .get_function_groups = ns2_get_function_groups,
966*4882a593Smuzhiyun .set_mux = ns2_pinmux_enable,
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun static const struct pinconf_ops ns2_pinconf_ops = {
970*4882a593Smuzhiyun .is_generic = true,
971*4882a593Smuzhiyun .pin_config_get = ns2_pin_config_get,
972*4882a593Smuzhiyun .pin_config_set = ns2_pin_config_set,
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun static struct pinctrl_desc ns2_pinctrl_desc = {
976*4882a593Smuzhiyun .name = "ns2-pinmux",
977*4882a593Smuzhiyun .pctlops = &ns2_pinctrl_ops,
978*4882a593Smuzhiyun .pmxops = &ns2_pinmux_ops,
979*4882a593Smuzhiyun .confops = &ns2_pinconf_ops,
980*4882a593Smuzhiyun };
981*4882a593Smuzhiyun
ns2_mux_log_init(struct ns2_pinctrl * pinctrl)982*4882a593Smuzhiyun static int ns2_mux_log_init(struct ns2_pinctrl *pinctrl)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun struct ns2_mux_log *log;
985*4882a593Smuzhiyun unsigned int i;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun pinctrl->mux_log = devm_kcalloc(pinctrl->dev, NS2_NUM_IOMUX,
988*4882a593Smuzhiyun sizeof(struct ns2_mux_log),
989*4882a593Smuzhiyun GFP_KERNEL);
990*4882a593Smuzhiyun if (!pinctrl->mux_log)
991*4882a593Smuzhiyun return -ENOMEM;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun for (i = 0; i < NS2_NUM_IOMUX; i++)
994*4882a593Smuzhiyun pinctrl->mux_log[i].is_configured = false;
995*4882a593Smuzhiyun /* Group 0 uses bit 31 in the IOMUX_PAD_FUNCTION_0 register */
996*4882a593Smuzhiyun log = &pinctrl->mux_log[0];
997*4882a593Smuzhiyun log->mux.base = NS2_PIN_MUX_BASE0;
998*4882a593Smuzhiyun log->mux.offset = 0;
999*4882a593Smuzhiyun log->mux.shift = 31;
1000*4882a593Smuzhiyun log->mux.alt = 0;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun /*
1003*4882a593Smuzhiyun * Groups 1 through 14 use two bits each in the
1004*4882a593Smuzhiyun * IOMUX_PAD_FUNCTION_1 register starting with
1005*4882a593Smuzhiyun * bit position 30.
1006*4882a593Smuzhiyun */
1007*4882a593Smuzhiyun for (i = 1; i < (NS2_NUM_IOMUX - NS2_NUM_PWM_MUX); i++) {
1008*4882a593Smuzhiyun log = &pinctrl->mux_log[i];
1009*4882a593Smuzhiyun log->mux.base = NS2_PIN_MUX_BASE0;
1010*4882a593Smuzhiyun log->mux.offset = NS2_MUX_PAD_FUNC1_OFFSET;
1011*4882a593Smuzhiyun log->mux.shift = 32 - (i * 2);
1012*4882a593Smuzhiyun log->mux.alt = 0;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /*
1016*4882a593Smuzhiyun * Groups 15 through 18 use one bit each in the
1017*4882a593Smuzhiyun * AUX_SEL register.
1018*4882a593Smuzhiyun */
1019*4882a593Smuzhiyun for (i = 0; i < NS2_NUM_PWM_MUX; i++) {
1020*4882a593Smuzhiyun log = &pinctrl->mux_log[(NS2_NUM_IOMUX - NS2_NUM_PWM_MUX) + i];
1021*4882a593Smuzhiyun log->mux.base = NS2_PIN_MUX_BASE1;
1022*4882a593Smuzhiyun log->mux.offset = 0;
1023*4882a593Smuzhiyun log->mux.shift = i;
1024*4882a593Smuzhiyun log->mux.alt = 0;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun return 0;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun
ns2_pinmux_probe(struct platform_device * pdev)1029*4882a593Smuzhiyun static int ns2_pinmux_probe(struct platform_device *pdev)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun struct ns2_pinctrl *pinctrl;
1032*4882a593Smuzhiyun struct resource *res;
1033*4882a593Smuzhiyun int i, ret;
1034*4882a593Smuzhiyun struct pinctrl_pin_desc *pins;
1035*4882a593Smuzhiyun unsigned int num_pins = ARRAY_SIZE(ns2_pins);
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun pinctrl = devm_kzalloc(&pdev->dev, sizeof(*pinctrl), GFP_KERNEL);
1038*4882a593Smuzhiyun if (!pinctrl)
1039*4882a593Smuzhiyun return -ENOMEM;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun pinctrl->dev = &pdev->dev;
1042*4882a593Smuzhiyun platform_set_drvdata(pdev, pinctrl);
1043*4882a593Smuzhiyun spin_lock_init(&pinctrl->lock);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun pinctrl->base0 = devm_platform_ioremap_resource(pdev, 0);
1046*4882a593Smuzhiyun if (IS_ERR(pinctrl->base0))
1047*4882a593Smuzhiyun return PTR_ERR(pinctrl->base0);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1050*4882a593Smuzhiyun if (!res)
1051*4882a593Smuzhiyun return -EINVAL;
1052*4882a593Smuzhiyun pinctrl->base1 = devm_ioremap(&pdev->dev, res->start,
1053*4882a593Smuzhiyun resource_size(res));
1054*4882a593Smuzhiyun if (!pinctrl->base1) {
1055*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to map I/O space\n");
1056*4882a593Smuzhiyun return -ENOMEM;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun pinctrl->pinconf_base = devm_platform_ioremap_resource(pdev, 2);
1060*4882a593Smuzhiyun if (IS_ERR(pinctrl->pinconf_base))
1061*4882a593Smuzhiyun return PTR_ERR(pinctrl->pinconf_base);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun ret = ns2_mux_log_init(pinctrl);
1064*4882a593Smuzhiyun if (ret) {
1065*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to initialize IOMUX log\n");
1066*4882a593Smuzhiyun return ret;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun pins = devm_kcalloc(&pdev->dev, num_pins, sizeof(*pins), GFP_KERNEL);
1070*4882a593Smuzhiyun if (!pins)
1071*4882a593Smuzhiyun return -ENOMEM;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun for (i = 0; i < num_pins; i++) {
1074*4882a593Smuzhiyun pins[i].number = ns2_pins[i].pin;
1075*4882a593Smuzhiyun pins[i].name = ns2_pins[i].name;
1076*4882a593Smuzhiyun pins[i].drv_data = &ns2_pins[i];
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun pinctrl->groups = ns2_pin_groups;
1080*4882a593Smuzhiyun pinctrl->num_groups = ARRAY_SIZE(ns2_pin_groups);
1081*4882a593Smuzhiyun pinctrl->functions = ns2_pin_functions;
1082*4882a593Smuzhiyun pinctrl->num_functions = ARRAY_SIZE(ns2_pin_functions);
1083*4882a593Smuzhiyun ns2_pinctrl_desc.pins = pins;
1084*4882a593Smuzhiyun ns2_pinctrl_desc.npins = num_pins;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun pinctrl->pctl = pinctrl_register(&ns2_pinctrl_desc, &pdev->dev,
1087*4882a593Smuzhiyun pinctrl);
1088*4882a593Smuzhiyun if (IS_ERR(pinctrl->pctl)) {
1089*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to register IOMUX pinctrl\n");
1090*4882a593Smuzhiyun return PTR_ERR(pinctrl->pctl);
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun return 0;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun static const struct of_device_id ns2_pinmux_of_match[] = {
1097*4882a593Smuzhiyun {.compatible = "brcm,ns2-pinmux"},
1098*4882a593Smuzhiyun { }
1099*4882a593Smuzhiyun };
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun static struct platform_driver ns2_pinmux_driver = {
1102*4882a593Smuzhiyun .driver = {
1103*4882a593Smuzhiyun .name = "ns2-pinmux",
1104*4882a593Smuzhiyun .of_match_table = ns2_pinmux_of_match,
1105*4882a593Smuzhiyun },
1106*4882a593Smuzhiyun .probe = ns2_pinmux_probe,
1107*4882a593Smuzhiyun };
1108*4882a593Smuzhiyun
ns2_pinmux_init(void)1109*4882a593Smuzhiyun static int __init ns2_pinmux_init(void)
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun return platform_driver_register(&ns2_pinmux_driver);
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun arch_initcall(ns2_pinmux_init);
1114