1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2014-2017 Broadcom
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
5*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
6*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
10*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11*4882a593Smuzhiyun * GNU General Public License for more details.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun * Broadcom Cygnus IOMUX driver
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * This file contains the Cygnus IOMUX driver that supports group based PINMUX
18*4882a593Smuzhiyun * configuration. Although PINMUX configuration is mainly group based, the
19*4882a593Smuzhiyun * Cygnus IOMUX controller allows certain pins to be individually muxed to GPIO
20*4882a593Smuzhiyun * function, and therefore be controlled by the Cygnus ASIU GPIO controller
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/err.h>
24*4882a593Smuzhiyun #include <linux/io.h>
25*4882a593Smuzhiyun #include <linux/of.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <linux/platform_device.h>
28*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
29*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
30*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
31*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
32*4882a593Smuzhiyun #include "../core.h"
33*4882a593Smuzhiyun #include "../pinctrl-utils.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define CYGNUS_NUM_IOMUX_REGS 8
36*4882a593Smuzhiyun #define CYGNUS_NUM_MUX_PER_REG 8
37*4882a593Smuzhiyun #define CYGNUS_NUM_IOMUX (CYGNUS_NUM_IOMUX_REGS * \
38*4882a593Smuzhiyun CYGNUS_NUM_MUX_PER_REG)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * Cygnus IOMUX register description
42*4882a593Smuzhiyun *
43*4882a593Smuzhiyun * @offset: register offset for mux configuration of a group
44*4882a593Smuzhiyun * @shift: bit shift for mux configuration of a group
45*4882a593Smuzhiyun * @alt: alternate function to set to
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun struct cygnus_mux {
48*4882a593Smuzhiyun unsigned int offset;
49*4882a593Smuzhiyun unsigned int shift;
50*4882a593Smuzhiyun unsigned int alt;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun * Keep track of Cygnus IOMUX configuration and prevent double configuration
55*4882a593Smuzhiyun *
56*4882a593Smuzhiyun * @cygnus_mux: Cygnus IOMUX register description
57*4882a593Smuzhiyun * @is_configured: flag to indicate whether a mux setting has already been
58*4882a593Smuzhiyun * configured
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun struct cygnus_mux_log {
61*4882a593Smuzhiyun struct cygnus_mux mux;
62*4882a593Smuzhiyun bool is_configured;
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * Group based IOMUX configuration
67*4882a593Smuzhiyun *
68*4882a593Smuzhiyun * @name: name of the group
69*4882a593Smuzhiyun * @pins: array of pins used by this group
70*4882a593Smuzhiyun * @num_pins: total number of pins used by this group
71*4882a593Smuzhiyun * @mux: Cygnus group based IOMUX configuration
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun struct cygnus_pin_group {
74*4882a593Smuzhiyun const char *name;
75*4882a593Smuzhiyun const unsigned *pins;
76*4882a593Smuzhiyun unsigned num_pins;
77*4882a593Smuzhiyun struct cygnus_mux mux;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun * Cygnus mux function and supported pin groups
82*4882a593Smuzhiyun *
83*4882a593Smuzhiyun * @name: name of the function
84*4882a593Smuzhiyun * @groups: array of groups that can be supported by this function
85*4882a593Smuzhiyun * @num_groups: total number of groups that can be supported by this function
86*4882a593Smuzhiyun */
87*4882a593Smuzhiyun struct cygnus_pin_function {
88*4882a593Smuzhiyun const char *name;
89*4882a593Smuzhiyun const char * const *groups;
90*4882a593Smuzhiyun unsigned num_groups;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun * Cygnus IOMUX pinctrl core
95*4882a593Smuzhiyun *
96*4882a593Smuzhiyun * @pctl: pointer to pinctrl_dev
97*4882a593Smuzhiyun * @dev: pointer to device
98*4882a593Smuzhiyun * @base0: first I/O register base of the Cygnus IOMUX controller
99*4882a593Smuzhiyun * @base1: second I/O register base
100*4882a593Smuzhiyun * @groups: pointer to array of groups
101*4882a593Smuzhiyun * @num_groups: total number of groups
102*4882a593Smuzhiyun * @functions: pointer to array of functions
103*4882a593Smuzhiyun * @num_functions: total number of functions
104*4882a593Smuzhiyun * @mux_log: pointer to the array of mux logs
105*4882a593Smuzhiyun * @lock: lock to protect register access
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun struct cygnus_pinctrl {
108*4882a593Smuzhiyun struct pinctrl_dev *pctl;
109*4882a593Smuzhiyun struct device *dev;
110*4882a593Smuzhiyun void __iomem *base0;
111*4882a593Smuzhiyun void __iomem *base1;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun const struct cygnus_pin_group *groups;
114*4882a593Smuzhiyun unsigned num_groups;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun const struct cygnus_pin_function *functions;
117*4882a593Smuzhiyun unsigned num_functions;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun struct cygnus_mux_log *mux_log;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun spinlock_t lock;
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * Certain pins can be individually muxed to GPIO function
126*4882a593Smuzhiyun *
127*4882a593Smuzhiyun * @is_supported: flag to indicate GPIO mux is supported for this pin
128*4882a593Smuzhiyun * @offset: register offset for GPIO mux override of a pin
129*4882a593Smuzhiyun * @shift: bit shift for GPIO mux override of a pin
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun struct cygnus_gpio_mux {
132*4882a593Smuzhiyun int is_supported;
133*4882a593Smuzhiyun unsigned int offset;
134*4882a593Smuzhiyun unsigned int shift;
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * Description of a pin in Cygnus
139*4882a593Smuzhiyun *
140*4882a593Smuzhiyun * @pin: pin number
141*4882a593Smuzhiyun * @name: pin name
142*4882a593Smuzhiyun * @gpio_mux: GPIO override related information
143*4882a593Smuzhiyun */
144*4882a593Smuzhiyun struct cygnus_pin {
145*4882a593Smuzhiyun unsigned pin;
146*4882a593Smuzhiyun char *name;
147*4882a593Smuzhiyun struct cygnus_gpio_mux gpio_mux;
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun #define CYGNUS_PIN_DESC(p, n, i, o, s) \
151*4882a593Smuzhiyun { \
152*4882a593Smuzhiyun .pin = p, \
153*4882a593Smuzhiyun .name = n, \
154*4882a593Smuzhiyun .gpio_mux = { \
155*4882a593Smuzhiyun .is_supported = i, \
156*4882a593Smuzhiyun .offset = o, \
157*4882a593Smuzhiyun .shift = s, \
158*4882a593Smuzhiyun }, \
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun * List of pins in Cygnus
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun static struct cygnus_pin cygnus_pins[] = {
165*4882a593Smuzhiyun CYGNUS_PIN_DESC(0, "ext_device_reset_n", 0, 0, 0),
166*4882a593Smuzhiyun CYGNUS_PIN_DESC(1, "chip_mode0", 0, 0, 0),
167*4882a593Smuzhiyun CYGNUS_PIN_DESC(2, "chip_mode1", 0, 0, 0),
168*4882a593Smuzhiyun CYGNUS_PIN_DESC(3, "chip_mode2", 0, 0, 0),
169*4882a593Smuzhiyun CYGNUS_PIN_DESC(4, "chip_mode3", 0, 0, 0),
170*4882a593Smuzhiyun CYGNUS_PIN_DESC(5, "chip_mode4", 0, 0, 0),
171*4882a593Smuzhiyun CYGNUS_PIN_DESC(6, "bsc0_scl", 0, 0, 0),
172*4882a593Smuzhiyun CYGNUS_PIN_DESC(7, "bsc0_sda", 0, 0, 0),
173*4882a593Smuzhiyun CYGNUS_PIN_DESC(8, "bsc1_scl", 0, 0, 0),
174*4882a593Smuzhiyun CYGNUS_PIN_DESC(9, "bsc1_sda", 0, 0, 0),
175*4882a593Smuzhiyun CYGNUS_PIN_DESC(10, "d1w_dq", 1, 0x28, 0),
176*4882a593Smuzhiyun CYGNUS_PIN_DESC(11, "d1wowstz_l", 1, 0x4, 28),
177*4882a593Smuzhiyun CYGNUS_PIN_DESC(12, "gpio0", 0, 0, 0),
178*4882a593Smuzhiyun CYGNUS_PIN_DESC(13, "gpio1", 0, 0, 0),
179*4882a593Smuzhiyun CYGNUS_PIN_DESC(14, "gpio2", 0, 0, 0),
180*4882a593Smuzhiyun CYGNUS_PIN_DESC(15, "gpio3", 0, 0, 0),
181*4882a593Smuzhiyun CYGNUS_PIN_DESC(16, "gpio4", 0, 0, 0),
182*4882a593Smuzhiyun CYGNUS_PIN_DESC(17, "gpio5", 0, 0, 0),
183*4882a593Smuzhiyun CYGNUS_PIN_DESC(18, "gpio6", 0, 0, 0),
184*4882a593Smuzhiyun CYGNUS_PIN_DESC(19, "gpio7", 0, 0, 0),
185*4882a593Smuzhiyun CYGNUS_PIN_DESC(20, "gpio8", 0, 0, 0),
186*4882a593Smuzhiyun CYGNUS_PIN_DESC(21, "gpio9", 0, 0, 0),
187*4882a593Smuzhiyun CYGNUS_PIN_DESC(22, "gpio10", 0, 0, 0),
188*4882a593Smuzhiyun CYGNUS_PIN_DESC(23, "gpio11", 0, 0, 0),
189*4882a593Smuzhiyun CYGNUS_PIN_DESC(24, "gpio12", 0, 0, 0),
190*4882a593Smuzhiyun CYGNUS_PIN_DESC(25, "gpio13", 0, 0, 0),
191*4882a593Smuzhiyun CYGNUS_PIN_DESC(26, "gpio14", 0, 0, 0),
192*4882a593Smuzhiyun CYGNUS_PIN_DESC(27, "gpio15", 0, 0, 0),
193*4882a593Smuzhiyun CYGNUS_PIN_DESC(28, "gpio16", 0, 0, 0),
194*4882a593Smuzhiyun CYGNUS_PIN_DESC(29, "gpio17", 0, 0, 0),
195*4882a593Smuzhiyun CYGNUS_PIN_DESC(30, "gpio18", 0, 0, 0),
196*4882a593Smuzhiyun CYGNUS_PIN_DESC(31, "gpio19", 0, 0, 0),
197*4882a593Smuzhiyun CYGNUS_PIN_DESC(32, "gpio20", 0, 0, 0),
198*4882a593Smuzhiyun CYGNUS_PIN_DESC(33, "gpio21", 0, 0, 0),
199*4882a593Smuzhiyun CYGNUS_PIN_DESC(34, "gpio22", 0, 0, 0),
200*4882a593Smuzhiyun CYGNUS_PIN_DESC(35, "gpio23", 0, 0, 0),
201*4882a593Smuzhiyun CYGNUS_PIN_DESC(36, "mdc", 0, 0, 0),
202*4882a593Smuzhiyun CYGNUS_PIN_DESC(37, "mdio", 0, 0, 0),
203*4882a593Smuzhiyun CYGNUS_PIN_DESC(38, "pwm0", 1, 0x10, 30),
204*4882a593Smuzhiyun CYGNUS_PIN_DESC(39, "pwm1", 1, 0x10, 28),
205*4882a593Smuzhiyun CYGNUS_PIN_DESC(40, "pwm2", 1, 0x10, 26),
206*4882a593Smuzhiyun CYGNUS_PIN_DESC(41, "pwm3", 1, 0x10, 24),
207*4882a593Smuzhiyun CYGNUS_PIN_DESC(42, "sc0_clk", 1, 0x10, 22),
208*4882a593Smuzhiyun CYGNUS_PIN_DESC(43, "sc0_cmdvcc_l", 1, 0x10, 20),
209*4882a593Smuzhiyun CYGNUS_PIN_DESC(44, "sc0_detect", 1, 0x10, 18),
210*4882a593Smuzhiyun CYGNUS_PIN_DESC(45, "sc0_fcb", 1, 0x10, 16),
211*4882a593Smuzhiyun CYGNUS_PIN_DESC(46, "sc0_io", 1, 0x10, 14),
212*4882a593Smuzhiyun CYGNUS_PIN_DESC(47, "sc0_rst_l", 1, 0x10, 12),
213*4882a593Smuzhiyun CYGNUS_PIN_DESC(48, "sc1_clk", 1, 0x10, 10),
214*4882a593Smuzhiyun CYGNUS_PIN_DESC(49, "sc1_cmdvcc_l", 1, 0x10, 8),
215*4882a593Smuzhiyun CYGNUS_PIN_DESC(50, "sc1_detect", 1, 0x10, 6),
216*4882a593Smuzhiyun CYGNUS_PIN_DESC(51, "sc1_fcb", 1, 0x10, 4),
217*4882a593Smuzhiyun CYGNUS_PIN_DESC(52, "sc1_io", 1, 0x10, 2),
218*4882a593Smuzhiyun CYGNUS_PIN_DESC(53, "sc1_rst_l", 1, 0x10, 0),
219*4882a593Smuzhiyun CYGNUS_PIN_DESC(54, "spi0_clk", 1, 0x18, 10),
220*4882a593Smuzhiyun CYGNUS_PIN_DESC(55, "spi0_mosi", 1, 0x18, 6),
221*4882a593Smuzhiyun CYGNUS_PIN_DESC(56, "spi0_miso", 1, 0x18, 8),
222*4882a593Smuzhiyun CYGNUS_PIN_DESC(57, "spi0_ss", 1, 0x18, 4),
223*4882a593Smuzhiyun CYGNUS_PIN_DESC(58, "spi1_clk", 1, 0x18, 2),
224*4882a593Smuzhiyun CYGNUS_PIN_DESC(59, "spi1_mosi", 1, 0x1c, 30),
225*4882a593Smuzhiyun CYGNUS_PIN_DESC(60, "spi1_miso", 1, 0x18, 0),
226*4882a593Smuzhiyun CYGNUS_PIN_DESC(61, "spi1_ss", 1, 0x1c, 28),
227*4882a593Smuzhiyun CYGNUS_PIN_DESC(62, "spi2_clk", 1, 0x1c, 26),
228*4882a593Smuzhiyun CYGNUS_PIN_DESC(63, "spi2_mosi", 1, 0x1c, 22),
229*4882a593Smuzhiyun CYGNUS_PIN_DESC(64, "spi2_miso", 1, 0x1c, 24),
230*4882a593Smuzhiyun CYGNUS_PIN_DESC(65, "spi2_ss", 1, 0x1c, 20),
231*4882a593Smuzhiyun CYGNUS_PIN_DESC(66, "spi3_clk", 1, 0x1c, 18),
232*4882a593Smuzhiyun CYGNUS_PIN_DESC(67, "spi3_mosi", 1, 0x1c, 14),
233*4882a593Smuzhiyun CYGNUS_PIN_DESC(68, "spi3_miso", 1, 0x1c, 16),
234*4882a593Smuzhiyun CYGNUS_PIN_DESC(69, "spi3_ss", 1, 0x1c, 12),
235*4882a593Smuzhiyun CYGNUS_PIN_DESC(70, "uart0_cts", 1, 0x1c, 10),
236*4882a593Smuzhiyun CYGNUS_PIN_DESC(71, "uart0_rts", 1, 0x1c, 8),
237*4882a593Smuzhiyun CYGNUS_PIN_DESC(72, "uart0_rx", 1, 0x1c, 6),
238*4882a593Smuzhiyun CYGNUS_PIN_DESC(73, "uart0_tx", 1, 0x1c, 4),
239*4882a593Smuzhiyun CYGNUS_PIN_DESC(74, "uart1_cts", 1, 0x1c, 2),
240*4882a593Smuzhiyun CYGNUS_PIN_DESC(75, "uart1_dcd", 1, 0x1c, 0),
241*4882a593Smuzhiyun CYGNUS_PIN_DESC(76, "uart1_dsr", 1, 0x20, 14),
242*4882a593Smuzhiyun CYGNUS_PIN_DESC(77, "uart1_dtr", 1, 0x20, 12),
243*4882a593Smuzhiyun CYGNUS_PIN_DESC(78, "uart1_ri", 1, 0x20, 10),
244*4882a593Smuzhiyun CYGNUS_PIN_DESC(79, "uart1_rts", 1, 0x20, 8),
245*4882a593Smuzhiyun CYGNUS_PIN_DESC(80, "uart1_rx", 1, 0x20, 6),
246*4882a593Smuzhiyun CYGNUS_PIN_DESC(81, "uart1_tx", 1, 0x20, 4),
247*4882a593Smuzhiyun CYGNUS_PIN_DESC(82, "uart3_rx", 1, 0x20, 2),
248*4882a593Smuzhiyun CYGNUS_PIN_DESC(83, "uart3_tx", 1, 0x20, 0),
249*4882a593Smuzhiyun CYGNUS_PIN_DESC(84, "sdio1_clk_sdcard", 1, 0x14, 6),
250*4882a593Smuzhiyun CYGNUS_PIN_DESC(85, "sdio1_cmd", 1, 0x14, 4),
251*4882a593Smuzhiyun CYGNUS_PIN_DESC(86, "sdio1_data0", 1, 0x14, 2),
252*4882a593Smuzhiyun CYGNUS_PIN_DESC(87, "sdio1_data1", 1, 0x14, 0),
253*4882a593Smuzhiyun CYGNUS_PIN_DESC(88, "sdio1_data2", 1, 0x18, 30),
254*4882a593Smuzhiyun CYGNUS_PIN_DESC(89, "sdio1_data3", 1, 0x18, 28),
255*4882a593Smuzhiyun CYGNUS_PIN_DESC(90, "sdio1_wp_n", 1, 0x18, 24),
256*4882a593Smuzhiyun CYGNUS_PIN_DESC(91, "sdio1_card_rst", 1, 0x14, 10),
257*4882a593Smuzhiyun CYGNUS_PIN_DESC(92, "sdio1_led_on", 1, 0x18, 26),
258*4882a593Smuzhiyun CYGNUS_PIN_DESC(93, "sdio1_cd", 1, 0x14, 8),
259*4882a593Smuzhiyun CYGNUS_PIN_DESC(94, "sdio0_clk_sdcard", 1, 0x14, 26),
260*4882a593Smuzhiyun CYGNUS_PIN_DESC(95, "sdio0_cmd", 1, 0x14, 24),
261*4882a593Smuzhiyun CYGNUS_PIN_DESC(96, "sdio0_data0", 1, 0x14, 22),
262*4882a593Smuzhiyun CYGNUS_PIN_DESC(97, "sdio0_data1", 1, 0x14, 20),
263*4882a593Smuzhiyun CYGNUS_PIN_DESC(98, "sdio0_data2", 1, 0x14, 18),
264*4882a593Smuzhiyun CYGNUS_PIN_DESC(99, "sdio0_data3", 1, 0x14, 16),
265*4882a593Smuzhiyun CYGNUS_PIN_DESC(100, "sdio0_wp_n", 1, 0x14, 12),
266*4882a593Smuzhiyun CYGNUS_PIN_DESC(101, "sdio0_card_rst", 1, 0x14, 30),
267*4882a593Smuzhiyun CYGNUS_PIN_DESC(102, "sdio0_led_on", 1, 0x14, 14),
268*4882a593Smuzhiyun CYGNUS_PIN_DESC(103, "sdio0_cd", 1, 0x14, 28),
269*4882a593Smuzhiyun CYGNUS_PIN_DESC(104, "sflash_clk", 1, 0x18, 22),
270*4882a593Smuzhiyun CYGNUS_PIN_DESC(105, "sflash_cs_l", 1, 0x18, 20),
271*4882a593Smuzhiyun CYGNUS_PIN_DESC(106, "sflash_mosi", 1, 0x18, 14),
272*4882a593Smuzhiyun CYGNUS_PIN_DESC(107, "sflash_miso", 1, 0x18, 16),
273*4882a593Smuzhiyun CYGNUS_PIN_DESC(108, "sflash_wp_n", 1, 0x18, 12),
274*4882a593Smuzhiyun CYGNUS_PIN_DESC(109, "sflash_hold_n", 1, 0x18, 18),
275*4882a593Smuzhiyun CYGNUS_PIN_DESC(110, "nand_ale", 1, 0xc, 30),
276*4882a593Smuzhiyun CYGNUS_PIN_DESC(111, "nand_ce0_l", 1, 0xc, 28),
277*4882a593Smuzhiyun CYGNUS_PIN_DESC(112, "nand_ce1_l", 1, 0xc, 26),
278*4882a593Smuzhiyun CYGNUS_PIN_DESC(113, "nand_cle", 1, 0xc, 24),
279*4882a593Smuzhiyun CYGNUS_PIN_DESC(114, "nand_dq0", 1, 0xc, 22),
280*4882a593Smuzhiyun CYGNUS_PIN_DESC(115, "nand_dq1", 1, 0xc, 20),
281*4882a593Smuzhiyun CYGNUS_PIN_DESC(116, "nand_dq2", 1, 0xc, 18),
282*4882a593Smuzhiyun CYGNUS_PIN_DESC(117, "nand_dq3", 1, 0xc, 16),
283*4882a593Smuzhiyun CYGNUS_PIN_DESC(118, "nand_dq4", 1, 0xc, 14),
284*4882a593Smuzhiyun CYGNUS_PIN_DESC(119, "nand_dq5", 1, 0xc, 12),
285*4882a593Smuzhiyun CYGNUS_PIN_DESC(120, "nand_dq6", 1, 0xc, 10),
286*4882a593Smuzhiyun CYGNUS_PIN_DESC(121, "nand_dq7", 1, 0xc, 8),
287*4882a593Smuzhiyun CYGNUS_PIN_DESC(122, "nand_rb_l", 1, 0xc, 6),
288*4882a593Smuzhiyun CYGNUS_PIN_DESC(123, "nand_re_l", 1, 0xc, 4),
289*4882a593Smuzhiyun CYGNUS_PIN_DESC(124, "nand_we_l", 1, 0xc, 2),
290*4882a593Smuzhiyun CYGNUS_PIN_DESC(125, "nand_wp_l", 1, 0xc, 0),
291*4882a593Smuzhiyun CYGNUS_PIN_DESC(126, "lcd_clac", 1, 0x4, 26),
292*4882a593Smuzhiyun CYGNUS_PIN_DESC(127, "lcd_clcp", 1, 0x4, 24),
293*4882a593Smuzhiyun CYGNUS_PIN_DESC(128, "lcd_cld0", 1, 0x4, 22),
294*4882a593Smuzhiyun CYGNUS_PIN_DESC(129, "lcd_cld1", 1, 0x4, 0),
295*4882a593Smuzhiyun CYGNUS_PIN_DESC(130, "lcd_cld10", 1, 0x4, 20),
296*4882a593Smuzhiyun CYGNUS_PIN_DESC(131, "lcd_cld11", 1, 0x4, 18),
297*4882a593Smuzhiyun CYGNUS_PIN_DESC(132, "lcd_cld12", 1, 0x4, 16),
298*4882a593Smuzhiyun CYGNUS_PIN_DESC(133, "lcd_cld13", 1, 0x4, 14),
299*4882a593Smuzhiyun CYGNUS_PIN_DESC(134, "lcd_cld14", 1, 0x4, 12),
300*4882a593Smuzhiyun CYGNUS_PIN_DESC(135, "lcd_cld15", 1, 0x4, 10),
301*4882a593Smuzhiyun CYGNUS_PIN_DESC(136, "lcd_cld16", 1, 0x4, 8),
302*4882a593Smuzhiyun CYGNUS_PIN_DESC(137, "lcd_cld17", 1, 0x4, 6),
303*4882a593Smuzhiyun CYGNUS_PIN_DESC(138, "lcd_cld18", 1, 0x4, 4),
304*4882a593Smuzhiyun CYGNUS_PIN_DESC(139, "lcd_cld19", 1, 0x4, 2),
305*4882a593Smuzhiyun CYGNUS_PIN_DESC(140, "lcd_cld2", 1, 0x8, 22),
306*4882a593Smuzhiyun CYGNUS_PIN_DESC(141, "lcd_cld20", 1, 0x8, 30),
307*4882a593Smuzhiyun CYGNUS_PIN_DESC(142, "lcd_cld21", 1, 0x8, 28),
308*4882a593Smuzhiyun CYGNUS_PIN_DESC(143, "lcd_cld22", 1, 0x8, 26),
309*4882a593Smuzhiyun CYGNUS_PIN_DESC(144, "lcd_cld23", 1, 0x8, 24),
310*4882a593Smuzhiyun CYGNUS_PIN_DESC(145, "lcd_cld3", 1, 0x8, 20),
311*4882a593Smuzhiyun CYGNUS_PIN_DESC(146, "lcd_cld4", 1, 0x8, 18),
312*4882a593Smuzhiyun CYGNUS_PIN_DESC(147, "lcd_cld5", 1, 0x8, 16),
313*4882a593Smuzhiyun CYGNUS_PIN_DESC(148, "lcd_cld6", 1, 0x8, 14),
314*4882a593Smuzhiyun CYGNUS_PIN_DESC(149, "lcd_cld7", 1, 0x8, 12),
315*4882a593Smuzhiyun CYGNUS_PIN_DESC(150, "lcd_cld8", 1, 0x8, 10),
316*4882a593Smuzhiyun CYGNUS_PIN_DESC(151, "lcd_cld9", 1, 0x8, 8),
317*4882a593Smuzhiyun CYGNUS_PIN_DESC(152, "lcd_clfp", 1, 0x8, 6),
318*4882a593Smuzhiyun CYGNUS_PIN_DESC(153, "lcd_clle", 1, 0x8, 4),
319*4882a593Smuzhiyun CYGNUS_PIN_DESC(154, "lcd_cllp", 1, 0x8, 2),
320*4882a593Smuzhiyun CYGNUS_PIN_DESC(155, "lcd_clpower", 1, 0x8, 0),
321*4882a593Smuzhiyun CYGNUS_PIN_DESC(156, "camera_vsync", 1, 0x4, 30),
322*4882a593Smuzhiyun CYGNUS_PIN_DESC(157, "camera_trigger", 1, 0x0, 0),
323*4882a593Smuzhiyun CYGNUS_PIN_DESC(158, "camera_strobe", 1, 0x0, 2),
324*4882a593Smuzhiyun CYGNUS_PIN_DESC(159, "camera_standby", 1, 0x0, 4),
325*4882a593Smuzhiyun CYGNUS_PIN_DESC(160, "camera_reset_n", 1, 0x0, 6),
326*4882a593Smuzhiyun CYGNUS_PIN_DESC(161, "camera_pixdata9", 1, 0x0, 8),
327*4882a593Smuzhiyun CYGNUS_PIN_DESC(162, "camera_pixdata8", 1, 0x0, 10),
328*4882a593Smuzhiyun CYGNUS_PIN_DESC(163, "camera_pixdata7", 1, 0x0, 12),
329*4882a593Smuzhiyun CYGNUS_PIN_DESC(164, "camera_pixdata6", 1, 0x0, 14),
330*4882a593Smuzhiyun CYGNUS_PIN_DESC(165, "camera_pixdata5", 1, 0x0, 16),
331*4882a593Smuzhiyun CYGNUS_PIN_DESC(166, "camera_pixdata4", 1, 0x0, 18),
332*4882a593Smuzhiyun CYGNUS_PIN_DESC(167, "camera_pixdata3", 1, 0x0, 20),
333*4882a593Smuzhiyun CYGNUS_PIN_DESC(168, "camera_pixdata2", 1, 0x0, 22),
334*4882a593Smuzhiyun CYGNUS_PIN_DESC(169, "camera_pixdata1", 1, 0x0, 24),
335*4882a593Smuzhiyun CYGNUS_PIN_DESC(170, "camera_pixdata0", 1, 0x0, 26),
336*4882a593Smuzhiyun CYGNUS_PIN_DESC(171, "camera_pixclk", 1, 0x0, 28),
337*4882a593Smuzhiyun CYGNUS_PIN_DESC(172, "camera_hsync", 1, 0x0, 30),
338*4882a593Smuzhiyun CYGNUS_PIN_DESC(173, "camera_pll_ref_clk", 0, 0, 0),
339*4882a593Smuzhiyun CYGNUS_PIN_DESC(174, "usb_id_indication", 0, 0, 0),
340*4882a593Smuzhiyun CYGNUS_PIN_DESC(175, "usb_vbus_indication", 0, 0, 0),
341*4882a593Smuzhiyun CYGNUS_PIN_DESC(176, "gpio0_3p3", 0, 0, 0),
342*4882a593Smuzhiyun CYGNUS_PIN_DESC(177, "gpio1_3p3", 0, 0, 0),
343*4882a593Smuzhiyun CYGNUS_PIN_DESC(178, "gpio2_3p3", 0, 0, 0),
344*4882a593Smuzhiyun CYGNUS_PIN_DESC(179, "gpio3_3p3", 0, 0, 0),
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /*
348*4882a593Smuzhiyun * List of groups of pins
349*4882a593Smuzhiyun */
350*4882a593Smuzhiyun static const unsigned bsc1_pins[] = { 8, 9 };
351*4882a593Smuzhiyun static const unsigned pcie_clkreq_pins[] = { 8, 9 };
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun static const unsigned i2s2_0_pins[] = { 12 };
354*4882a593Smuzhiyun static const unsigned i2s2_1_pins[] = { 13 };
355*4882a593Smuzhiyun static const unsigned i2s2_2_pins[] = { 14 };
356*4882a593Smuzhiyun static const unsigned i2s2_3_pins[] = { 15 };
357*4882a593Smuzhiyun static const unsigned i2s2_4_pins[] = { 16 };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static const unsigned pwm4_pins[] = { 17 };
360*4882a593Smuzhiyun static const unsigned pwm5_pins[] = { 18 };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static const unsigned key0_pins[] = { 20 };
363*4882a593Smuzhiyun static const unsigned key1_pins[] = { 21 };
364*4882a593Smuzhiyun static const unsigned key2_pins[] = { 22 };
365*4882a593Smuzhiyun static const unsigned key3_pins[] = { 23 };
366*4882a593Smuzhiyun static const unsigned key4_pins[] = { 24 };
367*4882a593Smuzhiyun static const unsigned key5_pins[] = { 25 };
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static const unsigned key6_pins[] = { 26 };
370*4882a593Smuzhiyun static const unsigned audio_dte0_pins[] = { 26 };
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun static const unsigned key7_pins[] = { 27 };
373*4882a593Smuzhiyun static const unsigned audio_dte1_pins[] = { 27 };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static const unsigned key8_pins[] = { 28 };
376*4882a593Smuzhiyun static const unsigned key9_pins[] = { 29 };
377*4882a593Smuzhiyun static const unsigned key10_pins[] = { 30 };
378*4882a593Smuzhiyun static const unsigned key11_pins[] = { 31 };
379*4882a593Smuzhiyun static const unsigned key12_pins[] = { 32 };
380*4882a593Smuzhiyun static const unsigned key13_pins[] = { 33 };
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun static const unsigned key14_pins[] = { 34 };
383*4882a593Smuzhiyun static const unsigned audio_dte2_pins[] = { 34 };
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun static const unsigned key15_pins[] = { 35 };
386*4882a593Smuzhiyun static const unsigned audio_dte3_pins[] = { 35 };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static const unsigned pwm0_pins[] = { 38 };
389*4882a593Smuzhiyun static const unsigned pwm1_pins[] = { 39 };
390*4882a593Smuzhiyun static const unsigned pwm2_pins[] = { 40 };
391*4882a593Smuzhiyun static const unsigned pwm3_pins[] = { 41 };
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun static const unsigned sdio0_pins[] = { 94, 95, 96, 97, 98, 99 };
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun static const unsigned smart_card0_pins[] = { 42, 43, 44, 46, 47 };
396*4882a593Smuzhiyun static const unsigned i2s0_0_pins[] = { 42, 43, 44, 46 };
397*4882a593Smuzhiyun static const unsigned spdif_pins[] = { 47 };
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static const unsigned smart_card1_pins[] = { 48, 49, 50, 52, 53 };
400*4882a593Smuzhiyun static const unsigned i2s1_0_pins[] = { 48, 49, 50, 52 };
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun static const unsigned spi0_pins[] = { 54, 55, 56, 57 };
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static const unsigned spi1_pins[] = { 58, 59, 60, 61 };
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun static const unsigned spi2_pins[] = { 62, 63, 64, 65 };
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun static const unsigned spi3_pins[] = { 66, 67, 68, 69 };
409*4882a593Smuzhiyun static const unsigned sw_led0_0_pins[] = { 66, 67, 68, 69 };
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun static const unsigned d1w_pins[] = { 10, 11 };
412*4882a593Smuzhiyun static const unsigned uart4_pins[] = { 10, 11 };
413*4882a593Smuzhiyun static const unsigned sw_led2_0_pins[] = { 10, 11 };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static const unsigned lcd_pins[] = { 126, 127, 128, 129, 130, 131, 132, 133,
416*4882a593Smuzhiyun 134, 135, 136, 137, 138, 139, 140, 141, 142, 143, 144, 145, 146, 147,
417*4882a593Smuzhiyun 148, 149, 150, 151, 152, 153, 154, 155 };
418*4882a593Smuzhiyun static const unsigned sram_0_pins[] = { 126, 127, 128, 129, 130, 131, 132, 133,
419*4882a593Smuzhiyun 134, 135, 136, 137, 138, 139, 140, 141, 142, 143, 144, 145, 146, 147,
420*4882a593Smuzhiyun 148, 149, 150, 151, 152, 153, 154, 155 };
421*4882a593Smuzhiyun static const unsigned spi5_pins[] = { 141, 142, 143, 144 };
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun static const unsigned uart0_pins[] = { 70, 71, 72, 73 };
424*4882a593Smuzhiyun static const unsigned sw_led0_1_pins[] = { 70, 71, 72, 73 };
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun static const unsigned uart1_dte_pins[] = { 75, 76, 77, 78 };
427*4882a593Smuzhiyun static const unsigned uart2_pins[] = { 75, 76, 77, 78 };
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun static const unsigned uart1_pins[] = { 74, 79, 80, 81 };
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun static const unsigned uart3_pins[] = { 82, 83 };
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun static const unsigned qspi_0_pins[] = { 104, 105, 106, 107 };
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun static const unsigned nand_pins[] = { 110, 111, 112, 113, 114, 115, 116, 117,
436*4882a593Smuzhiyun 118, 119, 120, 121, 122, 123, 124, 125 };
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun static const unsigned sdio0_cd_pins[] = { 103 };
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun static const unsigned sdio0_mmc_pins[] = { 100, 101, 102 };
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun static const unsigned sdio1_data_0_pins[] = { 86, 87 };
443*4882a593Smuzhiyun static const unsigned can0_pins[] = { 86, 87 };
444*4882a593Smuzhiyun static const unsigned spi4_0_pins[] = { 86, 87 };
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static const unsigned sdio1_data_1_pins[] = { 88, 89 };
447*4882a593Smuzhiyun static const unsigned can1_pins[] = { 88, 89 };
448*4882a593Smuzhiyun static const unsigned spi4_1_pins[] = { 88, 89 };
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static const unsigned sdio1_cd_pins[] = { 93 };
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun static const unsigned sdio1_led_pins[] = { 84, 85 };
453*4882a593Smuzhiyun static const unsigned sw_led2_1_pins[] = { 84, 85 };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun static const unsigned sdio1_mmc_pins[] = { 90, 91, 92 };
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun static const unsigned cam_led_pins[] = { 156, 157, 158, 159, 160 };
458*4882a593Smuzhiyun static const unsigned sw_led1_pins[] = { 156, 157, 158, 159 };
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun static const unsigned cam_0_pins[] = { 169, 170, 171, 169, 170 };
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun static const unsigned cam_1_pins[] = { 161, 162, 163, 164, 165, 166, 167,
463*4882a593Smuzhiyun 168 };
464*4882a593Smuzhiyun static const unsigned sram_1_pins[] = { 161, 162, 163, 164, 165, 166, 167,
465*4882a593Smuzhiyun 168 };
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun static const unsigned qspi_1_pins[] = { 108, 109 };
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun static const unsigned smart_card0_fcb_pins[] = { 45 };
470*4882a593Smuzhiyun static const unsigned i2s0_1_pins[] = { 45 };
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun static const unsigned smart_card1_fcb_pins[] = { 51 };
473*4882a593Smuzhiyun static const unsigned i2s1_1_pins[] = { 51 };
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static const unsigned gpio0_3p3_pins[] = { 176 };
476*4882a593Smuzhiyun static const unsigned usb0_oc_pins[] = { 176 };
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun static const unsigned gpio1_3p3_pins[] = { 177 };
479*4882a593Smuzhiyun static const unsigned usb1_oc_pins[] = { 177 };
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun static const unsigned gpio2_3p3_pins[] = { 178 };
482*4882a593Smuzhiyun static const unsigned usb2_oc_pins[] = { 178 };
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun #define CYGNUS_PIN_GROUP(group_name, off, sh, al) \
485*4882a593Smuzhiyun { \
486*4882a593Smuzhiyun .name = __stringify(group_name) "_grp", \
487*4882a593Smuzhiyun .pins = group_name ## _pins, \
488*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(group_name ## _pins), \
489*4882a593Smuzhiyun .mux = { \
490*4882a593Smuzhiyun .offset = off, \
491*4882a593Smuzhiyun .shift = sh, \
492*4882a593Smuzhiyun .alt = al, \
493*4882a593Smuzhiyun } \
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /*
497*4882a593Smuzhiyun * List of Cygnus pin groups
498*4882a593Smuzhiyun */
499*4882a593Smuzhiyun static const struct cygnus_pin_group cygnus_pin_groups[] = {
500*4882a593Smuzhiyun CYGNUS_PIN_GROUP(i2s2_0, 0x0, 0, 2),
501*4882a593Smuzhiyun CYGNUS_PIN_GROUP(i2s2_1, 0x0, 4, 2),
502*4882a593Smuzhiyun CYGNUS_PIN_GROUP(i2s2_2, 0x0, 8, 2),
503*4882a593Smuzhiyun CYGNUS_PIN_GROUP(i2s2_3, 0x0, 12, 2),
504*4882a593Smuzhiyun CYGNUS_PIN_GROUP(i2s2_4, 0x0, 16, 2),
505*4882a593Smuzhiyun CYGNUS_PIN_GROUP(pwm4, 0x0, 20, 0),
506*4882a593Smuzhiyun CYGNUS_PIN_GROUP(pwm5, 0x0, 24, 2),
507*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key0, 0x4, 0, 1),
508*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key1, 0x4, 4, 1),
509*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key2, 0x4, 8, 1),
510*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key3, 0x4, 12, 1),
511*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key4, 0x4, 16, 1),
512*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key5, 0x4, 20, 1),
513*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key6, 0x4, 24, 1),
514*4882a593Smuzhiyun CYGNUS_PIN_GROUP(audio_dte0, 0x4, 24, 2),
515*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key7, 0x4, 28, 1),
516*4882a593Smuzhiyun CYGNUS_PIN_GROUP(audio_dte1, 0x4, 28, 2),
517*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key8, 0x8, 0, 1),
518*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key9, 0x8, 4, 1),
519*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key10, 0x8, 8, 1),
520*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key11, 0x8, 12, 1),
521*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key12, 0x8, 16, 1),
522*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key13, 0x8, 20, 1),
523*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key14, 0x8, 24, 1),
524*4882a593Smuzhiyun CYGNUS_PIN_GROUP(audio_dte2, 0x8, 24, 2),
525*4882a593Smuzhiyun CYGNUS_PIN_GROUP(key15, 0x8, 28, 1),
526*4882a593Smuzhiyun CYGNUS_PIN_GROUP(audio_dte3, 0x8, 28, 2),
527*4882a593Smuzhiyun CYGNUS_PIN_GROUP(pwm0, 0xc, 0, 0),
528*4882a593Smuzhiyun CYGNUS_PIN_GROUP(pwm1, 0xc, 4, 0),
529*4882a593Smuzhiyun CYGNUS_PIN_GROUP(pwm2, 0xc, 8, 0),
530*4882a593Smuzhiyun CYGNUS_PIN_GROUP(pwm3, 0xc, 12, 0),
531*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sdio0, 0xc, 16, 0),
532*4882a593Smuzhiyun CYGNUS_PIN_GROUP(smart_card0, 0xc, 20, 0),
533*4882a593Smuzhiyun CYGNUS_PIN_GROUP(i2s0_0, 0xc, 20, 1),
534*4882a593Smuzhiyun CYGNUS_PIN_GROUP(spdif, 0xc, 20, 1),
535*4882a593Smuzhiyun CYGNUS_PIN_GROUP(smart_card1, 0xc, 24, 0),
536*4882a593Smuzhiyun CYGNUS_PIN_GROUP(i2s1_0, 0xc, 24, 1),
537*4882a593Smuzhiyun CYGNUS_PIN_GROUP(spi0, 0x10, 0, 0),
538*4882a593Smuzhiyun CYGNUS_PIN_GROUP(spi1, 0x10, 4, 0),
539*4882a593Smuzhiyun CYGNUS_PIN_GROUP(spi2, 0x10, 8, 0),
540*4882a593Smuzhiyun CYGNUS_PIN_GROUP(spi3, 0x10, 12, 0),
541*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sw_led0_0, 0x10, 12, 2),
542*4882a593Smuzhiyun CYGNUS_PIN_GROUP(d1w, 0x10, 16, 0),
543*4882a593Smuzhiyun CYGNUS_PIN_GROUP(uart4, 0x10, 16, 1),
544*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sw_led2_0, 0x10, 16, 2),
545*4882a593Smuzhiyun CYGNUS_PIN_GROUP(lcd, 0x10, 20, 0),
546*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sram_0, 0x10, 20, 1),
547*4882a593Smuzhiyun CYGNUS_PIN_GROUP(spi5, 0x10, 20, 2),
548*4882a593Smuzhiyun CYGNUS_PIN_GROUP(uart0, 0x14, 0, 0),
549*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sw_led0_1, 0x14, 0, 2),
550*4882a593Smuzhiyun CYGNUS_PIN_GROUP(uart1_dte, 0x14, 4, 0),
551*4882a593Smuzhiyun CYGNUS_PIN_GROUP(uart2, 0x14, 4, 1),
552*4882a593Smuzhiyun CYGNUS_PIN_GROUP(uart1, 0x14, 8, 0),
553*4882a593Smuzhiyun CYGNUS_PIN_GROUP(uart3, 0x14, 12, 0),
554*4882a593Smuzhiyun CYGNUS_PIN_GROUP(qspi_0, 0x14, 16, 0),
555*4882a593Smuzhiyun CYGNUS_PIN_GROUP(nand, 0x14, 20, 0),
556*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sdio0_cd, 0x18, 0, 0),
557*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sdio0_mmc, 0x18, 4, 0),
558*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sdio1_data_0, 0x18, 8, 0),
559*4882a593Smuzhiyun CYGNUS_PIN_GROUP(can0, 0x18, 8, 1),
560*4882a593Smuzhiyun CYGNUS_PIN_GROUP(spi4_0, 0x18, 8, 2),
561*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sdio1_data_1, 0x18, 12, 0),
562*4882a593Smuzhiyun CYGNUS_PIN_GROUP(can1, 0x18, 12, 1),
563*4882a593Smuzhiyun CYGNUS_PIN_GROUP(spi4_1, 0x18, 12, 2),
564*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sdio1_cd, 0x18, 16, 0),
565*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sdio1_led, 0x18, 20, 0),
566*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sw_led2_1, 0x18, 20, 2),
567*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sdio1_mmc, 0x18, 24, 0),
568*4882a593Smuzhiyun CYGNUS_PIN_GROUP(cam_led, 0x1c, 0, 0),
569*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sw_led1, 0x1c, 0, 1),
570*4882a593Smuzhiyun CYGNUS_PIN_GROUP(cam_0, 0x1c, 4, 0),
571*4882a593Smuzhiyun CYGNUS_PIN_GROUP(cam_1, 0x1c, 8, 0),
572*4882a593Smuzhiyun CYGNUS_PIN_GROUP(sram_1, 0x1c, 8, 1),
573*4882a593Smuzhiyun CYGNUS_PIN_GROUP(qspi_1, 0x1c, 12, 0),
574*4882a593Smuzhiyun CYGNUS_PIN_GROUP(bsc1, 0x1c, 16, 0),
575*4882a593Smuzhiyun CYGNUS_PIN_GROUP(pcie_clkreq, 0x1c, 16, 1),
576*4882a593Smuzhiyun CYGNUS_PIN_GROUP(smart_card0_fcb, 0x20, 0, 0),
577*4882a593Smuzhiyun CYGNUS_PIN_GROUP(i2s0_1, 0x20, 0, 1),
578*4882a593Smuzhiyun CYGNUS_PIN_GROUP(smart_card1_fcb, 0x20, 4, 0),
579*4882a593Smuzhiyun CYGNUS_PIN_GROUP(i2s1_1, 0x20, 4, 1),
580*4882a593Smuzhiyun CYGNUS_PIN_GROUP(gpio0_3p3, 0x28, 0, 0),
581*4882a593Smuzhiyun CYGNUS_PIN_GROUP(usb0_oc, 0x28, 0, 1),
582*4882a593Smuzhiyun CYGNUS_PIN_GROUP(gpio1_3p3, 0x28, 4, 0),
583*4882a593Smuzhiyun CYGNUS_PIN_GROUP(usb1_oc, 0x28, 4, 1),
584*4882a593Smuzhiyun CYGNUS_PIN_GROUP(gpio2_3p3, 0x28, 8, 0),
585*4882a593Smuzhiyun CYGNUS_PIN_GROUP(usb2_oc, 0x28, 8, 1),
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /*
589*4882a593Smuzhiyun * List of groups supported by functions
590*4882a593Smuzhiyun */
591*4882a593Smuzhiyun static const char * const i2s0_grps[] = { "i2s0_0_grp", "i2s0_1_grp" };
592*4882a593Smuzhiyun static const char * const i2s1_grps[] = { "i2s1_0_grp", "i2s1_1_grp" };
593*4882a593Smuzhiyun static const char * const i2s2_grps[] = { "i2s2_0_grp", "i2s2_1_grp",
594*4882a593Smuzhiyun "i2s2_2_grp", "i2s2_3_grp", "i2s2_4_grp" };
595*4882a593Smuzhiyun static const char * const spdif_grps[] = { "spdif_grp" };
596*4882a593Smuzhiyun static const char * const pwm0_grps[] = { "pwm0_grp" };
597*4882a593Smuzhiyun static const char * const pwm1_grps[] = { "pwm1_grp" };
598*4882a593Smuzhiyun static const char * const pwm2_grps[] = { "pwm2_grp" };
599*4882a593Smuzhiyun static const char * const pwm3_grps[] = { "pwm3_grp" };
600*4882a593Smuzhiyun static const char * const pwm4_grps[] = { "pwm4_grp" };
601*4882a593Smuzhiyun static const char * const pwm5_grps[] = { "pwm5_grp" };
602*4882a593Smuzhiyun static const char * const key_grps[] = { "key0_grp", "key1_grp", "key2_grp",
603*4882a593Smuzhiyun "key3_grp", "key4_grp", "key5_grp", "key6_grp", "key7_grp", "key8_grp",
604*4882a593Smuzhiyun "key9_grp", "key10_grp", "key11_grp", "key12_grp", "key13_grp",
605*4882a593Smuzhiyun "key14_grp", "key15_grp" };
606*4882a593Smuzhiyun static const char * const audio_dte_grps[] = { "audio_dte0_grp",
607*4882a593Smuzhiyun "audio_dte1_grp", "audio_dte2_grp", "audio_dte3_grp" };
608*4882a593Smuzhiyun static const char * const smart_card0_grps[] = { "smart_card0_grp",
609*4882a593Smuzhiyun "smart_card0_fcb_grp" };
610*4882a593Smuzhiyun static const char * const smart_card1_grps[] = { "smart_card1_grp",
611*4882a593Smuzhiyun "smart_card1_fcb_grp" };
612*4882a593Smuzhiyun static const char * const spi0_grps[] = { "spi0_grp" };
613*4882a593Smuzhiyun static const char * const spi1_grps[] = { "spi1_grp" };
614*4882a593Smuzhiyun static const char * const spi2_grps[] = { "spi2_grp" };
615*4882a593Smuzhiyun static const char * const spi3_grps[] = { "spi3_grp" };
616*4882a593Smuzhiyun static const char * const spi4_grps[] = { "spi4_0_grp", "spi4_1_grp" };
617*4882a593Smuzhiyun static const char * const spi5_grps[] = { "spi5_grp" };
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun static const char * const sw_led0_grps[] = { "sw_led0_0_grp",
620*4882a593Smuzhiyun "sw_led0_1_grp" };
621*4882a593Smuzhiyun static const char * const sw_led1_grps[] = { "sw_led1_grp" };
622*4882a593Smuzhiyun static const char * const sw_led2_grps[] = { "sw_led2_0_grp",
623*4882a593Smuzhiyun "sw_led2_1_grp" };
624*4882a593Smuzhiyun static const char * const d1w_grps[] = { "d1w_grp" };
625*4882a593Smuzhiyun static const char * const lcd_grps[] = { "lcd_grp" };
626*4882a593Smuzhiyun static const char * const sram_grps[] = { "sram_0_grp", "sram_1_grp" };
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun static const char * const uart0_grps[] = { "uart0_grp" };
629*4882a593Smuzhiyun static const char * const uart1_grps[] = { "uart1_grp", "uart1_dte_grp" };
630*4882a593Smuzhiyun static const char * const uart2_grps[] = { "uart2_grp" };
631*4882a593Smuzhiyun static const char * const uart3_grps[] = { "uart3_grp" };
632*4882a593Smuzhiyun static const char * const uart4_grps[] = { "uart4_grp" };
633*4882a593Smuzhiyun static const char * const qspi_grps[] = { "qspi_0_grp", "qspi_1_grp" };
634*4882a593Smuzhiyun static const char * const nand_grps[] = { "nand_grp" };
635*4882a593Smuzhiyun static const char * const sdio0_grps[] = { "sdio0_grp", "sdio0_cd_grp",
636*4882a593Smuzhiyun "sdio0_mmc_grp" };
637*4882a593Smuzhiyun static const char * const sdio1_grps[] = { "sdio1_data_0_grp",
638*4882a593Smuzhiyun "sdio1_data_1_grp", "sdio1_cd_grp", "sdio1_led_grp", "sdio1_mmc_grp" };
639*4882a593Smuzhiyun static const char * const can0_grps[] = { "can0_grp" };
640*4882a593Smuzhiyun static const char * const can1_grps[] = { "can1_grp" };
641*4882a593Smuzhiyun static const char * const cam_grps[] = { "cam_led_grp", "cam_0_grp",
642*4882a593Smuzhiyun "cam_1_grp" };
643*4882a593Smuzhiyun static const char * const bsc1_grps[] = { "bsc1_grp" };
644*4882a593Smuzhiyun static const char * const pcie_clkreq_grps[] = { "pcie_clkreq_grp" };
645*4882a593Smuzhiyun static const char * const usb0_oc_grps[] = { "usb0_oc_grp" };
646*4882a593Smuzhiyun static const char * const usb1_oc_grps[] = { "usb1_oc_grp" };
647*4882a593Smuzhiyun static const char * const usb2_oc_grps[] = { "usb2_oc_grp" };
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun #define CYGNUS_PIN_FUNCTION(func) \
650*4882a593Smuzhiyun { \
651*4882a593Smuzhiyun .name = #func, \
652*4882a593Smuzhiyun .groups = func ## _grps, \
653*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(func ## _grps), \
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun /*
657*4882a593Smuzhiyun * List of supported functions in Cygnus
658*4882a593Smuzhiyun */
659*4882a593Smuzhiyun static const struct cygnus_pin_function cygnus_pin_functions[] = {
660*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(i2s0),
661*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(i2s1),
662*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(i2s2),
663*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(spdif),
664*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(pwm0),
665*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(pwm1),
666*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(pwm2),
667*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(pwm3),
668*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(pwm4),
669*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(pwm5),
670*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(key),
671*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(audio_dte),
672*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(smart_card0),
673*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(smart_card1),
674*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(spi0),
675*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(spi1),
676*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(spi2),
677*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(spi3),
678*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(spi4),
679*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(spi5),
680*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(sw_led0),
681*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(sw_led1),
682*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(sw_led2),
683*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(d1w),
684*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(lcd),
685*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(sram),
686*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(uart0),
687*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(uart1),
688*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(uart2),
689*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(uart3),
690*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(uart4),
691*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(qspi),
692*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(nand),
693*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(sdio0),
694*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(sdio1),
695*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(can0),
696*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(can1),
697*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(cam),
698*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(bsc1),
699*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(pcie_clkreq),
700*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(usb0_oc),
701*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(usb1_oc),
702*4882a593Smuzhiyun CYGNUS_PIN_FUNCTION(usb2_oc),
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun
cygnus_get_groups_count(struct pinctrl_dev * pctrl_dev)705*4882a593Smuzhiyun static int cygnus_get_groups_count(struct pinctrl_dev *pctrl_dev)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun struct cygnus_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun return pinctrl->num_groups;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
cygnus_get_group_name(struct pinctrl_dev * pctrl_dev,unsigned selector)712*4882a593Smuzhiyun static const char *cygnus_get_group_name(struct pinctrl_dev *pctrl_dev,
713*4882a593Smuzhiyun unsigned selector)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun struct cygnus_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun return pinctrl->groups[selector].name;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
cygnus_get_group_pins(struct pinctrl_dev * pctrl_dev,unsigned selector,const unsigned ** pins,unsigned * num_pins)720*4882a593Smuzhiyun static int cygnus_get_group_pins(struct pinctrl_dev *pctrl_dev,
721*4882a593Smuzhiyun unsigned selector, const unsigned **pins,
722*4882a593Smuzhiyun unsigned *num_pins)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun struct cygnus_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun *pins = pinctrl->groups[selector].pins;
727*4882a593Smuzhiyun *num_pins = pinctrl->groups[selector].num_pins;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun return 0;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
cygnus_pin_dbg_show(struct pinctrl_dev * pctrl_dev,struct seq_file * s,unsigned offset)732*4882a593Smuzhiyun static void cygnus_pin_dbg_show(struct pinctrl_dev *pctrl_dev,
733*4882a593Smuzhiyun struct seq_file *s, unsigned offset)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun seq_printf(s, " %s", dev_name(pctrl_dev->dev));
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun static const struct pinctrl_ops cygnus_pinctrl_ops = {
739*4882a593Smuzhiyun .get_groups_count = cygnus_get_groups_count,
740*4882a593Smuzhiyun .get_group_name = cygnus_get_group_name,
741*4882a593Smuzhiyun .get_group_pins = cygnus_get_group_pins,
742*4882a593Smuzhiyun .pin_dbg_show = cygnus_pin_dbg_show,
743*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
744*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun
cygnus_get_functions_count(struct pinctrl_dev * pctrl_dev)747*4882a593Smuzhiyun static int cygnus_get_functions_count(struct pinctrl_dev *pctrl_dev)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun struct cygnus_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun return pinctrl->num_functions;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
cygnus_get_function_name(struct pinctrl_dev * pctrl_dev,unsigned selector)754*4882a593Smuzhiyun static const char *cygnus_get_function_name(struct pinctrl_dev *pctrl_dev,
755*4882a593Smuzhiyun unsigned selector)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun struct cygnus_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun return pinctrl->functions[selector].name;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
cygnus_get_function_groups(struct pinctrl_dev * pctrl_dev,unsigned selector,const char * const ** groups,unsigned * const num_groups)762*4882a593Smuzhiyun static int cygnus_get_function_groups(struct pinctrl_dev *pctrl_dev,
763*4882a593Smuzhiyun unsigned selector,
764*4882a593Smuzhiyun const char * const **groups,
765*4882a593Smuzhiyun unsigned * const num_groups)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun struct cygnus_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun *groups = pinctrl->functions[selector].groups;
770*4882a593Smuzhiyun *num_groups = pinctrl->functions[selector].num_groups;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun return 0;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
cygnus_pinmux_set(struct cygnus_pinctrl * pinctrl,const struct cygnus_pin_function * func,const struct cygnus_pin_group * grp,struct cygnus_mux_log * mux_log)775*4882a593Smuzhiyun static int cygnus_pinmux_set(struct cygnus_pinctrl *pinctrl,
776*4882a593Smuzhiyun const struct cygnus_pin_function *func,
777*4882a593Smuzhiyun const struct cygnus_pin_group *grp,
778*4882a593Smuzhiyun struct cygnus_mux_log *mux_log)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun const struct cygnus_mux *mux = &grp->mux;
781*4882a593Smuzhiyun int i;
782*4882a593Smuzhiyun u32 val, mask = 0x7;
783*4882a593Smuzhiyun unsigned long flags;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun for (i = 0; i < CYGNUS_NUM_IOMUX; i++) {
786*4882a593Smuzhiyun if (mux->offset != mux_log[i].mux.offset ||
787*4882a593Smuzhiyun mux->shift != mux_log[i].mux.shift)
788*4882a593Smuzhiyun continue;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* match found if we reach here */
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /* if this is a new configuration, just do it! */
793*4882a593Smuzhiyun if (!mux_log[i].is_configured)
794*4882a593Smuzhiyun break;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /*
797*4882a593Smuzhiyun * IOMUX has been configured previously and one is trying to
798*4882a593Smuzhiyun * configure it to a different function
799*4882a593Smuzhiyun */
800*4882a593Smuzhiyun if (mux_log[i].mux.alt != mux->alt) {
801*4882a593Smuzhiyun dev_err(pinctrl->dev,
802*4882a593Smuzhiyun "double configuration error detected!\n");
803*4882a593Smuzhiyun dev_err(pinctrl->dev, "func:%s grp:%s\n",
804*4882a593Smuzhiyun func->name, grp->name);
805*4882a593Smuzhiyun return -EINVAL;
806*4882a593Smuzhiyun } else {
807*4882a593Smuzhiyun /*
808*4882a593Smuzhiyun * One tries to configure it to the same function.
809*4882a593Smuzhiyun * Just quit and don't bother
810*4882a593Smuzhiyun */
811*4882a593Smuzhiyun return 0;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun mux_log[i].mux.alt = mux->alt;
816*4882a593Smuzhiyun mux_log[i].is_configured = true;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun spin_lock_irqsave(&pinctrl->lock, flags);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun val = readl(pinctrl->base0 + grp->mux.offset);
821*4882a593Smuzhiyun val &= ~(mask << grp->mux.shift);
822*4882a593Smuzhiyun val |= grp->mux.alt << grp->mux.shift;
823*4882a593Smuzhiyun writel(val, pinctrl->base0 + grp->mux.offset);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun spin_unlock_irqrestore(&pinctrl->lock, flags);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun return 0;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
cygnus_pinmux_set_mux(struct pinctrl_dev * pctrl_dev,unsigned func_select,unsigned grp_select)830*4882a593Smuzhiyun static int cygnus_pinmux_set_mux(struct pinctrl_dev *pctrl_dev,
831*4882a593Smuzhiyun unsigned func_select, unsigned grp_select)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun struct cygnus_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
834*4882a593Smuzhiyun const struct cygnus_pin_function *func =
835*4882a593Smuzhiyun &pinctrl->functions[func_select];
836*4882a593Smuzhiyun const struct cygnus_pin_group *grp = &pinctrl->groups[grp_select];
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun dev_dbg(pctrl_dev->dev, "func:%u name:%s grp:%u name:%s\n",
839*4882a593Smuzhiyun func_select, func->name, grp_select, grp->name);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun dev_dbg(pctrl_dev->dev, "offset:0x%08x shift:%u alt:%u\n",
842*4882a593Smuzhiyun grp->mux.offset, grp->mux.shift, grp->mux.alt);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun return cygnus_pinmux_set(pinctrl, func, grp, pinctrl->mux_log);
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
cygnus_gpio_request_enable(struct pinctrl_dev * pctrl_dev,struct pinctrl_gpio_range * range,unsigned pin)847*4882a593Smuzhiyun static int cygnus_gpio_request_enable(struct pinctrl_dev *pctrl_dev,
848*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
849*4882a593Smuzhiyun unsigned pin)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun struct cygnus_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
852*4882a593Smuzhiyun const struct cygnus_gpio_mux *mux = pctrl_dev->desc->pins[pin].drv_data;
853*4882a593Smuzhiyun u32 val;
854*4882a593Smuzhiyun unsigned long flags;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun /* not all pins support GPIO pinmux override */
857*4882a593Smuzhiyun if (!mux->is_supported)
858*4882a593Smuzhiyun return -ENOTSUPP;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun spin_lock_irqsave(&pinctrl->lock, flags);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun val = readl(pinctrl->base1 + mux->offset);
863*4882a593Smuzhiyun val |= 0x3 << mux->shift;
864*4882a593Smuzhiyun writel(val, pinctrl->base1 + mux->offset);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun spin_unlock_irqrestore(&pinctrl->lock, flags);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun dev_dbg(pctrl_dev->dev,
869*4882a593Smuzhiyun "gpio request enable pin=%u offset=0x%x shift=%u\n",
870*4882a593Smuzhiyun pin, mux->offset, mux->shift);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun return 0;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
cygnus_gpio_disable_free(struct pinctrl_dev * pctrl_dev,struct pinctrl_gpio_range * range,unsigned pin)875*4882a593Smuzhiyun static void cygnus_gpio_disable_free(struct pinctrl_dev *pctrl_dev,
876*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
877*4882a593Smuzhiyun unsigned pin)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun struct cygnus_pinctrl *pinctrl = pinctrl_dev_get_drvdata(pctrl_dev);
880*4882a593Smuzhiyun struct cygnus_gpio_mux *mux = pctrl_dev->desc->pins[pin].drv_data;
881*4882a593Smuzhiyun u32 val;
882*4882a593Smuzhiyun unsigned long flags;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun if (!mux->is_supported)
885*4882a593Smuzhiyun return;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun spin_lock_irqsave(&pinctrl->lock, flags);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun val = readl(pinctrl->base1 + mux->offset);
890*4882a593Smuzhiyun val &= ~(0x3 << mux->shift);
891*4882a593Smuzhiyun writel(val, pinctrl->base1 + mux->offset);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun spin_unlock_irqrestore(&pinctrl->lock, flags);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun dev_err(pctrl_dev->dev,
896*4882a593Smuzhiyun "gpio disable free pin=%u offset=0x%x shift=%u\n",
897*4882a593Smuzhiyun pin, mux->offset, mux->shift);
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun static const struct pinmux_ops cygnus_pinmux_ops = {
901*4882a593Smuzhiyun .get_functions_count = cygnus_get_functions_count,
902*4882a593Smuzhiyun .get_function_name = cygnus_get_function_name,
903*4882a593Smuzhiyun .get_function_groups = cygnus_get_function_groups,
904*4882a593Smuzhiyun .set_mux = cygnus_pinmux_set_mux,
905*4882a593Smuzhiyun .gpio_request_enable = cygnus_gpio_request_enable,
906*4882a593Smuzhiyun .gpio_disable_free = cygnus_gpio_disable_free,
907*4882a593Smuzhiyun };
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun static struct pinctrl_desc cygnus_pinctrl_desc = {
910*4882a593Smuzhiyun .name = "cygnus-pinmux",
911*4882a593Smuzhiyun .pctlops = &cygnus_pinctrl_ops,
912*4882a593Smuzhiyun .pmxops = &cygnus_pinmux_ops,
913*4882a593Smuzhiyun };
914*4882a593Smuzhiyun
cygnus_mux_log_init(struct cygnus_pinctrl * pinctrl)915*4882a593Smuzhiyun static int cygnus_mux_log_init(struct cygnus_pinctrl *pinctrl)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun struct cygnus_mux_log *log;
918*4882a593Smuzhiyun unsigned int i, j;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun pinctrl->mux_log = devm_kcalloc(pinctrl->dev, CYGNUS_NUM_IOMUX,
921*4882a593Smuzhiyun sizeof(struct cygnus_mux_log),
922*4882a593Smuzhiyun GFP_KERNEL);
923*4882a593Smuzhiyun if (!pinctrl->mux_log)
924*4882a593Smuzhiyun return -ENOMEM;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun for (i = 0; i < CYGNUS_NUM_IOMUX_REGS; i++) {
927*4882a593Smuzhiyun for (j = 0; j < CYGNUS_NUM_MUX_PER_REG; j++) {
928*4882a593Smuzhiyun log = &pinctrl->mux_log[i * CYGNUS_NUM_MUX_PER_REG
929*4882a593Smuzhiyun + j];
930*4882a593Smuzhiyun log->mux.offset = i * 4;
931*4882a593Smuzhiyun log->mux.shift = j * 4;
932*4882a593Smuzhiyun log->mux.alt = 0;
933*4882a593Smuzhiyun log->is_configured = false;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun return 0;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
cygnus_pinmux_probe(struct platform_device * pdev)940*4882a593Smuzhiyun static int cygnus_pinmux_probe(struct platform_device *pdev)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun struct cygnus_pinctrl *pinctrl;
943*4882a593Smuzhiyun int i, ret;
944*4882a593Smuzhiyun struct pinctrl_pin_desc *pins;
945*4882a593Smuzhiyun unsigned num_pins = ARRAY_SIZE(cygnus_pins);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun pinctrl = devm_kzalloc(&pdev->dev, sizeof(*pinctrl), GFP_KERNEL);
948*4882a593Smuzhiyun if (!pinctrl)
949*4882a593Smuzhiyun return -ENOMEM;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun pinctrl->dev = &pdev->dev;
952*4882a593Smuzhiyun platform_set_drvdata(pdev, pinctrl);
953*4882a593Smuzhiyun spin_lock_init(&pinctrl->lock);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun pinctrl->base0 = devm_platform_ioremap_resource(pdev, 0);
956*4882a593Smuzhiyun if (IS_ERR(pinctrl->base0)) {
957*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to map I/O space\n");
958*4882a593Smuzhiyun return PTR_ERR(pinctrl->base0);
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun pinctrl->base1 = devm_platform_ioremap_resource(pdev, 1);
962*4882a593Smuzhiyun if (IS_ERR(pinctrl->base1)) {
963*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to map I/O space\n");
964*4882a593Smuzhiyun return PTR_ERR(pinctrl->base1);
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun ret = cygnus_mux_log_init(pinctrl);
968*4882a593Smuzhiyun if (ret) {
969*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to initialize IOMUX log\n");
970*4882a593Smuzhiyun return ret;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun pins = devm_kcalloc(&pdev->dev, num_pins, sizeof(*pins), GFP_KERNEL);
974*4882a593Smuzhiyun if (!pins)
975*4882a593Smuzhiyun return -ENOMEM;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun for (i = 0; i < num_pins; i++) {
978*4882a593Smuzhiyun pins[i].number = cygnus_pins[i].pin;
979*4882a593Smuzhiyun pins[i].name = cygnus_pins[i].name;
980*4882a593Smuzhiyun pins[i].drv_data = &cygnus_pins[i].gpio_mux;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun pinctrl->groups = cygnus_pin_groups;
984*4882a593Smuzhiyun pinctrl->num_groups = ARRAY_SIZE(cygnus_pin_groups);
985*4882a593Smuzhiyun pinctrl->functions = cygnus_pin_functions;
986*4882a593Smuzhiyun pinctrl->num_functions = ARRAY_SIZE(cygnus_pin_functions);
987*4882a593Smuzhiyun cygnus_pinctrl_desc.pins = pins;
988*4882a593Smuzhiyun cygnus_pinctrl_desc.npins = num_pins;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun pinctrl->pctl = devm_pinctrl_register(&pdev->dev, &cygnus_pinctrl_desc,
991*4882a593Smuzhiyun pinctrl);
992*4882a593Smuzhiyun if (IS_ERR(pinctrl->pctl)) {
993*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to register Cygnus IOMUX pinctrl\n");
994*4882a593Smuzhiyun return PTR_ERR(pinctrl->pctl);
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun return 0;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun static const struct of_device_id cygnus_pinmux_of_match[] = {
1001*4882a593Smuzhiyun { .compatible = "brcm,cygnus-pinmux" },
1002*4882a593Smuzhiyun { }
1003*4882a593Smuzhiyun };
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun static struct platform_driver cygnus_pinmux_driver = {
1006*4882a593Smuzhiyun .driver = {
1007*4882a593Smuzhiyun .name = "cygnus-pinmux",
1008*4882a593Smuzhiyun .of_match_table = cygnus_pinmux_of_match,
1009*4882a593Smuzhiyun .suppress_bind_attrs = true,
1010*4882a593Smuzhiyun },
1011*4882a593Smuzhiyun .probe = cygnus_pinmux_probe,
1012*4882a593Smuzhiyun };
1013*4882a593Smuzhiyun
cygnus_pinmux_init(void)1014*4882a593Smuzhiyun static int __init cygnus_pinmux_init(void)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun return platform_driver_register(&cygnus_pinmux_driver);
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun arch_initcall(cygnus_pinmux_init);
1019