1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2013-2017 Broadcom
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
5*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
6*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
10*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11*4882a593Smuzhiyun * GNU General Public License for more details.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
23*4882a593Smuzhiyun #include <linux/regmap.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include "../core.h"
26*4882a593Smuzhiyun #include "../pinctrl-utils.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* BCM281XX Pin Control Registers Definitions */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* Function Select bits are the same for all pin control registers */
31*4882a593Smuzhiyun #define BCM281XX_PIN_REG_F_SEL_MASK 0x0700
32*4882a593Smuzhiyun #define BCM281XX_PIN_REG_F_SEL_SHIFT 8
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* Standard pin register */
35*4882a593Smuzhiyun #define BCM281XX_STD_PIN_REG_DRV_STR_MASK 0x0007
36*4882a593Smuzhiyun #define BCM281XX_STD_PIN_REG_DRV_STR_SHIFT 0
37*4882a593Smuzhiyun #define BCM281XX_STD_PIN_REG_INPUT_DIS_MASK 0x0008
38*4882a593Smuzhiyun #define BCM281XX_STD_PIN_REG_INPUT_DIS_SHIFT 3
39*4882a593Smuzhiyun #define BCM281XX_STD_PIN_REG_SLEW_MASK 0x0010
40*4882a593Smuzhiyun #define BCM281XX_STD_PIN_REG_SLEW_SHIFT 4
41*4882a593Smuzhiyun #define BCM281XX_STD_PIN_REG_PULL_UP_MASK 0x0020
42*4882a593Smuzhiyun #define BCM281XX_STD_PIN_REG_PULL_UP_SHIFT 5
43*4882a593Smuzhiyun #define BCM281XX_STD_PIN_REG_PULL_DN_MASK 0x0040
44*4882a593Smuzhiyun #define BCM281XX_STD_PIN_REG_PULL_DN_SHIFT 6
45*4882a593Smuzhiyun #define BCM281XX_STD_PIN_REG_HYST_MASK 0x0080
46*4882a593Smuzhiyun #define BCM281XX_STD_PIN_REG_HYST_SHIFT 7
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* I2C pin register */
49*4882a593Smuzhiyun #define BCM281XX_I2C_PIN_REG_INPUT_DIS_MASK 0x0004
50*4882a593Smuzhiyun #define BCM281XX_I2C_PIN_REG_INPUT_DIS_SHIFT 2
51*4882a593Smuzhiyun #define BCM281XX_I2C_PIN_REG_SLEW_MASK 0x0008
52*4882a593Smuzhiyun #define BCM281XX_I2C_PIN_REG_SLEW_SHIFT 3
53*4882a593Smuzhiyun #define BCM281XX_I2C_PIN_REG_PULL_UP_STR_MASK 0x0070
54*4882a593Smuzhiyun #define BCM281XX_I2C_PIN_REG_PULL_UP_STR_SHIFT 4
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* HDMI pin register */
57*4882a593Smuzhiyun #define BCM281XX_HDMI_PIN_REG_INPUT_DIS_MASK 0x0008
58*4882a593Smuzhiyun #define BCM281XX_HDMI_PIN_REG_INPUT_DIS_SHIFT 3
59*4882a593Smuzhiyun #define BCM281XX_HDMI_PIN_REG_MODE_MASK 0x0010
60*4882a593Smuzhiyun #define BCM281XX_HDMI_PIN_REG_MODE_SHIFT 4
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun * bcm281xx_pin_type - types of pin register
64*4882a593Smuzhiyun */
65*4882a593Smuzhiyun enum bcm281xx_pin_type {
66*4882a593Smuzhiyun BCM281XX_PIN_TYPE_UNKNOWN = 0,
67*4882a593Smuzhiyun BCM281XX_PIN_TYPE_STD,
68*4882a593Smuzhiyun BCM281XX_PIN_TYPE_I2C,
69*4882a593Smuzhiyun BCM281XX_PIN_TYPE_HDMI,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static enum bcm281xx_pin_type std_pin = BCM281XX_PIN_TYPE_STD;
73*4882a593Smuzhiyun static enum bcm281xx_pin_type i2c_pin = BCM281XX_PIN_TYPE_I2C;
74*4882a593Smuzhiyun static enum bcm281xx_pin_type hdmi_pin = BCM281XX_PIN_TYPE_HDMI;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun * bcm281xx_pin_function- define pin function
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun struct bcm281xx_pin_function {
80*4882a593Smuzhiyun const char *name;
81*4882a593Smuzhiyun const char * const *groups;
82*4882a593Smuzhiyun const unsigned ngroups;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * bcm281xx_pinctrl_data - Broadcom-specific pinctrl data
87*4882a593Smuzhiyun * @reg_base - base of pinctrl registers
88*4882a593Smuzhiyun */
89*4882a593Smuzhiyun struct bcm281xx_pinctrl_data {
90*4882a593Smuzhiyun void __iomem *reg_base;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* List of all pins */
93*4882a593Smuzhiyun const struct pinctrl_pin_desc *pins;
94*4882a593Smuzhiyun const unsigned npins;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun const struct bcm281xx_pin_function *functions;
97*4882a593Smuzhiyun const unsigned nfunctions;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun struct regmap *regmap;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * Pin number definition. The order here must be the same as defined in the
104*4882a593Smuzhiyun * PADCTRLREG block in the RDB.
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun #define BCM281XX_PIN_ADCSYNC 0
107*4882a593Smuzhiyun #define BCM281XX_PIN_BAT_RM 1
108*4882a593Smuzhiyun #define BCM281XX_PIN_BSC1_SCL 2
109*4882a593Smuzhiyun #define BCM281XX_PIN_BSC1_SDA 3
110*4882a593Smuzhiyun #define BCM281XX_PIN_BSC2_SCL 4
111*4882a593Smuzhiyun #define BCM281XX_PIN_BSC2_SDA 5
112*4882a593Smuzhiyun #define BCM281XX_PIN_CLASSGPWR 6
113*4882a593Smuzhiyun #define BCM281XX_PIN_CLK_CX8 7
114*4882a593Smuzhiyun #define BCM281XX_PIN_CLKOUT_0 8
115*4882a593Smuzhiyun #define BCM281XX_PIN_CLKOUT_1 9
116*4882a593Smuzhiyun #define BCM281XX_PIN_CLKOUT_2 10
117*4882a593Smuzhiyun #define BCM281XX_PIN_CLKOUT_3 11
118*4882a593Smuzhiyun #define BCM281XX_PIN_CLKREQ_IN_0 12
119*4882a593Smuzhiyun #define BCM281XX_PIN_CLKREQ_IN_1 13
120*4882a593Smuzhiyun #define BCM281XX_PIN_CWS_SYS_REQ1 14
121*4882a593Smuzhiyun #define BCM281XX_PIN_CWS_SYS_REQ2 15
122*4882a593Smuzhiyun #define BCM281XX_PIN_CWS_SYS_REQ3 16
123*4882a593Smuzhiyun #define BCM281XX_PIN_DIGMIC1_CLK 17
124*4882a593Smuzhiyun #define BCM281XX_PIN_DIGMIC1_DQ 18
125*4882a593Smuzhiyun #define BCM281XX_PIN_DIGMIC2_CLK 19
126*4882a593Smuzhiyun #define BCM281XX_PIN_DIGMIC2_DQ 20
127*4882a593Smuzhiyun #define BCM281XX_PIN_GPEN13 21
128*4882a593Smuzhiyun #define BCM281XX_PIN_GPEN14 22
129*4882a593Smuzhiyun #define BCM281XX_PIN_GPEN15 23
130*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO00 24
131*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO01 25
132*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO02 26
133*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO03 27
134*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO04 28
135*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO05 29
136*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO06 30
137*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO07 31
138*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO08 32
139*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO09 33
140*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO10 34
141*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO11 35
142*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO12 36
143*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO13 37
144*4882a593Smuzhiyun #define BCM281XX_PIN_GPIO14 38
145*4882a593Smuzhiyun #define BCM281XX_PIN_GPS_PABLANK 39
146*4882a593Smuzhiyun #define BCM281XX_PIN_GPS_TMARK 40
147*4882a593Smuzhiyun #define BCM281XX_PIN_HDMI_SCL 41
148*4882a593Smuzhiyun #define BCM281XX_PIN_HDMI_SDA 42
149*4882a593Smuzhiyun #define BCM281XX_PIN_IC_DM 43
150*4882a593Smuzhiyun #define BCM281XX_PIN_IC_DP 44
151*4882a593Smuzhiyun #define BCM281XX_PIN_KP_COL_IP_0 45
152*4882a593Smuzhiyun #define BCM281XX_PIN_KP_COL_IP_1 46
153*4882a593Smuzhiyun #define BCM281XX_PIN_KP_COL_IP_2 47
154*4882a593Smuzhiyun #define BCM281XX_PIN_KP_COL_IP_3 48
155*4882a593Smuzhiyun #define BCM281XX_PIN_KP_ROW_OP_0 49
156*4882a593Smuzhiyun #define BCM281XX_PIN_KP_ROW_OP_1 50
157*4882a593Smuzhiyun #define BCM281XX_PIN_KP_ROW_OP_2 51
158*4882a593Smuzhiyun #define BCM281XX_PIN_KP_ROW_OP_3 52
159*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_B_0 53
160*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_B_1 54
161*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_B_2 55
162*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_B_3 56
163*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_B_4 57
164*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_B_5 58
165*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_B_6 59
166*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_B_7 60
167*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_G_0 61
168*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_G_1 62
169*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_G_2 63
170*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_G_3 64
171*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_G_4 65
172*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_G_5 66
173*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_G_6 67
174*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_G_7 68
175*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_HSYNC 69
176*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_OE 70
177*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_PCLK 71
178*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_R_0 72
179*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_R_1 73
180*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_R_2 74
181*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_R_3 75
182*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_R_4 76
183*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_R_5 77
184*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_R_6 78
185*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_R_7 79
186*4882a593Smuzhiyun #define BCM281XX_PIN_LCD_VSYNC 80
187*4882a593Smuzhiyun #define BCM281XX_PIN_MDMGPIO0 81
188*4882a593Smuzhiyun #define BCM281XX_PIN_MDMGPIO1 82
189*4882a593Smuzhiyun #define BCM281XX_PIN_MDMGPIO2 83
190*4882a593Smuzhiyun #define BCM281XX_PIN_MDMGPIO3 84
191*4882a593Smuzhiyun #define BCM281XX_PIN_MDMGPIO4 85
192*4882a593Smuzhiyun #define BCM281XX_PIN_MDMGPIO5 86
193*4882a593Smuzhiyun #define BCM281XX_PIN_MDMGPIO6 87
194*4882a593Smuzhiyun #define BCM281XX_PIN_MDMGPIO7 88
195*4882a593Smuzhiyun #define BCM281XX_PIN_MDMGPIO8 89
196*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_0 90
197*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_1 91
198*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_2 92
199*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_3 93
200*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_4 94
201*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_5 95
202*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_6 96
203*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_7 97
204*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_8 98
205*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_9 99
206*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_10 100
207*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_11 101
208*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_12 102
209*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_13 103
210*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_14 104
211*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_DATA_15 105
212*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_HA0 106
213*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_HAT0 107
214*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_HAT1 108
215*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_HCE0_N 109
216*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_HCE1_N 110
217*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_HRD_N 111
218*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_HWR_N 112
219*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_RUN0 113
220*4882a593Smuzhiyun #define BCM281XX_PIN_MPHI_RUN1 114
221*4882a593Smuzhiyun #define BCM281XX_PIN_MTX_SCAN_CLK 115
222*4882a593Smuzhiyun #define BCM281XX_PIN_MTX_SCAN_DATA 116
223*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_AD_0 117
224*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_AD_1 118
225*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_AD_2 119
226*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_AD_3 120
227*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_AD_4 121
228*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_AD_5 122
229*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_AD_6 123
230*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_AD_7 124
231*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_ALE 125
232*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_CEN_0 126
233*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_CEN_1 127
234*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_CLE 128
235*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_OEN 129
236*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_RDY_0 130
237*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_RDY_1 131
238*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_WEN 132
239*4882a593Smuzhiyun #define BCM281XX_PIN_NAND_WP 133
240*4882a593Smuzhiyun #define BCM281XX_PIN_PC1 134
241*4882a593Smuzhiyun #define BCM281XX_PIN_PC2 135
242*4882a593Smuzhiyun #define BCM281XX_PIN_PMU_INT 136
243*4882a593Smuzhiyun #define BCM281XX_PIN_PMU_SCL 137
244*4882a593Smuzhiyun #define BCM281XX_PIN_PMU_SDA 138
245*4882a593Smuzhiyun #define BCM281XX_PIN_RFST2G_MTSLOTEN3G 139
246*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_0_RX_CTL 140
247*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_0_RXC 141
248*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_0_RXD_0 142
249*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_0_RXD_1 143
250*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_0_RXD_2 144
251*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_0_RXD_3 145
252*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_0_TX_CTL 146
253*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_0_TXC 147
254*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_0_TXD_0 148
255*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_0_TXD_1 149
256*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_0_TXD_2 150
257*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_0_TXD_3 151
258*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_1_RX_CTL 152
259*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_1_RXC 153
260*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_1_RXD_0 154
261*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_1_RXD_1 155
262*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_1_RXD_2 156
263*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_1_RXD_3 157
264*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_1_TX_CTL 158
265*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_1_TXC 159
266*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_1_TXD_0 160
267*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_1_TXD_1 161
268*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_1_TXD_2 162
269*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_1_TXD_3 163
270*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_GPIO_0 164
271*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_GPIO_1 165
272*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_GPIO_2 166
273*4882a593Smuzhiyun #define BCM281XX_PIN_RGMII_GPIO_3 167
274*4882a593Smuzhiyun #define BCM281XX_PIN_RTXDATA2G_TXDATA3G1 168
275*4882a593Smuzhiyun #define BCM281XX_PIN_RTXEN2G_TXDATA3G2 169
276*4882a593Smuzhiyun #define BCM281XX_PIN_RXDATA3G0 170
277*4882a593Smuzhiyun #define BCM281XX_PIN_RXDATA3G1 171
278*4882a593Smuzhiyun #define BCM281XX_PIN_RXDATA3G2 172
279*4882a593Smuzhiyun #define BCM281XX_PIN_SDIO1_CLK 173
280*4882a593Smuzhiyun #define BCM281XX_PIN_SDIO1_CMD 174
281*4882a593Smuzhiyun #define BCM281XX_PIN_SDIO1_DATA_0 175
282*4882a593Smuzhiyun #define BCM281XX_PIN_SDIO1_DATA_1 176
283*4882a593Smuzhiyun #define BCM281XX_PIN_SDIO1_DATA_2 177
284*4882a593Smuzhiyun #define BCM281XX_PIN_SDIO1_DATA_3 178
285*4882a593Smuzhiyun #define BCM281XX_PIN_SDIO4_CLK 179
286*4882a593Smuzhiyun #define BCM281XX_PIN_SDIO4_CMD 180
287*4882a593Smuzhiyun #define BCM281XX_PIN_SDIO4_DATA_0 181
288*4882a593Smuzhiyun #define BCM281XX_PIN_SDIO4_DATA_1 182
289*4882a593Smuzhiyun #define BCM281XX_PIN_SDIO4_DATA_2 183
290*4882a593Smuzhiyun #define BCM281XX_PIN_SDIO4_DATA_3 184
291*4882a593Smuzhiyun #define BCM281XX_PIN_SIM_CLK 185
292*4882a593Smuzhiyun #define BCM281XX_PIN_SIM_DATA 186
293*4882a593Smuzhiyun #define BCM281XX_PIN_SIM_DET 187
294*4882a593Smuzhiyun #define BCM281XX_PIN_SIM_RESETN 188
295*4882a593Smuzhiyun #define BCM281XX_PIN_SIM2_CLK 189
296*4882a593Smuzhiyun #define BCM281XX_PIN_SIM2_DATA 190
297*4882a593Smuzhiyun #define BCM281XX_PIN_SIM2_DET 191
298*4882a593Smuzhiyun #define BCM281XX_PIN_SIM2_RESETN 192
299*4882a593Smuzhiyun #define BCM281XX_PIN_SRI_C 193
300*4882a593Smuzhiyun #define BCM281XX_PIN_SRI_D 194
301*4882a593Smuzhiyun #define BCM281XX_PIN_SRI_E 195
302*4882a593Smuzhiyun #define BCM281XX_PIN_SSP_EXTCLK 196
303*4882a593Smuzhiyun #define BCM281XX_PIN_SSP0_CLK 197
304*4882a593Smuzhiyun #define BCM281XX_PIN_SSP0_FS 198
305*4882a593Smuzhiyun #define BCM281XX_PIN_SSP0_RXD 199
306*4882a593Smuzhiyun #define BCM281XX_PIN_SSP0_TXD 200
307*4882a593Smuzhiyun #define BCM281XX_PIN_SSP2_CLK 201
308*4882a593Smuzhiyun #define BCM281XX_PIN_SSP2_FS_0 202
309*4882a593Smuzhiyun #define BCM281XX_PIN_SSP2_FS_1 203
310*4882a593Smuzhiyun #define BCM281XX_PIN_SSP2_FS_2 204
311*4882a593Smuzhiyun #define BCM281XX_PIN_SSP2_FS_3 205
312*4882a593Smuzhiyun #define BCM281XX_PIN_SSP2_RXD_0 206
313*4882a593Smuzhiyun #define BCM281XX_PIN_SSP2_RXD_1 207
314*4882a593Smuzhiyun #define BCM281XX_PIN_SSP2_TXD_0 208
315*4882a593Smuzhiyun #define BCM281XX_PIN_SSP2_TXD_1 209
316*4882a593Smuzhiyun #define BCM281XX_PIN_SSP3_CLK 210
317*4882a593Smuzhiyun #define BCM281XX_PIN_SSP3_FS 211
318*4882a593Smuzhiyun #define BCM281XX_PIN_SSP3_RXD 212
319*4882a593Smuzhiyun #define BCM281XX_PIN_SSP3_TXD 213
320*4882a593Smuzhiyun #define BCM281XX_PIN_SSP4_CLK 214
321*4882a593Smuzhiyun #define BCM281XX_PIN_SSP4_FS 215
322*4882a593Smuzhiyun #define BCM281XX_PIN_SSP4_RXD 216
323*4882a593Smuzhiyun #define BCM281XX_PIN_SSP4_TXD 217
324*4882a593Smuzhiyun #define BCM281XX_PIN_SSP5_CLK 218
325*4882a593Smuzhiyun #define BCM281XX_PIN_SSP5_FS 219
326*4882a593Smuzhiyun #define BCM281XX_PIN_SSP5_RXD 220
327*4882a593Smuzhiyun #define BCM281XX_PIN_SSP5_TXD 221
328*4882a593Smuzhiyun #define BCM281XX_PIN_SSP6_CLK 222
329*4882a593Smuzhiyun #define BCM281XX_PIN_SSP6_FS 223
330*4882a593Smuzhiyun #define BCM281XX_PIN_SSP6_RXD 224
331*4882a593Smuzhiyun #define BCM281XX_PIN_SSP6_TXD 225
332*4882a593Smuzhiyun #define BCM281XX_PIN_STAT_1 226
333*4882a593Smuzhiyun #define BCM281XX_PIN_STAT_2 227
334*4882a593Smuzhiyun #define BCM281XX_PIN_SYSCLKEN 228
335*4882a593Smuzhiyun #define BCM281XX_PIN_TRACECLK 229
336*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT00 230
337*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT01 231
338*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT02 232
339*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT03 233
340*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT04 234
341*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT05 235
342*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT06 236
343*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT07 237
344*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT08 238
345*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT09 239
346*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT10 240
347*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT11 241
348*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT12 242
349*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT13 243
350*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT14 244
351*4882a593Smuzhiyun #define BCM281XX_PIN_TRACEDT15 245
352*4882a593Smuzhiyun #define BCM281XX_PIN_TXDATA3G0 246
353*4882a593Smuzhiyun #define BCM281XX_PIN_TXPWRIND 247
354*4882a593Smuzhiyun #define BCM281XX_PIN_UARTB1_UCTS 248
355*4882a593Smuzhiyun #define BCM281XX_PIN_UARTB1_URTS 249
356*4882a593Smuzhiyun #define BCM281XX_PIN_UARTB1_URXD 250
357*4882a593Smuzhiyun #define BCM281XX_PIN_UARTB1_UTXD 251
358*4882a593Smuzhiyun #define BCM281XX_PIN_UARTB2_URXD 252
359*4882a593Smuzhiyun #define BCM281XX_PIN_UARTB2_UTXD 253
360*4882a593Smuzhiyun #define BCM281XX_PIN_UARTB3_UCTS 254
361*4882a593Smuzhiyun #define BCM281XX_PIN_UARTB3_URTS 255
362*4882a593Smuzhiyun #define BCM281XX_PIN_UARTB3_URXD 256
363*4882a593Smuzhiyun #define BCM281XX_PIN_UARTB3_UTXD 257
364*4882a593Smuzhiyun #define BCM281XX_PIN_UARTB4_UCTS 258
365*4882a593Smuzhiyun #define BCM281XX_PIN_UARTB4_URTS 259
366*4882a593Smuzhiyun #define BCM281XX_PIN_UARTB4_URXD 260
367*4882a593Smuzhiyun #define BCM281XX_PIN_UARTB4_UTXD 261
368*4882a593Smuzhiyun #define BCM281XX_PIN_VC_CAM1_SCL 262
369*4882a593Smuzhiyun #define BCM281XX_PIN_VC_CAM1_SDA 263
370*4882a593Smuzhiyun #define BCM281XX_PIN_VC_CAM2_SCL 264
371*4882a593Smuzhiyun #define BCM281XX_PIN_VC_CAM2_SDA 265
372*4882a593Smuzhiyun #define BCM281XX_PIN_VC_CAM3_SCL 266
373*4882a593Smuzhiyun #define BCM281XX_PIN_VC_CAM3_SDA 267
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun #define BCM281XX_PIN_DESC(a, b, c) \
376*4882a593Smuzhiyun { .number = a, .name = b, .drv_data = &c##_pin }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /*
379*4882a593Smuzhiyun * Pin description definition. The order here must be the same as defined in
380*4882a593Smuzhiyun * the PADCTRLREG block in the RDB, since the pin number is used as an index
381*4882a593Smuzhiyun * into this array.
382*4882a593Smuzhiyun */
383*4882a593Smuzhiyun static const struct pinctrl_pin_desc bcm281xx_pinctrl_pins[] = {
384*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_ADCSYNC, "adcsync", std),
385*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_BAT_RM, "bat_rm", std),
386*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_BSC1_SCL, "bsc1_scl", i2c),
387*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_BSC1_SDA, "bsc1_sda", i2c),
388*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_BSC2_SCL, "bsc2_scl", i2c),
389*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_BSC2_SDA, "bsc2_sda", i2c),
390*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_CLASSGPWR, "classgpwr", std),
391*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_CLK_CX8, "clk_cx8", std),
392*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_CLKOUT_0, "clkout_0", std),
393*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_CLKOUT_1, "clkout_1", std),
394*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_CLKOUT_2, "clkout_2", std),
395*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_CLKOUT_3, "clkout_3", std),
396*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_CLKREQ_IN_0, "clkreq_in_0", std),
397*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_CLKREQ_IN_1, "clkreq_in_1", std),
398*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_CWS_SYS_REQ1, "cws_sys_req1", std),
399*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_CWS_SYS_REQ2, "cws_sys_req2", std),
400*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_CWS_SYS_REQ3, "cws_sys_req3", std),
401*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_DIGMIC1_CLK, "digmic1_clk", std),
402*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_DIGMIC1_DQ, "digmic1_dq", std),
403*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_DIGMIC2_CLK, "digmic2_clk", std),
404*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_DIGMIC2_DQ, "digmic2_dq", std),
405*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPEN13, "gpen13", std),
406*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPEN14, "gpen14", std),
407*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPEN15, "gpen15", std),
408*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO00, "gpio00", std),
409*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO01, "gpio01", std),
410*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO02, "gpio02", std),
411*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO03, "gpio03", std),
412*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO04, "gpio04", std),
413*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO05, "gpio05", std),
414*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO06, "gpio06", std),
415*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO07, "gpio07", std),
416*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO08, "gpio08", std),
417*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO09, "gpio09", std),
418*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO10, "gpio10", std),
419*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO11, "gpio11", std),
420*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO12, "gpio12", std),
421*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO13, "gpio13", std),
422*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPIO14, "gpio14", std),
423*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPS_PABLANK, "gps_pablank", std),
424*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_GPS_TMARK, "gps_tmark", std),
425*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_HDMI_SCL, "hdmi_scl", hdmi),
426*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_HDMI_SDA, "hdmi_sda", hdmi),
427*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_IC_DM, "ic_dm", std),
428*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_IC_DP, "ic_dp", std),
429*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_KP_COL_IP_0, "kp_col_ip_0", std),
430*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_KP_COL_IP_1, "kp_col_ip_1", std),
431*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_KP_COL_IP_2, "kp_col_ip_2", std),
432*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_KP_COL_IP_3, "kp_col_ip_3", std),
433*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_KP_ROW_OP_0, "kp_row_op_0", std),
434*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_KP_ROW_OP_1, "kp_row_op_1", std),
435*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_KP_ROW_OP_2, "kp_row_op_2", std),
436*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_KP_ROW_OP_3, "kp_row_op_3", std),
437*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_B_0, "lcd_b_0", std),
438*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_B_1, "lcd_b_1", std),
439*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_B_2, "lcd_b_2", std),
440*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_B_3, "lcd_b_3", std),
441*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_B_4, "lcd_b_4", std),
442*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_B_5, "lcd_b_5", std),
443*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_B_6, "lcd_b_6", std),
444*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_B_7, "lcd_b_7", std),
445*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_G_0, "lcd_g_0", std),
446*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_G_1, "lcd_g_1", std),
447*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_G_2, "lcd_g_2", std),
448*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_G_3, "lcd_g_3", std),
449*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_G_4, "lcd_g_4", std),
450*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_G_5, "lcd_g_5", std),
451*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_G_6, "lcd_g_6", std),
452*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_G_7, "lcd_g_7", std),
453*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_HSYNC, "lcd_hsync", std),
454*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_OE, "lcd_oe", std),
455*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_PCLK, "lcd_pclk", std),
456*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_R_0, "lcd_r_0", std),
457*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_R_1, "lcd_r_1", std),
458*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_R_2, "lcd_r_2", std),
459*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_R_3, "lcd_r_3", std),
460*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_R_4, "lcd_r_4", std),
461*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_R_5, "lcd_r_5", std),
462*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_R_6, "lcd_r_6", std),
463*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_R_7, "lcd_r_7", std),
464*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_LCD_VSYNC, "lcd_vsync", std),
465*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MDMGPIO0, "mdmgpio0", std),
466*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MDMGPIO1, "mdmgpio1", std),
467*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MDMGPIO2, "mdmgpio2", std),
468*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MDMGPIO3, "mdmgpio3", std),
469*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MDMGPIO4, "mdmgpio4", std),
470*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MDMGPIO5, "mdmgpio5", std),
471*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MDMGPIO6, "mdmgpio6", std),
472*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MDMGPIO7, "mdmgpio7", std),
473*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MDMGPIO8, "mdmgpio8", std),
474*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_0, "mphi_data_0", std),
475*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_1, "mphi_data_1", std),
476*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_2, "mphi_data_2", std),
477*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_3, "mphi_data_3", std),
478*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_4, "mphi_data_4", std),
479*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_5, "mphi_data_5", std),
480*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_6, "mphi_data_6", std),
481*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_7, "mphi_data_7", std),
482*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_8, "mphi_data_8", std),
483*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_9, "mphi_data_9", std),
484*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_10, "mphi_data_10", std),
485*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_11, "mphi_data_11", std),
486*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_12, "mphi_data_12", std),
487*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_13, "mphi_data_13", std),
488*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_14, "mphi_data_14", std),
489*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_DATA_15, "mphi_data_15", std),
490*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_HA0, "mphi_ha0", std),
491*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_HAT0, "mphi_hat0", std),
492*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_HAT1, "mphi_hat1", std),
493*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_HCE0_N, "mphi_hce0_n", std),
494*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_HCE1_N, "mphi_hce1_n", std),
495*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_HRD_N, "mphi_hrd_n", std),
496*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_HWR_N, "mphi_hwr_n", std),
497*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_RUN0, "mphi_run0", std),
498*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MPHI_RUN1, "mphi_run1", std),
499*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MTX_SCAN_CLK, "mtx_scan_clk", std),
500*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_MTX_SCAN_DATA, "mtx_scan_data", std),
501*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_AD_0, "nand_ad_0", std),
502*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_AD_1, "nand_ad_1", std),
503*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_AD_2, "nand_ad_2", std),
504*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_AD_3, "nand_ad_3", std),
505*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_AD_4, "nand_ad_4", std),
506*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_AD_5, "nand_ad_5", std),
507*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_AD_6, "nand_ad_6", std),
508*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_AD_7, "nand_ad_7", std),
509*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_ALE, "nand_ale", std),
510*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_CEN_0, "nand_cen_0", std),
511*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_CEN_1, "nand_cen_1", std),
512*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_CLE, "nand_cle", std),
513*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_OEN, "nand_oen", std),
514*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_RDY_0, "nand_rdy_0", std),
515*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_RDY_1, "nand_rdy_1", std),
516*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_WEN, "nand_wen", std),
517*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_NAND_WP, "nand_wp", std),
518*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_PC1, "pc1", std),
519*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_PC2, "pc2", std),
520*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_PMU_INT, "pmu_int", std),
521*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_PMU_SCL, "pmu_scl", i2c),
522*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_PMU_SDA, "pmu_sda", i2c),
523*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RFST2G_MTSLOTEN3G, "rfst2g_mtsloten3g",
524*4882a593Smuzhiyun std),
525*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_0_RX_CTL, "rgmii_0_rx_ctl", std),
526*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_0_RXC, "rgmii_0_rxc", std),
527*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_0_RXD_0, "rgmii_0_rxd_0", std),
528*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_0_RXD_1, "rgmii_0_rxd_1", std),
529*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_0_RXD_2, "rgmii_0_rxd_2", std),
530*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_0_RXD_3, "rgmii_0_rxd_3", std),
531*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_0_TX_CTL, "rgmii_0_tx_ctl", std),
532*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_0_TXC, "rgmii_0_txc", std),
533*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_0_TXD_0, "rgmii_0_txd_0", std),
534*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_0_TXD_1, "rgmii_0_txd_1", std),
535*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_0_TXD_2, "rgmii_0_txd_2", std),
536*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_0_TXD_3, "rgmii_0_txd_3", std),
537*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_1_RX_CTL, "rgmii_1_rx_ctl", std),
538*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_1_RXC, "rgmii_1_rxc", std),
539*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_1_RXD_0, "rgmii_1_rxd_0", std),
540*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_1_RXD_1, "rgmii_1_rxd_1", std),
541*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_1_RXD_2, "rgmii_1_rxd_2", std),
542*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_1_RXD_3, "rgmii_1_rxd_3", std),
543*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_1_TX_CTL, "rgmii_1_tx_ctl", std),
544*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_1_TXC, "rgmii_1_txc", std),
545*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_1_TXD_0, "rgmii_1_txd_0", std),
546*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_1_TXD_1, "rgmii_1_txd_1", std),
547*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_1_TXD_2, "rgmii_1_txd_2", std),
548*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_1_TXD_3, "rgmii_1_txd_3", std),
549*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_GPIO_0, "rgmii_gpio_0", std),
550*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_GPIO_1, "rgmii_gpio_1", std),
551*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_GPIO_2, "rgmii_gpio_2", std),
552*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RGMII_GPIO_3, "rgmii_gpio_3", std),
553*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RTXDATA2G_TXDATA3G1,
554*4882a593Smuzhiyun "rtxdata2g_txdata3g1", std),
555*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RTXEN2G_TXDATA3G2, "rtxen2g_txdata3g2",
556*4882a593Smuzhiyun std),
557*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RXDATA3G0, "rxdata3g0", std),
558*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RXDATA3G1, "rxdata3g1", std),
559*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_RXDATA3G2, "rxdata3g2", std),
560*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SDIO1_CLK, "sdio1_clk", std),
561*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SDIO1_CMD, "sdio1_cmd", std),
562*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SDIO1_DATA_0, "sdio1_data_0", std),
563*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SDIO1_DATA_1, "sdio1_data_1", std),
564*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SDIO1_DATA_2, "sdio1_data_2", std),
565*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SDIO1_DATA_3, "sdio1_data_3", std),
566*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SDIO4_CLK, "sdio4_clk", std),
567*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SDIO4_CMD, "sdio4_cmd", std),
568*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SDIO4_DATA_0, "sdio4_data_0", std),
569*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SDIO4_DATA_1, "sdio4_data_1", std),
570*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SDIO4_DATA_2, "sdio4_data_2", std),
571*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SDIO4_DATA_3, "sdio4_data_3", std),
572*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SIM_CLK, "sim_clk", std),
573*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SIM_DATA, "sim_data", std),
574*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SIM_DET, "sim_det", std),
575*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SIM_RESETN, "sim_resetn", std),
576*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SIM2_CLK, "sim2_clk", std),
577*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SIM2_DATA, "sim2_data", std),
578*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SIM2_DET, "sim2_det", std),
579*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SIM2_RESETN, "sim2_resetn", std),
580*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SRI_C, "sri_c", std),
581*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SRI_D, "sri_d", std),
582*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SRI_E, "sri_e", std),
583*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP_EXTCLK, "ssp_extclk", std),
584*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP0_CLK, "ssp0_clk", std),
585*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP0_FS, "ssp0_fs", std),
586*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP0_RXD, "ssp0_rxd", std),
587*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP0_TXD, "ssp0_txd", std),
588*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP2_CLK, "ssp2_clk", std),
589*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP2_FS_0, "ssp2_fs_0", std),
590*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP2_FS_1, "ssp2_fs_1", std),
591*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP2_FS_2, "ssp2_fs_2", std),
592*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP2_FS_3, "ssp2_fs_3", std),
593*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP2_RXD_0, "ssp2_rxd_0", std),
594*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP2_RXD_1, "ssp2_rxd_1", std),
595*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP2_TXD_0, "ssp2_txd_0", std),
596*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP2_TXD_1, "ssp2_txd_1", std),
597*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP3_CLK, "ssp3_clk", std),
598*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP3_FS, "ssp3_fs", std),
599*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP3_RXD, "ssp3_rxd", std),
600*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP3_TXD, "ssp3_txd", std),
601*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP4_CLK, "ssp4_clk", std),
602*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP4_FS, "ssp4_fs", std),
603*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP4_RXD, "ssp4_rxd", std),
604*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP4_TXD, "ssp4_txd", std),
605*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP5_CLK, "ssp5_clk", std),
606*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP5_FS, "ssp5_fs", std),
607*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP5_RXD, "ssp5_rxd", std),
608*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP5_TXD, "ssp5_txd", std),
609*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP6_CLK, "ssp6_clk", std),
610*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP6_FS, "ssp6_fs", std),
611*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP6_RXD, "ssp6_rxd", std),
612*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SSP6_TXD, "ssp6_txd", std),
613*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_STAT_1, "stat_1", std),
614*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_STAT_2, "stat_2", std),
615*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_SYSCLKEN, "sysclken", std),
616*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACECLK, "traceclk", std),
617*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT00, "tracedt00", std),
618*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT01, "tracedt01", std),
619*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT02, "tracedt02", std),
620*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT03, "tracedt03", std),
621*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT04, "tracedt04", std),
622*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT05, "tracedt05", std),
623*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT06, "tracedt06", std),
624*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT07, "tracedt07", std),
625*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT08, "tracedt08", std),
626*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT09, "tracedt09", std),
627*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT10, "tracedt10", std),
628*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT11, "tracedt11", std),
629*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT12, "tracedt12", std),
630*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT13, "tracedt13", std),
631*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT14, "tracedt14", std),
632*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TRACEDT15, "tracedt15", std),
633*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TXDATA3G0, "txdata3g0", std),
634*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_TXPWRIND, "txpwrind", std),
635*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_UARTB1_UCTS, "uartb1_ucts", std),
636*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_UARTB1_URTS, "uartb1_urts", std),
637*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_UARTB1_URXD, "uartb1_urxd", std),
638*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_UARTB1_UTXD, "uartb1_utxd", std),
639*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_UARTB2_URXD, "uartb2_urxd", std),
640*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_UARTB2_UTXD, "uartb2_utxd", std),
641*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_UARTB3_UCTS, "uartb3_ucts", std),
642*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_UARTB3_URTS, "uartb3_urts", std),
643*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_UARTB3_URXD, "uartb3_urxd", std),
644*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_UARTB3_UTXD, "uartb3_utxd", std),
645*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_UARTB4_UCTS, "uartb4_ucts", std),
646*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_UARTB4_URTS, "uartb4_urts", std),
647*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_UARTB4_URXD, "uartb4_urxd", std),
648*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_UARTB4_UTXD, "uartb4_utxd", std),
649*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_VC_CAM1_SCL, "vc_cam1_scl", i2c),
650*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_VC_CAM1_SDA, "vc_cam1_sda", i2c),
651*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_VC_CAM2_SCL, "vc_cam2_scl", i2c),
652*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_VC_CAM2_SDA, "vc_cam2_sda", i2c),
653*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_VC_CAM3_SCL, "vc_cam3_scl", i2c),
654*4882a593Smuzhiyun BCM281XX_PIN_DESC(BCM281XX_PIN_VC_CAM3_SDA, "vc_cam3_sda", i2c),
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun static const char * const bcm281xx_alt_groups[] = {
658*4882a593Smuzhiyun "adcsync",
659*4882a593Smuzhiyun "bat_rm",
660*4882a593Smuzhiyun "bsc1_scl",
661*4882a593Smuzhiyun "bsc1_sda",
662*4882a593Smuzhiyun "bsc2_scl",
663*4882a593Smuzhiyun "bsc2_sda",
664*4882a593Smuzhiyun "classgpwr",
665*4882a593Smuzhiyun "clk_cx8",
666*4882a593Smuzhiyun "clkout_0",
667*4882a593Smuzhiyun "clkout_1",
668*4882a593Smuzhiyun "clkout_2",
669*4882a593Smuzhiyun "clkout_3",
670*4882a593Smuzhiyun "clkreq_in_0",
671*4882a593Smuzhiyun "clkreq_in_1",
672*4882a593Smuzhiyun "cws_sys_req1",
673*4882a593Smuzhiyun "cws_sys_req2",
674*4882a593Smuzhiyun "cws_sys_req3",
675*4882a593Smuzhiyun "digmic1_clk",
676*4882a593Smuzhiyun "digmic1_dq",
677*4882a593Smuzhiyun "digmic2_clk",
678*4882a593Smuzhiyun "digmic2_dq",
679*4882a593Smuzhiyun "gpen13",
680*4882a593Smuzhiyun "gpen14",
681*4882a593Smuzhiyun "gpen15",
682*4882a593Smuzhiyun "gpio00",
683*4882a593Smuzhiyun "gpio01",
684*4882a593Smuzhiyun "gpio02",
685*4882a593Smuzhiyun "gpio03",
686*4882a593Smuzhiyun "gpio04",
687*4882a593Smuzhiyun "gpio05",
688*4882a593Smuzhiyun "gpio06",
689*4882a593Smuzhiyun "gpio07",
690*4882a593Smuzhiyun "gpio08",
691*4882a593Smuzhiyun "gpio09",
692*4882a593Smuzhiyun "gpio10",
693*4882a593Smuzhiyun "gpio11",
694*4882a593Smuzhiyun "gpio12",
695*4882a593Smuzhiyun "gpio13",
696*4882a593Smuzhiyun "gpio14",
697*4882a593Smuzhiyun "gps_pablank",
698*4882a593Smuzhiyun "gps_tmark",
699*4882a593Smuzhiyun "hdmi_scl",
700*4882a593Smuzhiyun "hdmi_sda",
701*4882a593Smuzhiyun "ic_dm",
702*4882a593Smuzhiyun "ic_dp",
703*4882a593Smuzhiyun "kp_col_ip_0",
704*4882a593Smuzhiyun "kp_col_ip_1",
705*4882a593Smuzhiyun "kp_col_ip_2",
706*4882a593Smuzhiyun "kp_col_ip_3",
707*4882a593Smuzhiyun "kp_row_op_0",
708*4882a593Smuzhiyun "kp_row_op_1",
709*4882a593Smuzhiyun "kp_row_op_2",
710*4882a593Smuzhiyun "kp_row_op_3",
711*4882a593Smuzhiyun "lcd_b_0",
712*4882a593Smuzhiyun "lcd_b_1",
713*4882a593Smuzhiyun "lcd_b_2",
714*4882a593Smuzhiyun "lcd_b_3",
715*4882a593Smuzhiyun "lcd_b_4",
716*4882a593Smuzhiyun "lcd_b_5",
717*4882a593Smuzhiyun "lcd_b_6",
718*4882a593Smuzhiyun "lcd_b_7",
719*4882a593Smuzhiyun "lcd_g_0",
720*4882a593Smuzhiyun "lcd_g_1",
721*4882a593Smuzhiyun "lcd_g_2",
722*4882a593Smuzhiyun "lcd_g_3",
723*4882a593Smuzhiyun "lcd_g_4",
724*4882a593Smuzhiyun "lcd_g_5",
725*4882a593Smuzhiyun "lcd_g_6",
726*4882a593Smuzhiyun "lcd_g_7",
727*4882a593Smuzhiyun "lcd_hsync",
728*4882a593Smuzhiyun "lcd_oe",
729*4882a593Smuzhiyun "lcd_pclk",
730*4882a593Smuzhiyun "lcd_r_0",
731*4882a593Smuzhiyun "lcd_r_1",
732*4882a593Smuzhiyun "lcd_r_2",
733*4882a593Smuzhiyun "lcd_r_3",
734*4882a593Smuzhiyun "lcd_r_4",
735*4882a593Smuzhiyun "lcd_r_5",
736*4882a593Smuzhiyun "lcd_r_6",
737*4882a593Smuzhiyun "lcd_r_7",
738*4882a593Smuzhiyun "lcd_vsync",
739*4882a593Smuzhiyun "mdmgpio0",
740*4882a593Smuzhiyun "mdmgpio1",
741*4882a593Smuzhiyun "mdmgpio2",
742*4882a593Smuzhiyun "mdmgpio3",
743*4882a593Smuzhiyun "mdmgpio4",
744*4882a593Smuzhiyun "mdmgpio5",
745*4882a593Smuzhiyun "mdmgpio6",
746*4882a593Smuzhiyun "mdmgpio7",
747*4882a593Smuzhiyun "mdmgpio8",
748*4882a593Smuzhiyun "mphi_data_0",
749*4882a593Smuzhiyun "mphi_data_1",
750*4882a593Smuzhiyun "mphi_data_2",
751*4882a593Smuzhiyun "mphi_data_3",
752*4882a593Smuzhiyun "mphi_data_4",
753*4882a593Smuzhiyun "mphi_data_5",
754*4882a593Smuzhiyun "mphi_data_6",
755*4882a593Smuzhiyun "mphi_data_7",
756*4882a593Smuzhiyun "mphi_data_8",
757*4882a593Smuzhiyun "mphi_data_9",
758*4882a593Smuzhiyun "mphi_data_10",
759*4882a593Smuzhiyun "mphi_data_11",
760*4882a593Smuzhiyun "mphi_data_12",
761*4882a593Smuzhiyun "mphi_data_13",
762*4882a593Smuzhiyun "mphi_data_14",
763*4882a593Smuzhiyun "mphi_data_15",
764*4882a593Smuzhiyun "mphi_ha0",
765*4882a593Smuzhiyun "mphi_hat0",
766*4882a593Smuzhiyun "mphi_hat1",
767*4882a593Smuzhiyun "mphi_hce0_n",
768*4882a593Smuzhiyun "mphi_hce1_n",
769*4882a593Smuzhiyun "mphi_hrd_n",
770*4882a593Smuzhiyun "mphi_hwr_n",
771*4882a593Smuzhiyun "mphi_run0",
772*4882a593Smuzhiyun "mphi_run1",
773*4882a593Smuzhiyun "mtx_scan_clk",
774*4882a593Smuzhiyun "mtx_scan_data",
775*4882a593Smuzhiyun "nand_ad_0",
776*4882a593Smuzhiyun "nand_ad_1",
777*4882a593Smuzhiyun "nand_ad_2",
778*4882a593Smuzhiyun "nand_ad_3",
779*4882a593Smuzhiyun "nand_ad_4",
780*4882a593Smuzhiyun "nand_ad_5",
781*4882a593Smuzhiyun "nand_ad_6",
782*4882a593Smuzhiyun "nand_ad_7",
783*4882a593Smuzhiyun "nand_ale",
784*4882a593Smuzhiyun "nand_cen_0",
785*4882a593Smuzhiyun "nand_cen_1",
786*4882a593Smuzhiyun "nand_cle",
787*4882a593Smuzhiyun "nand_oen",
788*4882a593Smuzhiyun "nand_rdy_0",
789*4882a593Smuzhiyun "nand_rdy_1",
790*4882a593Smuzhiyun "nand_wen",
791*4882a593Smuzhiyun "nand_wp",
792*4882a593Smuzhiyun "pc1",
793*4882a593Smuzhiyun "pc2",
794*4882a593Smuzhiyun "pmu_int",
795*4882a593Smuzhiyun "pmu_scl",
796*4882a593Smuzhiyun "pmu_sda",
797*4882a593Smuzhiyun "rfst2g_mtsloten3g",
798*4882a593Smuzhiyun "rgmii_0_rx_ctl",
799*4882a593Smuzhiyun "rgmii_0_rxc",
800*4882a593Smuzhiyun "rgmii_0_rxd_0",
801*4882a593Smuzhiyun "rgmii_0_rxd_1",
802*4882a593Smuzhiyun "rgmii_0_rxd_2",
803*4882a593Smuzhiyun "rgmii_0_rxd_3",
804*4882a593Smuzhiyun "rgmii_0_tx_ctl",
805*4882a593Smuzhiyun "rgmii_0_txc",
806*4882a593Smuzhiyun "rgmii_0_txd_0",
807*4882a593Smuzhiyun "rgmii_0_txd_1",
808*4882a593Smuzhiyun "rgmii_0_txd_2",
809*4882a593Smuzhiyun "rgmii_0_txd_3",
810*4882a593Smuzhiyun "rgmii_1_rx_ctl",
811*4882a593Smuzhiyun "rgmii_1_rxc",
812*4882a593Smuzhiyun "rgmii_1_rxd_0",
813*4882a593Smuzhiyun "rgmii_1_rxd_1",
814*4882a593Smuzhiyun "rgmii_1_rxd_2",
815*4882a593Smuzhiyun "rgmii_1_rxd_3",
816*4882a593Smuzhiyun "rgmii_1_tx_ctl",
817*4882a593Smuzhiyun "rgmii_1_txc",
818*4882a593Smuzhiyun "rgmii_1_txd_0",
819*4882a593Smuzhiyun "rgmii_1_txd_1",
820*4882a593Smuzhiyun "rgmii_1_txd_2",
821*4882a593Smuzhiyun "rgmii_1_txd_3",
822*4882a593Smuzhiyun "rgmii_gpio_0",
823*4882a593Smuzhiyun "rgmii_gpio_1",
824*4882a593Smuzhiyun "rgmii_gpio_2",
825*4882a593Smuzhiyun "rgmii_gpio_3",
826*4882a593Smuzhiyun "rtxdata2g_txdata3g1",
827*4882a593Smuzhiyun "rtxen2g_txdata3g2",
828*4882a593Smuzhiyun "rxdata3g0",
829*4882a593Smuzhiyun "rxdata3g1",
830*4882a593Smuzhiyun "rxdata3g2",
831*4882a593Smuzhiyun "sdio1_clk",
832*4882a593Smuzhiyun "sdio1_cmd",
833*4882a593Smuzhiyun "sdio1_data_0",
834*4882a593Smuzhiyun "sdio1_data_1",
835*4882a593Smuzhiyun "sdio1_data_2",
836*4882a593Smuzhiyun "sdio1_data_3",
837*4882a593Smuzhiyun "sdio4_clk",
838*4882a593Smuzhiyun "sdio4_cmd",
839*4882a593Smuzhiyun "sdio4_data_0",
840*4882a593Smuzhiyun "sdio4_data_1",
841*4882a593Smuzhiyun "sdio4_data_2",
842*4882a593Smuzhiyun "sdio4_data_3",
843*4882a593Smuzhiyun "sim_clk",
844*4882a593Smuzhiyun "sim_data",
845*4882a593Smuzhiyun "sim_det",
846*4882a593Smuzhiyun "sim_resetn",
847*4882a593Smuzhiyun "sim2_clk",
848*4882a593Smuzhiyun "sim2_data",
849*4882a593Smuzhiyun "sim2_det",
850*4882a593Smuzhiyun "sim2_resetn",
851*4882a593Smuzhiyun "sri_c",
852*4882a593Smuzhiyun "sri_d",
853*4882a593Smuzhiyun "sri_e",
854*4882a593Smuzhiyun "ssp_extclk",
855*4882a593Smuzhiyun "ssp0_clk",
856*4882a593Smuzhiyun "ssp0_fs",
857*4882a593Smuzhiyun "ssp0_rxd",
858*4882a593Smuzhiyun "ssp0_txd",
859*4882a593Smuzhiyun "ssp2_clk",
860*4882a593Smuzhiyun "ssp2_fs_0",
861*4882a593Smuzhiyun "ssp2_fs_1",
862*4882a593Smuzhiyun "ssp2_fs_2",
863*4882a593Smuzhiyun "ssp2_fs_3",
864*4882a593Smuzhiyun "ssp2_rxd_0",
865*4882a593Smuzhiyun "ssp2_rxd_1",
866*4882a593Smuzhiyun "ssp2_txd_0",
867*4882a593Smuzhiyun "ssp2_txd_1",
868*4882a593Smuzhiyun "ssp3_clk",
869*4882a593Smuzhiyun "ssp3_fs",
870*4882a593Smuzhiyun "ssp3_rxd",
871*4882a593Smuzhiyun "ssp3_txd",
872*4882a593Smuzhiyun "ssp4_clk",
873*4882a593Smuzhiyun "ssp4_fs",
874*4882a593Smuzhiyun "ssp4_rxd",
875*4882a593Smuzhiyun "ssp4_txd",
876*4882a593Smuzhiyun "ssp5_clk",
877*4882a593Smuzhiyun "ssp5_fs",
878*4882a593Smuzhiyun "ssp5_rxd",
879*4882a593Smuzhiyun "ssp5_txd",
880*4882a593Smuzhiyun "ssp6_clk",
881*4882a593Smuzhiyun "ssp6_fs",
882*4882a593Smuzhiyun "ssp6_rxd",
883*4882a593Smuzhiyun "ssp6_txd",
884*4882a593Smuzhiyun "stat_1",
885*4882a593Smuzhiyun "stat_2",
886*4882a593Smuzhiyun "sysclken",
887*4882a593Smuzhiyun "traceclk",
888*4882a593Smuzhiyun "tracedt00",
889*4882a593Smuzhiyun "tracedt01",
890*4882a593Smuzhiyun "tracedt02",
891*4882a593Smuzhiyun "tracedt03",
892*4882a593Smuzhiyun "tracedt04",
893*4882a593Smuzhiyun "tracedt05",
894*4882a593Smuzhiyun "tracedt06",
895*4882a593Smuzhiyun "tracedt07",
896*4882a593Smuzhiyun "tracedt08",
897*4882a593Smuzhiyun "tracedt09",
898*4882a593Smuzhiyun "tracedt10",
899*4882a593Smuzhiyun "tracedt11",
900*4882a593Smuzhiyun "tracedt12",
901*4882a593Smuzhiyun "tracedt13",
902*4882a593Smuzhiyun "tracedt14",
903*4882a593Smuzhiyun "tracedt15",
904*4882a593Smuzhiyun "txdata3g0",
905*4882a593Smuzhiyun "txpwrind",
906*4882a593Smuzhiyun "uartb1_ucts",
907*4882a593Smuzhiyun "uartb1_urts",
908*4882a593Smuzhiyun "uartb1_urxd",
909*4882a593Smuzhiyun "uartb1_utxd",
910*4882a593Smuzhiyun "uartb2_urxd",
911*4882a593Smuzhiyun "uartb2_utxd",
912*4882a593Smuzhiyun "uartb3_ucts",
913*4882a593Smuzhiyun "uartb3_urts",
914*4882a593Smuzhiyun "uartb3_urxd",
915*4882a593Smuzhiyun "uartb3_utxd",
916*4882a593Smuzhiyun "uartb4_ucts",
917*4882a593Smuzhiyun "uartb4_urts",
918*4882a593Smuzhiyun "uartb4_urxd",
919*4882a593Smuzhiyun "uartb4_utxd",
920*4882a593Smuzhiyun "vc_cam1_scl",
921*4882a593Smuzhiyun "vc_cam1_sda",
922*4882a593Smuzhiyun "vc_cam2_scl",
923*4882a593Smuzhiyun "vc_cam2_sda",
924*4882a593Smuzhiyun "vc_cam3_scl",
925*4882a593Smuzhiyun "vc_cam3_sda",
926*4882a593Smuzhiyun };
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun /* Every pin can implement all ALT1-ALT4 functions */
929*4882a593Smuzhiyun #define BCM281XX_PIN_FUNCTION(fcn_name) \
930*4882a593Smuzhiyun { \
931*4882a593Smuzhiyun .name = #fcn_name, \
932*4882a593Smuzhiyun .groups = bcm281xx_alt_groups, \
933*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(bcm281xx_alt_groups), \
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun static const struct bcm281xx_pin_function bcm281xx_functions[] = {
937*4882a593Smuzhiyun BCM281XX_PIN_FUNCTION(alt1),
938*4882a593Smuzhiyun BCM281XX_PIN_FUNCTION(alt2),
939*4882a593Smuzhiyun BCM281XX_PIN_FUNCTION(alt3),
940*4882a593Smuzhiyun BCM281XX_PIN_FUNCTION(alt4),
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun static struct bcm281xx_pinctrl_data bcm281xx_pinctrl = {
944*4882a593Smuzhiyun .pins = bcm281xx_pinctrl_pins,
945*4882a593Smuzhiyun .npins = ARRAY_SIZE(bcm281xx_pinctrl_pins),
946*4882a593Smuzhiyun .functions = bcm281xx_functions,
947*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(bcm281xx_functions),
948*4882a593Smuzhiyun };
949*4882a593Smuzhiyun
pin_type_get(struct pinctrl_dev * pctldev,unsigned pin)950*4882a593Smuzhiyun static inline enum bcm281xx_pin_type pin_type_get(struct pinctrl_dev *pctldev,
951*4882a593Smuzhiyun unsigned pin)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun struct bcm281xx_pinctrl_data *pdata = pinctrl_dev_get_drvdata(pctldev);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun if (pin >= pdata->npins)
956*4882a593Smuzhiyun return BCM281XX_PIN_TYPE_UNKNOWN;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun return *(enum bcm281xx_pin_type *)(pdata->pins[pin].drv_data);
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun #define BCM281XX_PIN_SHIFT(type, param) \
962*4882a593Smuzhiyun (BCM281XX_ ## type ## _PIN_REG_ ## param ## _SHIFT)
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun #define BCM281XX_PIN_MASK(type, param) \
965*4882a593Smuzhiyun (BCM281XX_ ## type ## _PIN_REG_ ## param ## _MASK)
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /*
968*4882a593Smuzhiyun * This helper function is used to build up the value and mask used to write to
969*4882a593Smuzhiyun * a pin register, but does not actually write to the register.
970*4882a593Smuzhiyun */
bcm281xx_pin_update(u32 * reg_val,u32 * reg_mask,u32 param_val,u32 param_shift,u32 param_mask)971*4882a593Smuzhiyun static inline void bcm281xx_pin_update(u32 *reg_val, u32 *reg_mask,
972*4882a593Smuzhiyun u32 param_val, u32 param_shift,
973*4882a593Smuzhiyun u32 param_mask)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun *reg_val &= ~param_mask;
976*4882a593Smuzhiyun *reg_val |= (param_val << param_shift) & param_mask;
977*4882a593Smuzhiyun *reg_mask |= param_mask;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun static const struct regmap_config bcm281xx_pinctrl_regmap_config = {
981*4882a593Smuzhiyun .reg_bits = 32,
982*4882a593Smuzhiyun .reg_stride = 4,
983*4882a593Smuzhiyun .val_bits = 32,
984*4882a593Smuzhiyun .max_register = BCM281XX_PIN_VC_CAM3_SDA,
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun
bcm281xx_pinctrl_get_groups_count(struct pinctrl_dev * pctldev)987*4882a593Smuzhiyun static int bcm281xx_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun struct bcm281xx_pinctrl_data *pdata = pinctrl_dev_get_drvdata(pctldev);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun return pdata->npins;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
bcm281xx_pinctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned group)994*4882a593Smuzhiyun static const char *bcm281xx_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
995*4882a593Smuzhiyun unsigned group)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun struct bcm281xx_pinctrl_data *pdata = pinctrl_dev_get_drvdata(pctldev);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun return pdata->pins[group].name;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
bcm281xx_pinctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned group,const unsigned ** pins,unsigned * num_pins)1002*4882a593Smuzhiyun static int bcm281xx_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
1003*4882a593Smuzhiyun unsigned group,
1004*4882a593Smuzhiyun const unsigned **pins,
1005*4882a593Smuzhiyun unsigned *num_pins)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun struct bcm281xx_pinctrl_data *pdata = pinctrl_dev_get_drvdata(pctldev);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun *pins = &pdata->pins[group].number;
1010*4882a593Smuzhiyun *num_pins = 1;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun return 0;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
bcm281xx_pinctrl_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)1015*4882a593Smuzhiyun static void bcm281xx_pinctrl_pin_dbg_show(struct pinctrl_dev *pctldev,
1016*4882a593Smuzhiyun struct seq_file *s,
1017*4882a593Smuzhiyun unsigned offset)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun seq_printf(s, " %s", dev_name(pctldev->dev));
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun static const struct pinctrl_ops bcm281xx_pinctrl_ops = {
1023*4882a593Smuzhiyun .get_groups_count = bcm281xx_pinctrl_get_groups_count,
1024*4882a593Smuzhiyun .get_group_name = bcm281xx_pinctrl_get_group_name,
1025*4882a593Smuzhiyun .get_group_pins = bcm281xx_pinctrl_get_group_pins,
1026*4882a593Smuzhiyun .pin_dbg_show = bcm281xx_pinctrl_pin_dbg_show,
1027*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
1028*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
1029*4882a593Smuzhiyun };
1030*4882a593Smuzhiyun
bcm281xx_pinctrl_get_fcns_count(struct pinctrl_dev * pctldev)1031*4882a593Smuzhiyun static int bcm281xx_pinctrl_get_fcns_count(struct pinctrl_dev *pctldev)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun struct bcm281xx_pinctrl_data *pdata = pinctrl_dev_get_drvdata(pctldev);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun return pdata->nfunctions;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
bcm281xx_pinctrl_get_fcn_name(struct pinctrl_dev * pctldev,unsigned function)1038*4882a593Smuzhiyun static const char *bcm281xx_pinctrl_get_fcn_name(struct pinctrl_dev *pctldev,
1039*4882a593Smuzhiyun unsigned function)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun struct bcm281xx_pinctrl_data *pdata = pinctrl_dev_get_drvdata(pctldev);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun return pdata->functions[function].name;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
bcm281xx_pinctrl_get_fcn_groups(struct pinctrl_dev * pctldev,unsigned function,const char * const ** groups,unsigned * const num_groups)1046*4882a593Smuzhiyun static int bcm281xx_pinctrl_get_fcn_groups(struct pinctrl_dev *pctldev,
1047*4882a593Smuzhiyun unsigned function,
1048*4882a593Smuzhiyun const char * const **groups,
1049*4882a593Smuzhiyun unsigned * const num_groups)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun struct bcm281xx_pinctrl_data *pdata = pinctrl_dev_get_drvdata(pctldev);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun *groups = pdata->functions[function].groups;
1054*4882a593Smuzhiyun *num_groups = pdata->functions[function].ngroups;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun return 0;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
bcm281xx_pinmux_set(struct pinctrl_dev * pctldev,unsigned function,unsigned group)1059*4882a593Smuzhiyun static int bcm281xx_pinmux_set(struct pinctrl_dev *pctldev,
1060*4882a593Smuzhiyun unsigned function,
1061*4882a593Smuzhiyun unsigned group)
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun struct bcm281xx_pinctrl_data *pdata = pinctrl_dev_get_drvdata(pctldev);
1064*4882a593Smuzhiyun const struct bcm281xx_pin_function *f = &pdata->functions[function];
1065*4882a593Smuzhiyun u32 offset = 4 * pdata->pins[group].number;
1066*4882a593Smuzhiyun int rc = 0;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun dev_dbg(pctldev->dev,
1069*4882a593Smuzhiyun "%s(): Enable function %s (%d) of pin %s (%d) @offset 0x%x.\n",
1070*4882a593Smuzhiyun __func__, f->name, function, pdata->pins[group].name,
1071*4882a593Smuzhiyun pdata->pins[group].number, offset);
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun rc = regmap_update_bits(pdata->regmap, offset,
1074*4882a593Smuzhiyun BCM281XX_PIN_REG_F_SEL_MASK,
1075*4882a593Smuzhiyun function << BCM281XX_PIN_REG_F_SEL_SHIFT);
1076*4882a593Smuzhiyun if (rc)
1077*4882a593Smuzhiyun dev_err(pctldev->dev,
1078*4882a593Smuzhiyun "Error updating register for pin %s (%d).\n",
1079*4882a593Smuzhiyun pdata->pins[group].name, pdata->pins[group].number);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun return rc;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun static const struct pinmux_ops bcm281xx_pinctrl_pinmux_ops = {
1085*4882a593Smuzhiyun .get_functions_count = bcm281xx_pinctrl_get_fcns_count,
1086*4882a593Smuzhiyun .get_function_name = bcm281xx_pinctrl_get_fcn_name,
1087*4882a593Smuzhiyun .get_function_groups = bcm281xx_pinctrl_get_fcn_groups,
1088*4882a593Smuzhiyun .set_mux = bcm281xx_pinmux_set,
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun
bcm281xx_pinctrl_pin_config_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * config)1091*4882a593Smuzhiyun static int bcm281xx_pinctrl_pin_config_get(struct pinctrl_dev *pctldev,
1092*4882a593Smuzhiyun unsigned pin,
1093*4882a593Smuzhiyun unsigned long *config)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun return -ENOTSUPP;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /* Goes through the configs and update register val/mask */
bcm281xx_std_pin_update(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs,u32 * val,u32 * mask)1100*4882a593Smuzhiyun static int bcm281xx_std_pin_update(struct pinctrl_dev *pctldev,
1101*4882a593Smuzhiyun unsigned pin,
1102*4882a593Smuzhiyun unsigned long *configs,
1103*4882a593Smuzhiyun unsigned num_configs,
1104*4882a593Smuzhiyun u32 *val,
1105*4882a593Smuzhiyun u32 *mask)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun struct bcm281xx_pinctrl_data *pdata = pinctrl_dev_get_drvdata(pctldev);
1108*4882a593Smuzhiyun int i;
1109*4882a593Smuzhiyun enum pin_config_param param;
1110*4882a593Smuzhiyun u32 arg;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
1113*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
1114*4882a593Smuzhiyun arg = pinconf_to_config_argument(configs[i]);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun switch (param) {
1117*4882a593Smuzhiyun case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
1118*4882a593Smuzhiyun arg = (arg >= 1 ? 1 : 0);
1119*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, arg,
1120*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(STD, HYST),
1121*4882a593Smuzhiyun BCM281XX_PIN_MASK(STD, HYST));
1122*4882a593Smuzhiyun break;
1123*4882a593Smuzhiyun /*
1124*4882a593Smuzhiyun * The pin bias can only be one of pull-up, pull-down, or
1125*4882a593Smuzhiyun * disable. The user does not need to specify a value for the
1126*4882a593Smuzhiyun * property, and the default value from pinconf-generic is
1127*4882a593Smuzhiyun * ignored.
1128*4882a593Smuzhiyun */
1129*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
1130*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, 0,
1131*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(STD, PULL_UP),
1132*4882a593Smuzhiyun BCM281XX_PIN_MASK(STD, PULL_UP));
1133*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, 0,
1134*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(STD, PULL_DN),
1135*4882a593Smuzhiyun BCM281XX_PIN_MASK(STD, PULL_DN));
1136*4882a593Smuzhiyun break;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
1139*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, 1,
1140*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(STD, PULL_UP),
1141*4882a593Smuzhiyun BCM281XX_PIN_MASK(STD, PULL_UP));
1142*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, 0,
1143*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(STD, PULL_DN),
1144*4882a593Smuzhiyun BCM281XX_PIN_MASK(STD, PULL_DN));
1145*4882a593Smuzhiyun break;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
1148*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, 0,
1149*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(STD, PULL_UP),
1150*4882a593Smuzhiyun BCM281XX_PIN_MASK(STD, PULL_UP));
1151*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, 1,
1152*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(STD, PULL_DN),
1153*4882a593Smuzhiyun BCM281XX_PIN_MASK(STD, PULL_DN));
1154*4882a593Smuzhiyun break;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun case PIN_CONFIG_SLEW_RATE:
1157*4882a593Smuzhiyun arg = (arg >= 1 ? 1 : 0);
1158*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, arg,
1159*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(STD, SLEW),
1160*4882a593Smuzhiyun BCM281XX_PIN_MASK(STD, SLEW));
1161*4882a593Smuzhiyun break;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun case PIN_CONFIG_INPUT_ENABLE:
1164*4882a593Smuzhiyun /* inversed since register is for input _disable_ */
1165*4882a593Smuzhiyun arg = (arg >= 1 ? 0 : 1);
1166*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, arg,
1167*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(STD, INPUT_DIS),
1168*4882a593Smuzhiyun BCM281XX_PIN_MASK(STD, INPUT_DIS));
1169*4882a593Smuzhiyun break;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
1172*4882a593Smuzhiyun /* Valid range is 2-16 mA, even numbers only */
1173*4882a593Smuzhiyun if ((arg < 2) || (arg > 16) || (arg % 2)) {
1174*4882a593Smuzhiyun dev_err(pctldev->dev,
1175*4882a593Smuzhiyun "Invalid Drive Strength value (%d) for "
1176*4882a593Smuzhiyun "pin %s (%d). Valid values are "
1177*4882a593Smuzhiyun "(2..16) mA, even numbers only.\n",
1178*4882a593Smuzhiyun arg, pdata->pins[pin].name, pin);
1179*4882a593Smuzhiyun return -EINVAL;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, (arg/2)-1,
1182*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(STD, DRV_STR),
1183*4882a593Smuzhiyun BCM281XX_PIN_MASK(STD, DRV_STR));
1184*4882a593Smuzhiyun break;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun default:
1187*4882a593Smuzhiyun dev_err(pctldev->dev,
1188*4882a593Smuzhiyun "Unrecognized pin config %d for pin %s (%d).\n",
1189*4882a593Smuzhiyun param, pdata->pins[pin].name, pin);
1190*4882a593Smuzhiyun return -EINVAL;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun } /* switch config */
1193*4882a593Smuzhiyun } /* for each config */
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun return 0;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /*
1199*4882a593Smuzhiyun * The pull-up strength for an I2C pin is represented by bits 4-6 in the
1200*4882a593Smuzhiyun * register with the following mapping:
1201*4882a593Smuzhiyun * 0b000: No pull-up
1202*4882a593Smuzhiyun * 0b001: 1200 Ohm
1203*4882a593Smuzhiyun * 0b010: 1800 Ohm
1204*4882a593Smuzhiyun * 0b011: 720 Ohm
1205*4882a593Smuzhiyun * 0b100: 2700 Ohm
1206*4882a593Smuzhiyun * 0b101: 831 Ohm
1207*4882a593Smuzhiyun * 0b110: 1080 Ohm
1208*4882a593Smuzhiyun * 0b111: 568 Ohm
1209*4882a593Smuzhiyun * This array maps pull-up strength in Ohms to register values (1+index).
1210*4882a593Smuzhiyun */
1211*4882a593Smuzhiyun static const u16 bcm281xx_pullup_map[] = {
1212*4882a593Smuzhiyun 1200, 1800, 720, 2700, 831, 1080, 568
1213*4882a593Smuzhiyun };
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /* Goes through the configs and update register val/mask */
bcm281xx_i2c_pin_update(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs,u32 * val,u32 * mask)1216*4882a593Smuzhiyun static int bcm281xx_i2c_pin_update(struct pinctrl_dev *pctldev,
1217*4882a593Smuzhiyun unsigned pin,
1218*4882a593Smuzhiyun unsigned long *configs,
1219*4882a593Smuzhiyun unsigned num_configs,
1220*4882a593Smuzhiyun u32 *val,
1221*4882a593Smuzhiyun u32 *mask)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun struct bcm281xx_pinctrl_data *pdata = pinctrl_dev_get_drvdata(pctldev);
1224*4882a593Smuzhiyun int i, j;
1225*4882a593Smuzhiyun enum pin_config_param param;
1226*4882a593Smuzhiyun u32 arg;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
1229*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
1230*4882a593Smuzhiyun arg = pinconf_to_config_argument(configs[i]);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun switch (param) {
1233*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
1234*4882a593Smuzhiyun for (j = 0; j < ARRAY_SIZE(bcm281xx_pullup_map); j++)
1235*4882a593Smuzhiyun if (bcm281xx_pullup_map[j] == arg)
1236*4882a593Smuzhiyun break;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun if (j == ARRAY_SIZE(bcm281xx_pullup_map)) {
1239*4882a593Smuzhiyun dev_err(pctldev->dev,
1240*4882a593Smuzhiyun "Invalid pull-up value (%d) for pin %s "
1241*4882a593Smuzhiyun "(%d). Valid values are 568, 720, 831, "
1242*4882a593Smuzhiyun "1080, 1200, 1800, 2700 Ohms.\n",
1243*4882a593Smuzhiyun arg, pdata->pins[pin].name, pin);
1244*4882a593Smuzhiyun return -EINVAL;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, j+1,
1248*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(I2C, PULL_UP_STR),
1249*4882a593Smuzhiyun BCM281XX_PIN_MASK(I2C, PULL_UP_STR));
1250*4882a593Smuzhiyun break;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
1253*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, 0,
1254*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(I2C, PULL_UP_STR),
1255*4882a593Smuzhiyun BCM281XX_PIN_MASK(I2C, PULL_UP_STR));
1256*4882a593Smuzhiyun break;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun case PIN_CONFIG_SLEW_RATE:
1259*4882a593Smuzhiyun arg = (arg >= 1 ? 1 : 0);
1260*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, arg,
1261*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(I2C, SLEW),
1262*4882a593Smuzhiyun BCM281XX_PIN_MASK(I2C, SLEW));
1263*4882a593Smuzhiyun break;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun case PIN_CONFIG_INPUT_ENABLE:
1266*4882a593Smuzhiyun /* inversed since register is for input _disable_ */
1267*4882a593Smuzhiyun arg = (arg >= 1 ? 0 : 1);
1268*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, arg,
1269*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(I2C, INPUT_DIS),
1270*4882a593Smuzhiyun BCM281XX_PIN_MASK(I2C, INPUT_DIS));
1271*4882a593Smuzhiyun break;
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun default:
1274*4882a593Smuzhiyun dev_err(pctldev->dev,
1275*4882a593Smuzhiyun "Unrecognized pin config %d for pin %s (%d).\n",
1276*4882a593Smuzhiyun param, pdata->pins[pin].name, pin);
1277*4882a593Smuzhiyun return -EINVAL;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun } /* switch config */
1280*4882a593Smuzhiyun } /* for each config */
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun return 0;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun /* Goes through the configs and update register val/mask */
bcm281xx_hdmi_pin_update(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs,u32 * val,u32 * mask)1286*4882a593Smuzhiyun static int bcm281xx_hdmi_pin_update(struct pinctrl_dev *pctldev,
1287*4882a593Smuzhiyun unsigned pin,
1288*4882a593Smuzhiyun unsigned long *configs,
1289*4882a593Smuzhiyun unsigned num_configs,
1290*4882a593Smuzhiyun u32 *val,
1291*4882a593Smuzhiyun u32 *mask)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun struct bcm281xx_pinctrl_data *pdata = pinctrl_dev_get_drvdata(pctldev);
1294*4882a593Smuzhiyun int i;
1295*4882a593Smuzhiyun enum pin_config_param param;
1296*4882a593Smuzhiyun u32 arg;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
1299*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
1300*4882a593Smuzhiyun arg = pinconf_to_config_argument(configs[i]);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun switch (param) {
1303*4882a593Smuzhiyun case PIN_CONFIG_SLEW_RATE:
1304*4882a593Smuzhiyun arg = (arg >= 1 ? 1 : 0);
1305*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, arg,
1306*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(HDMI, MODE),
1307*4882a593Smuzhiyun BCM281XX_PIN_MASK(HDMI, MODE));
1308*4882a593Smuzhiyun break;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun case PIN_CONFIG_INPUT_ENABLE:
1311*4882a593Smuzhiyun /* inversed since register is for input _disable_ */
1312*4882a593Smuzhiyun arg = (arg >= 1 ? 0 : 1);
1313*4882a593Smuzhiyun bcm281xx_pin_update(val, mask, arg,
1314*4882a593Smuzhiyun BCM281XX_PIN_SHIFT(HDMI, INPUT_DIS),
1315*4882a593Smuzhiyun BCM281XX_PIN_MASK(HDMI, INPUT_DIS));
1316*4882a593Smuzhiyun break;
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun default:
1319*4882a593Smuzhiyun dev_err(pctldev->dev,
1320*4882a593Smuzhiyun "Unrecognized pin config %d for pin %s (%d).\n",
1321*4882a593Smuzhiyun param, pdata->pins[pin].name, pin);
1322*4882a593Smuzhiyun return -EINVAL;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun } /* switch config */
1325*4882a593Smuzhiyun } /* for each config */
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun return 0;
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun
bcm281xx_pinctrl_pin_config_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)1330*4882a593Smuzhiyun static int bcm281xx_pinctrl_pin_config_set(struct pinctrl_dev *pctldev,
1331*4882a593Smuzhiyun unsigned pin,
1332*4882a593Smuzhiyun unsigned long *configs,
1333*4882a593Smuzhiyun unsigned num_configs)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun struct bcm281xx_pinctrl_data *pdata = pinctrl_dev_get_drvdata(pctldev);
1336*4882a593Smuzhiyun enum bcm281xx_pin_type pin_type;
1337*4882a593Smuzhiyun u32 offset = 4 * pin;
1338*4882a593Smuzhiyun u32 cfg_val, cfg_mask;
1339*4882a593Smuzhiyun int rc;
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun cfg_val = 0;
1342*4882a593Smuzhiyun cfg_mask = 0;
1343*4882a593Smuzhiyun pin_type = pin_type_get(pctldev, pin);
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun /* Different pins have different configuration options */
1346*4882a593Smuzhiyun switch (pin_type) {
1347*4882a593Smuzhiyun case BCM281XX_PIN_TYPE_STD:
1348*4882a593Smuzhiyun rc = bcm281xx_std_pin_update(pctldev, pin, configs,
1349*4882a593Smuzhiyun num_configs, &cfg_val, &cfg_mask);
1350*4882a593Smuzhiyun break;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun case BCM281XX_PIN_TYPE_I2C:
1353*4882a593Smuzhiyun rc = bcm281xx_i2c_pin_update(pctldev, pin, configs,
1354*4882a593Smuzhiyun num_configs, &cfg_val, &cfg_mask);
1355*4882a593Smuzhiyun break;
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun case BCM281XX_PIN_TYPE_HDMI:
1358*4882a593Smuzhiyun rc = bcm281xx_hdmi_pin_update(pctldev, pin, configs,
1359*4882a593Smuzhiyun num_configs, &cfg_val, &cfg_mask);
1360*4882a593Smuzhiyun break;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun default:
1363*4882a593Smuzhiyun dev_err(pctldev->dev, "Unknown pin type for pin %s (%d).\n",
1364*4882a593Smuzhiyun pdata->pins[pin].name, pin);
1365*4882a593Smuzhiyun return -EINVAL;
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun } /* switch pin type */
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun if (rc)
1370*4882a593Smuzhiyun return rc;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun dev_dbg(pctldev->dev,
1373*4882a593Smuzhiyun "%s(): Set pin %s (%d) with config 0x%x, mask 0x%x\n",
1374*4882a593Smuzhiyun __func__, pdata->pins[pin].name, pin, cfg_val, cfg_mask);
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun rc = regmap_update_bits(pdata->regmap, offset, cfg_mask, cfg_val);
1377*4882a593Smuzhiyun if (rc) {
1378*4882a593Smuzhiyun dev_err(pctldev->dev,
1379*4882a593Smuzhiyun "Error updating register for pin %s (%d).\n",
1380*4882a593Smuzhiyun pdata->pins[pin].name, pin);
1381*4882a593Smuzhiyun return rc;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun return 0;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun static const struct pinconf_ops bcm281xx_pinctrl_pinconf_ops = {
1388*4882a593Smuzhiyun .pin_config_get = bcm281xx_pinctrl_pin_config_get,
1389*4882a593Smuzhiyun .pin_config_set = bcm281xx_pinctrl_pin_config_set,
1390*4882a593Smuzhiyun };
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun static struct pinctrl_desc bcm281xx_pinctrl_desc = {
1393*4882a593Smuzhiyun /* name, pins, npins members initialized in probe function */
1394*4882a593Smuzhiyun .pctlops = &bcm281xx_pinctrl_ops,
1395*4882a593Smuzhiyun .pmxops = &bcm281xx_pinctrl_pinmux_ops,
1396*4882a593Smuzhiyun .confops = &bcm281xx_pinctrl_pinconf_ops,
1397*4882a593Smuzhiyun .owner = THIS_MODULE,
1398*4882a593Smuzhiyun };
1399*4882a593Smuzhiyun
bcm281xx_pinctrl_probe(struct platform_device * pdev)1400*4882a593Smuzhiyun static int __init bcm281xx_pinctrl_probe(struct platform_device *pdev)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun struct bcm281xx_pinctrl_data *pdata = &bcm281xx_pinctrl;
1403*4882a593Smuzhiyun struct pinctrl_dev *pctl;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun /* So far We can assume there is only 1 bank of registers */
1406*4882a593Smuzhiyun pdata->reg_base = devm_platform_ioremap_resource(pdev, 0);
1407*4882a593Smuzhiyun if (IS_ERR(pdata->reg_base)) {
1408*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to ioremap MEM resource\n");
1409*4882a593Smuzhiyun return PTR_ERR(pdata->reg_base);
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun /* Initialize the dynamic part of pinctrl_desc */
1413*4882a593Smuzhiyun pdata->regmap = devm_regmap_init_mmio(&pdev->dev, pdata->reg_base,
1414*4882a593Smuzhiyun &bcm281xx_pinctrl_regmap_config);
1415*4882a593Smuzhiyun if (IS_ERR(pdata->regmap)) {
1416*4882a593Smuzhiyun dev_err(&pdev->dev, "Regmap MMIO init failed.\n");
1417*4882a593Smuzhiyun return -ENODEV;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun bcm281xx_pinctrl_desc.name = dev_name(&pdev->dev);
1421*4882a593Smuzhiyun bcm281xx_pinctrl_desc.pins = bcm281xx_pinctrl.pins;
1422*4882a593Smuzhiyun bcm281xx_pinctrl_desc.npins = bcm281xx_pinctrl.npins;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun pctl = devm_pinctrl_register(&pdev->dev, &bcm281xx_pinctrl_desc, pdata);
1425*4882a593Smuzhiyun if (IS_ERR(pctl)) {
1426*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to register pinctrl\n");
1427*4882a593Smuzhiyun return PTR_ERR(pctl);
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun platform_set_drvdata(pdev, pdata);
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun return 0;
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun static const struct of_device_id bcm281xx_pinctrl_of_match[] = {
1436*4882a593Smuzhiyun { .compatible = "brcm,bcm11351-pinctrl", },
1437*4882a593Smuzhiyun { },
1438*4882a593Smuzhiyun };
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun static struct platform_driver bcm281xx_pinctrl_driver = {
1441*4882a593Smuzhiyun .driver = {
1442*4882a593Smuzhiyun .name = "bcm281xx-pinctrl",
1443*4882a593Smuzhiyun .of_match_table = bcm281xx_pinctrl_of_match,
1444*4882a593Smuzhiyun },
1445*4882a593Smuzhiyun };
1446*4882a593Smuzhiyun builtin_platform_driver_probe(bcm281xx_pinctrl_driver, bcm281xx_pinctrl_probe);
1447