1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 IBM Corp.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #include <linux/bitops.h>
6*4882a593Smuzhiyun #include <linux/init.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
10*4882a593Smuzhiyun #include <linux/mutex.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
14*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
17*4882a593Smuzhiyun #include <linux/string.h>
18*4882a593Smuzhiyun #include <linux/types.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "../core.h"
21*4882a593Smuzhiyun #include "../pinctrl-utils.h"
22*4882a593Smuzhiyun #include "pinctrl-aspeed.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Wrap some of the common macros for clarity */
25*4882a593Smuzhiyun #define SIG_EXPR_DECL_SINGLE(sig, func, ...) \
26*4882a593Smuzhiyun SIG_EXPR_DECL(sig, func, func, __VA_ARGS__)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define SIG_EXPR_LIST_DECL_SINGLE SIG_EXPR_LIST_DECL_SESG
29*4882a593Smuzhiyun #define SIG_EXPR_LIST_DECL_DUAL SIG_EXPR_LIST_DECL_DESG
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /*
32*4882a593Smuzhiyun * The "Multi-function Pins Mapping and Control" table in the SoC datasheet
33*4882a593Smuzhiyun * references registers by the device/offset mnemonic. The register macros
34*4882a593Smuzhiyun * below are named the same way to ease transcription and verification (as
35*4882a593Smuzhiyun * opposed to naming them e.g. PINMUX_CTRL_[0-9]). Further, signal expressions
36*4882a593Smuzhiyun * reference registers beyond those dedicated to pinmux, such as the system
37*4882a593Smuzhiyun * reset control and MAC clock configuration registers. The AST2500 goes a step
38*4882a593Smuzhiyun * further and references registers in the graphics IP block.
39*4882a593Smuzhiyun */
40*4882a593Smuzhiyun #define SCU2C 0x2C /* Misc. Control Register */
41*4882a593Smuzhiyun #define SCU3C 0x3C /* System Reset Control/Status Register */
42*4882a593Smuzhiyun #define SCU48 0x48 /* MAC Interface Clock Delay Setting */
43*4882a593Smuzhiyun #define HW_STRAP1 0x70 /* AST2400 strapping is 33 bits, is split */
44*4882a593Smuzhiyun #define HW_REVISION_ID 0x7C /* Silicon revision ID register */
45*4882a593Smuzhiyun #define SCU80 0x80 /* Multi-function Pin Control #1 */
46*4882a593Smuzhiyun #define SCU84 0x84 /* Multi-function Pin Control #2 */
47*4882a593Smuzhiyun #define SCU88 0x88 /* Multi-function Pin Control #3 */
48*4882a593Smuzhiyun #define SCU8C 0x8C /* Multi-function Pin Control #4 */
49*4882a593Smuzhiyun #define SCU90 0x90 /* Multi-function Pin Control #5 */
50*4882a593Smuzhiyun #define SCU94 0x94 /* Multi-function Pin Control #6 */
51*4882a593Smuzhiyun #define SCUA0 0xA0 /* Multi-function Pin Control #7 */
52*4882a593Smuzhiyun #define SCUA4 0xA4 /* Multi-function Pin Control #8 */
53*4882a593Smuzhiyun #define SCUA8 0xA8 /* Multi-function Pin Control #9 */
54*4882a593Smuzhiyun #define SCUAC 0xAC /* Multi-function Pin Control #10 */
55*4882a593Smuzhiyun #define HW_STRAP2 0xD0 /* Strapping */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define ASPEED_G5_NR_PINS 236
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define COND1 { ASPEED_IP_SCU, SCU90, BIT(6), 0, 0 }
60*4882a593Smuzhiyun #define COND2 { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 0, 0 }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* LHCR0 is offset from the end of the H8S/2168-compatible registers */
63*4882a593Smuzhiyun #define LHCR0 0x20
64*4882a593Smuzhiyun #define GFX064 0x64
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define B14 0
67*4882a593Smuzhiyun SSSF_PIN_DECL(B14, GPIOA0, MAC1LINK, SIG_DESC_SET(SCU80, 0));
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define D14 1
70*4882a593Smuzhiyun SSSF_PIN_DECL(D14, GPIOA1, MAC2LINK, SIG_DESC_SET(SCU80, 1));
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define D13 2
73*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D13, SPI1CS1, SPI1CS1, SIG_DESC_SET(SCU80, 15));
74*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D13, TIMER3, TIMER3, SIG_DESC_SET(SCU80, 2));
75*4882a593Smuzhiyun PIN_DECL_2(D13, GPIOA2, SPI1CS1, TIMER3);
76*4882a593Smuzhiyun FUNC_GROUP_DECL(SPI1CS1, D13);
77*4882a593Smuzhiyun FUNC_GROUP_DECL(TIMER3, D13);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define E13 3
80*4882a593Smuzhiyun SSSF_PIN_DECL(E13, GPIOA3, TIMER4, SIG_DESC_SET(SCU80, 3));
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define I2C9_DESC SIG_DESC_SET(SCU90, 22)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define C14 4
85*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C14, SCL9, I2C9, I2C9_DESC, COND1);
86*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C14, TIMER5, TIMER5, SIG_DESC_SET(SCU80, 4), COND1);
87*4882a593Smuzhiyun PIN_DECL_2(C14, GPIOA4, SCL9, TIMER5);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun FUNC_GROUP_DECL(TIMER5, C14);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define A13 5
92*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A13, SDA9, I2C9, I2C9_DESC, COND1);
93*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A13, TIMER6, TIMER6, SIG_DESC_SET(SCU80, 5), COND1);
94*4882a593Smuzhiyun PIN_DECL_2(A13, GPIOA5, SDA9, TIMER6);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun FUNC_GROUP_DECL(TIMER6, A13);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun FUNC_GROUP_DECL(I2C9, C14, A13);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define MDIO2_DESC SIG_DESC_SET(SCU90, 2)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define C13 6
103*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C13, MDC2, MDIO2, MDIO2_DESC, COND1);
104*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C13, TIMER7, TIMER7, SIG_DESC_SET(SCU80, 6), COND1);
105*4882a593Smuzhiyun PIN_DECL_2(C13, GPIOA6, MDC2, TIMER7);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun FUNC_GROUP_DECL(TIMER7, C13);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define B13 7
110*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B13, MDIO2, MDIO2, MDIO2_DESC, COND1);
111*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B13, TIMER8, TIMER8, SIG_DESC_SET(SCU80, 7), COND1);
112*4882a593Smuzhiyun PIN_DECL_2(B13, GPIOA7, MDIO2, TIMER8);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun FUNC_GROUP_DECL(TIMER8, B13);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun FUNC_GROUP_DECL(MDIO2, C13, B13);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define K19 8
119*4882a593Smuzhiyun GPIO_PIN_DECL(K19, GPIOB0);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #define L19 9
122*4882a593Smuzhiyun GPIO_PIN_DECL(L19, GPIOB1);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define L18 10
125*4882a593Smuzhiyun GPIO_PIN_DECL(L18, GPIOB2);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define K18 11
128*4882a593Smuzhiyun GPIO_PIN_DECL(K18, GPIOB3);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define J20 12
131*4882a593Smuzhiyun SSSF_PIN_DECL(J20, GPIOB4, USBCKI, SIG_DESC_SET(HW_STRAP1, 23));
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun #define H21 13
134*4882a593Smuzhiyun #define H21_DESC SIG_DESC_SET(SCU80, 13)
135*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(H21, LPCPD, LPCPD, H21_DESC);
136*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(H21, LPCSMI, LPCSMI, H21_DESC);
137*4882a593Smuzhiyun PIN_DECL_2(H21, GPIOB5, LPCPD, LPCSMI);
138*4882a593Smuzhiyun FUNC_GROUP_DECL(LPCPD, H21);
139*4882a593Smuzhiyun FUNC_GROUP_DECL(LPCSMI, H21);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define H22 14
142*4882a593Smuzhiyun SSSF_PIN_DECL(H22, GPIOB6, LPCPME, SIG_DESC_SET(SCU80, 14));
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #define H20 15
145*4882a593Smuzhiyun GPIO_PIN_DECL(H20, GPIOB7);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #define SD1_DESC SIG_DESC_SET(SCU90, 0)
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define C12 16
150*4882a593Smuzhiyun #define I2C10_DESC SIG_DESC_SET(SCU90, 23)
151*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C12, SD1CLK, SD1, SD1_DESC);
152*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C12, SCL10, I2C10, I2C10_DESC);
153*4882a593Smuzhiyun PIN_DECL_2(C12, GPIOC0, SD1CLK, SCL10);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #define A12 17
156*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A12, SD1CMD, SD1, SD1_DESC);
157*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A12, SDA10, I2C10, I2C10_DESC);
158*4882a593Smuzhiyun PIN_DECL_2(A12, GPIOC1, SD1CMD, SDA10);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun FUNC_GROUP_DECL(I2C10, C12, A12);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define B12 18
163*4882a593Smuzhiyun #define I2C11_DESC SIG_DESC_SET(SCU90, 24)
164*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B12, SD1DAT0, SD1, SD1_DESC);
165*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B12, SCL11, I2C11, I2C11_DESC);
166*4882a593Smuzhiyun PIN_DECL_2(B12, GPIOC2, SD1DAT0, SCL11);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #define D9 19
169*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D9, SD1DAT1, SD1, SD1_DESC);
170*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D9, SDA11, I2C11, I2C11_DESC);
171*4882a593Smuzhiyun PIN_DECL_2(D9, GPIOC3, SD1DAT1, SDA11);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun FUNC_GROUP_DECL(I2C11, B12, D9);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun #define D10 20
176*4882a593Smuzhiyun #define I2C12_DESC SIG_DESC_SET(SCU90, 25)
177*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D10, SD1DAT2, SD1, SD1_DESC);
178*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D10, SCL12, I2C12, I2C12_DESC);
179*4882a593Smuzhiyun PIN_DECL_2(D10, GPIOC4, SD1DAT2, SCL12);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #define E12 21
182*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E12, SD1DAT3, SD1, SD1_DESC);
183*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E12, SDA12, I2C12, I2C12_DESC);
184*4882a593Smuzhiyun PIN_DECL_2(E12, GPIOC5, SD1DAT3, SDA12);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun FUNC_GROUP_DECL(I2C12, D10, E12);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #define C11 22
189*4882a593Smuzhiyun #define I2C13_DESC SIG_DESC_SET(SCU90, 26)
190*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C11, SD1CD, SD1, SD1_DESC);
191*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C11, SCL13, I2C13, I2C13_DESC);
192*4882a593Smuzhiyun PIN_DECL_2(C11, GPIOC6, SD1CD, SCL13);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #define B11 23
195*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B11, SD1WP, SD1, SD1_DESC);
196*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B11, SDA13, I2C13, I2C13_DESC);
197*4882a593Smuzhiyun PIN_DECL_2(B11, GPIOC7, SD1WP, SDA13);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun FUNC_GROUP_DECL(I2C13, C11, B11);
200*4882a593Smuzhiyun FUNC_GROUP_DECL(SD1, C12, A12, B12, D9, D10, E12, C11, B11);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun #define SD2_DESC SIG_DESC_SET(SCU90, 1)
203*4882a593Smuzhiyun #define GPID0_DESC SIG_DESC_SET(SCU8C, 8)
204*4882a593Smuzhiyun #define GPID_DESC SIG_DESC_SET(HW_STRAP1, 21)
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun #define F19 24
207*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F19, SD2CLK, SD2, SD2_DESC);
208*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID0IN, GPID0, GPID0_DESC);
209*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID0IN, GPID, GPID_DESC);
210*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(F19, GPID0IN, GPID0, GPID);
211*4882a593Smuzhiyun PIN_DECL_2(F19, GPIOD0, SD2CLK, GPID0IN);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun #define E21 25
214*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E21, SD2CMD, SD2, SD2_DESC);
215*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID0OUT, GPID0, GPID0_DESC);
216*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID0OUT, GPID, GPID_DESC);
217*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(E21, GPID0OUT, GPID0, GPID);
218*4882a593Smuzhiyun PIN_DECL_2(E21, GPIOD1, SD2CMD, GPID0OUT);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun FUNC_GROUP_DECL(GPID0, F19, E21);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun #define GPID2_DESC SIG_DESC_SET(SCU8C, 9)
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #define F20 26
225*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F20, SD2DAT0, SD2, SD2_DESC);
226*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID2IN, GPID2, GPID2_DESC);
227*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID2IN, GPID, GPID_DESC);
228*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(F20, GPID2IN, GPID2, GPID);
229*4882a593Smuzhiyun PIN_DECL_2(F20, GPIOD2, SD2DAT0, GPID2IN);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun #define D20 27
232*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D20, SD2DAT1, SD2, SD2_DESC);
233*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID2OUT, GPID2, GPID2_DESC);
234*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID2OUT, GPID, GPID_DESC);
235*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(D20, GPID2OUT, GPID2, GPID);
236*4882a593Smuzhiyun PIN_DECL_2(D20, GPIOD3, SD2DAT1, GPID2OUT);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun FUNC_GROUP_DECL(GPID2, F20, D20);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #define GPID4_DESC SIG_DESC_SET(SCU8C, 10)
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #define D21 28
243*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D21, SD2DAT2, SD2, SD2_DESC);
244*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID4IN, GPID4, GPID4_DESC);
245*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID4IN, GPID, GPID_DESC);
246*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(D21, GPID4IN, GPID4, GPID);
247*4882a593Smuzhiyun PIN_DECL_2(D21, GPIOD4, SD2DAT2, GPID4IN);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun #define E20 29
250*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E20, SD2DAT3, SD2, SD2_DESC);
251*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID4OUT, GPID4, GPID4_DESC);
252*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID4OUT, GPID, GPID_DESC);
253*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(E20, GPID4OUT, GPID4, GPID);
254*4882a593Smuzhiyun PIN_DECL_2(E20, GPIOD5, SD2DAT3, GPID4OUT);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun FUNC_GROUP_DECL(GPID4, D21, E20);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #define GPID6_DESC SIG_DESC_SET(SCU8C, 11)
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun #define G18 30
261*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G18, SD2CD, SD2, SD2_DESC);
262*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID6IN, GPID6, GPID6_DESC);
263*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID6IN, GPID, GPID_DESC);
264*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(G18, GPID6IN, GPID6, GPID);
265*4882a593Smuzhiyun PIN_DECL_2(G18, GPIOD6, SD2CD, GPID6IN);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun #define C21 31
268*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C21, SD2WP, SD2, SD2_DESC);
269*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID6OUT, GPID6, GPID6_DESC);
270*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPID6OUT, GPID, GPID_DESC);
271*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(C21, GPID6OUT, GPID6, GPID);
272*4882a593Smuzhiyun PIN_DECL_2(C21, GPIOD7, SD2WP, GPID6OUT);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun FUNC_GROUP_DECL(GPID6, G18, C21);
275*4882a593Smuzhiyun FUNC_GROUP_DECL(SD2, F19, E21, F20, D20, D21, E20, G18, C21);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun #define GPIE_DESC SIG_DESC_SET(HW_STRAP1, 22)
278*4882a593Smuzhiyun #define GPIE0_DESC SIG_DESC_SET(SCU8C, 12)
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun #define B20 32
281*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B20, NCTS3, NCTS3, SIG_DESC_SET(SCU80, 16));
282*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE0IN, GPIE0, GPIE0_DESC);
283*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE0IN, GPIE, GPIE_DESC);
284*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(B20, GPIE0IN, GPIE0, GPIE);
285*4882a593Smuzhiyun PIN_DECL_2(B20, GPIOE0, NCTS3, GPIE0IN);
286*4882a593Smuzhiyun FUNC_GROUP_DECL(NCTS3, B20);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun #define C20 33
289*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C20, NDCD3, NDCD3, SIG_DESC_SET(SCU80, 17));
290*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE0OUT, GPIE0, GPIE0_DESC);
291*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE0OUT, GPIE, GPIE_DESC);
292*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(C20, GPIE0OUT, GPIE0, GPIE);
293*4882a593Smuzhiyun PIN_DECL_2(C20, GPIOE1, NDCD3, GPIE0OUT);
294*4882a593Smuzhiyun FUNC_GROUP_DECL(NDCD3, C20);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun FUNC_GROUP_DECL(GPIE0, B20, C20);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun #define GPIE2_DESC SIG_DESC_SET(SCU8C, 13)
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #define F18 34
301*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F18, NDSR3, NDSR3, SIG_DESC_SET(SCU80, 18));
302*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE2IN, GPIE2, GPIE2_DESC);
303*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE2IN, GPIE, GPIE_DESC);
304*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(F18, GPIE2IN, GPIE2, GPIE);
305*4882a593Smuzhiyun PIN_DECL_2(F18, GPIOE2, NDSR3, GPIE2IN);
306*4882a593Smuzhiyun FUNC_GROUP_DECL(NDSR3, F18);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun #define F17 35
310*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F17, NRI3, NRI3, SIG_DESC_SET(SCU80, 19));
311*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE2OUT, GPIE2, GPIE2_DESC);
312*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE2OUT, GPIE, GPIE_DESC);
313*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(F17, GPIE2OUT, GPIE2, GPIE);
314*4882a593Smuzhiyun PIN_DECL_2(F17, GPIOE3, NRI3, GPIE2OUT);
315*4882a593Smuzhiyun FUNC_GROUP_DECL(NRI3, F17);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun FUNC_GROUP_DECL(GPIE2, F18, F17);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun #define GPIE4_DESC SIG_DESC_SET(SCU8C, 14)
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun #define E18 36
322*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E18, NDTR3, NDTR3, SIG_DESC_SET(SCU80, 20));
323*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE4IN, GPIE4, GPIE4_DESC);
324*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE4IN, GPIE, GPIE_DESC);
325*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(E18, GPIE4IN, GPIE4, GPIE);
326*4882a593Smuzhiyun PIN_DECL_2(E18, GPIOE4, NDTR3, GPIE4IN);
327*4882a593Smuzhiyun FUNC_GROUP_DECL(NDTR3, E18);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun #define D19 37
330*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D19, NRTS3, NRTS3, SIG_DESC_SET(SCU80, 21));
331*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE4OUT, GPIE4, GPIE4_DESC);
332*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE4OUT, GPIE, GPIE_DESC);
333*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(D19, GPIE4OUT, GPIE4, GPIE);
334*4882a593Smuzhiyun PIN_DECL_2(D19, GPIOE5, NRTS3, GPIE4OUT);
335*4882a593Smuzhiyun FUNC_GROUP_DECL(NRTS3, D19);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun FUNC_GROUP_DECL(GPIE4, E18, D19);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun #define GPIE6_DESC SIG_DESC_SET(SCU8C, 15)
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun #define A20 38
342*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A20, TXD3, TXD3, SIG_DESC_SET(SCU80, 22));
343*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE6IN, GPIE6, GPIE6_DESC);
344*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE6IN, GPIE, GPIE_DESC);
345*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(A20, GPIE6IN, GPIE6, GPIE);
346*4882a593Smuzhiyun PIN_DECL_2(A20, GPIOE6, TXD3, GPIE6IN);
347*4882a593Smuzhiyun FUNC_GROUP_DECL(TXD3, A20);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun #define B19 39
350*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B19, RXD3, RXD3, SIG_DESC_SET(SCU80, 23));
351*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE6OUT, GPIE6, GPIE6_DESC);
352*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(GPIE6OUT, GPIE, GPIE_DESC);
353*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(B19, GPIE6OUT, GPIE6, GPIE);
354*4882a593Smuzhiyun PIN_DECL_2(B19, GPIOE7, RXD3, GPIE6OUT);
355*4882a593Smuzhiyun FUNC_GROUP_DECL(RXD3, B19);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun FUNC_GROUP_DECL(GPIE6, A20, B19);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun #define LPCHC_DESC SIG_DESC_IP_SET(ASPEED_IP_LPC, LHCR0, 0)
360*4882a593Smuzhiyun #define LPCPLUS_DESC SIG_DESC_SET(SCU90, 30)
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun #define J19 40
363*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(LHAD0, LPCHC, LPCHC_DESC);
364*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(LHAD0, LPCPLUS, LPCPLUS_DESC);
365*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(J19, LHAD0, LPCHC, LPCPLUS);
366*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(J19, NCTS4, NCTS4, SIG_DESC_SET(SCU80, 24));
367*4882a593Smuzhiyun PIN_DECL_2(J19, GPIOF0, LHAD0, NCTS4);
368*4882a593Smuzhiyun FUNC_GROUP_DECL(NCTS4, J19);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun #define J18 41
371*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(LHAD1, LPCHC, LPCHC_DESC);
372*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(LHAD1, LPCPLUS, LPCPLUS_DESC);
373*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(J18, LHAD1, LPCHC, LPCPLUS);
374*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(J18, NDCD4, NDCD4, SIG_DESC_SET(SCU80, 25));
375*4882a593Smuzhiyun PIN_DECL_2(J18, GPIOF1, LHAD1, NDCD4);
376*4882a593Smuzhiyun FUNC_GROUP_DECL(NDCD4, J18);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun #define B22 42
379*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(LHAD2, LPCHC, LPCHC_DESC);
380*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(LHAD2, LPCPLUS, LPCPLUS_DESC);
381*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(B22, LHAD2, LPCHC, LPCPLUS);
382*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B22, NDSR4, NDSR4, SIG_DESC_SET(SCU80, 26));
383*4882a593Smuzhiyun PIN_DECL_2(B22, GPIOF2, LHAD2, NDSR4);
384*4882a593Smuzhiyun FUNC_GROUP_DECL(NDSR4, B22);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun #define B21 43
387*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(LHAD3, LPCHC, LPCHC_DESC);
388*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(LHAD3, LPCPLUS, LPCPLUS_DESC);
389*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(B21, LHAD3, LPCHC, LPCPLUS);
390*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B21, NRI4, NRI4, SIG_DESC_SET(SCU80, 27));
391*4882a593Smuzhiyun PIN_DECL_2(B21, GPIOF3, LHAD3, NRI4);
392*4882a593Smuzhiyun FUNC_GROUP_DECL(NRI4, B21);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun #define A21 44
395*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(LHCLK, LPCHC, LPCHC_DESC);
396*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(LHCLK, LPCPLUS, LPCPLUS_DESC);
397*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(A21, LHCLK, LPCHC, LPCPLUS);
398*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A21, NDTR4, NDTR4, SIG_DESC_SET(SCU80, 28));
399*4882a593Smuzhiyun PIN_DECL_2(A21, GPIOF4, LHCLK, NDTR4);
400*4882a593Smuzhiyun FUNC_GROUP_DECL(NDTR4, A21);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun #define H19 45
403*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(LHFRAME, LPCHC, LPCHC_DESC);
404*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(LHFRAME, LPCPLUS, LPCPLUS_DESC);
405*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(H19, LHFRAME, LPCHC, LPCPLUS);
406*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(H19, NRTS4, NRTS4, SIG_DESC_SET(SCU80, 29));
407*4882a593Smuzhiyun PIN_DECL_2(H19, GPIOF5, LHFRAME, NRTS4);
408*4882a593Smuzhiyun FUNC_GROUP_DECL(NRTS4, H19);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun #define G17 46
411*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G17, LHSIRQ, LPCHC, LPCHC_DESC);
412*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G17, TXD4, TXD4, SIG_DESC_SET(SCU80, 30));
413*4882a593Smuzhiyun PIN_DECL_2(G17, GPIOF6, LHSIRQ, TXD4);
414*4882a593Smuzhiyun FUNC_GROUP_DECL(TXD4, G17);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun #define H18 47
417*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(LHRST, LPCHC, LPCHC_DESC);
418*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(LHRST, LPCPLUS, LPCPLUS_DESC);
419*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(H18, LHRST, LPCHC, LPCPLUS);
420*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(H18, RXD4, RXD4, SIG_DESC_SET(SCU80, 31));
421*4882a593Smuzhiyun PIN_DECL_2(H18, GPIOF7, LHRST, RXD4);
422*4882a593Smuzhiyun FUNC_GROUP_DECL(RXD4, H18);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun FUNC_GROUP_DECL(LPCHC, J19, J18, B22, B21, A21, H19, G17, H18);
425*4882a593Smuzhiyun FUNC_GROUP_DECL(LPCPLUS, J19, J18, B22, B21, A21, H19, H18);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun #define A19 48
428*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A19, SGPS1CK, SGPS1, COND1, SIG_DESC_SET(SCU84, 0));
429*4882a593Smuzhiyun PIN_DECL_1(A19, GPIOG0, SGPS1CK);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun #define E19 49
432*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E19, SGPS1LD, SGPS1, COND1, SIG_DESC_SET(SCU84, 1));
433*4882a593Smuzhiyun PIN_DECL_1(E19, GPIOG1, SGPS1LD);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun #define C19 50
436*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C19, SGPS1I0, SGPS1, COND1, SIG_DESC_SET(SCU84, 2));
437*4882a593Smuzhiyun PIN_DECL_1(C19, GPIOG2, SGPS1I0);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun #define E16 51
440*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E16, SGPS1I1, SGPS1, COND1, SIG_DESC_SET(SCU84, 3));
441*4882a593Smuzhiyun PIN_DECL_1(E16, GPIOG3, SGPS1I1);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun FUNC_GROUP_DECL(SGPS1, A19, E19, C19, E16);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun #define SGPS2_DESC SIG_DESC_SET(SCU94, 12)
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun #define E17 52
448*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E17, SGPS2CK, SGPS2, COND1, SGPS2_DESC);
449*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E17, SALT1, SALT1, COND1, SIG_DESC_SET(SCU84, 4));
450*4882a593Smuzhiyun PIN_DECL_2(E17, GPIOG4, SGPS2CK, SALT1);
451*4882a593Smuzhiyun FUNC_GROUP_DECL(SALT1, E17);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun #define D16 53
454*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D16, SGPS2LD, SGPS2, COND1, SGPS2_DESC);
455*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D16, SALT2, SALT2, COND1, SIG_DESC_SET(SCU84, 5));
456*4882a593Smuzhiyun PIN_DECL_2(D16, GPIOG5, SGPS2LD, SALT2);
457*4882a593Smuzhiyun FUNC_GROUP_DECL(SALT2, D16);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun #define D15 54
460*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D15, SGPS2I0, SGPS2, COND1, SGPS2_DESC);
461*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D15, SALT3, SALT3, COND1, SIG_DESC_SET(SCU84, 6));
462*4882a593Smuzhiyun PIN_DECL_2(D15, GPIOG6, SGPS2I0, SALT3);
463*4882a593Smuzhiyun FUNC_GROUP_DECL(SALT3, D15);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun #define E14 55
466*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E14, SGPS2I1, SGPS2, COND1, SGPS2_DESC);
467*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E14, SALT4, SALT4, COND1, SIG_DESC_SET(SCU84, 7));
468*4882a593Smuzhiyun PIN_DECL_2(E14, GPIOG7, SGPS2I1, SALT4);
469*4882a593Smuzhiyun FUNC_GROUP_DECL(SALT4, E14);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun FUNC_GROUP_DECL(SGPS2, E17, D16, D15, E14);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun #define UART6_DESC SIG_DESC_SET(SCU90, 7)
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun #define A18 56
476*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A18, DASHA18, DASHA18, COND1, SIG_DESC_SET(SCU94, 5));
477*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A18, NCTS6, UART6, COND1, UART6_DESC);
478*4882a593Smuzhiyun PIN_DECL_2(A18, GPIOH0, DASHA18, NCTS6);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun #define B18 57
481*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B18, DASHB18, DASHB18, COND1, SIG_DESC_SET(SCU94, 5));
482*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B18, NDCD6, UART6, COND1, UART6_DESC);
483*4882a593Smuzhiyun PIN_DECL_2(B18, GPIOH1, DASHB18, NDCD6);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun #define D17 58
486*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D17, DASHD17, DASHD17, COND1, SIG_DESC_SET(SCU94, 6));
487*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D17, NDSR6, UART6, COND1, UART6_DESC);
488*4882a593Smuzhiyun PIN_DECL_2(D17, GPIOH2, DASHD17, NDSR6);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun #define C17 59
491*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C17, DASHC17, DASHC17, COND1, SIG_DESC_SET(SCU94, 6));
492*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C17, NRI6, UART6, COND1, UART6_DESC);
493*4882a593Smuzhiyun PIN_DECL_2(C17, GPIOH3, DASHC17, NRI6);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun #define A17 60
496*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A17, DASHA17, DASHA17, COND1, SIG_DESC_SET(SCU94, 7));
497*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A17, NDTR6, UART6, COND1, UART6_DESC);
498*4882a593Smuzhiyun PIN_DECL_2(A17, GPIOH4, DASHA17, NDTR6);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun #define B17 61
501*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B17, DASHB17, DASHB17, COND1, SIG_DESC_SET(SCU94, 7));
502*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B17, NRTS6, UART6, COND1, UART6_DESC);
503*4882a593Smuzhiyun PIN_DECL_2(B17, GPIOH5, DASHB17, NRTS6);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun #define A16 62
506*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A16, TXD6, UART6, COND1, UART6_DESC);
507*4882a593Smuzhiyun PIN_DECL_1(A16, GPIOH6, TXD6);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun #define D18 63
510*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D18, RXD6, UART6, COND1, UART6_DESC);
511*4882a593Smuzhiyun PIN_DECL_1(D18, GPIOH7, RXD6);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun FUNC_GROUP_DECL(UART6, A18, B18, D17, C17, A17, B17, A16, D18);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun #define SPI1_DESC \
516*4882a593Smuzhiyun { ASPEED_IP_SCU, HW_STRAP1, GENMASK(13, 12), 1, 0 }
517*4882a593Smuzhiyun #define SPI1DEBUG_DESC \
518*4882a593Smuzhiyun { ASPEED_IP_SCU, HW_STRAP1, GENMASK(13, 12), 2, 0 }
519*4882a593Smuzhiyun #define SPI1PASSTHRU_DESC \
520*4882a593Smuzhiyun { ASPEED_IP_SCU, HW_STRAP1, GENMASK(13, 12), 3, 0 }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun #define C18 64
523*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SYSCS, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
524*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SYSCS, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
525*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(C18, SYSCS, SPI1DEBUG, SPI1PASSTHRU);
526*4882a593Smuzhiyun PIN_DECL_1(C18, GPIOI0, SYSCS);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun #define E15 65
529*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SYSCK, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
530*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SYSCK, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
531*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(E15, SYSCK, SPI1DEBUG, SPI1PASSTHRU);
532*4882a593Smuzhiyun PIN_DECL_1(E15, GPIOI1, SYSCK);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun #define B16 66
535*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SYSMOSI, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
536*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SYSMOSI, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
537*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(B16, SYSMOSI, SPI1DEBUG, SPI1PASSTHRU);
538*4882a593Smuzhiyun PIN_DECL_1(B16, GPIOI2, SYSMOSI);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun #define C16 67
541*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SYSMISO, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
542*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SYSMISO, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
543*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(C16, SYSMISO, SPI1DEBUG, SPI1PASSTHRU);
544*4882a593Smuzhiyun PIN_DECL_1(C16, GPIOI3, SYSMISO);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun #define VB_DESC SIG_DESC_SET(HW_STRAP1, 5)
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun #define B15 68
549*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SPI1CS0, SPI1, COND1, SPI1_DESC);
550*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SPI1CS0, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
551*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SPI1CS0, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
552*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(SPI1CS0, SPI1,
553*4882a593Smuzhiyun SIG_EXPR_PTR(SPI1CS0, SPI1),
554*4882a593Smuzhiyun SIG_EXPR_PTR(SPI1CS0, SPI1DEBUG),
555*4882a593Smuzhiyun SIG_EXPR_PTR(SPI1CS0, SPI1PASSTHRU));
556*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(B15, SPI1CS0, SPI1);
557*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B15, VBCS, VGABIOSROM, COND1, VB_DESC);
558*4882a593Smuzhiyun PIN_DECL_2(B15, GPIOI4, SPI1CS0, VBCS);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun #define C15 69
561*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SPI1CK, SPI1, COND1, SPI1_DESC);
562*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SPI1CK, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
563*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SPI1CK, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
564*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(SPI1CK, SPI1,
565*4882a593Smuzhiyun SIG_EXPR_PTR(SPI1CK, SPI1),
566*4882a593Smuzhiyun SIG_EXPR_PTR(SPI1CK, SPI1DEBUG),
567*4882a593Smuzhiyun SIG_EXPR_PTR(SPI1CK, SPI1PASSTHRU));
568*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(C15, SPI1CK, SPI1);
569*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C15, VBCK, VGABIOSROM, COND1, VB_DESC);
570*4882a593Smuzhiyun PIN_DECL_2(C15, GPIOI5, SPI1CK, VBCK);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun #define A14 70
573*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SPI1MOSI, SPI1, COND1, SPI1_DESC);
574*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SPI1MOSI, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
575*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SPI1MOSI, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
576*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(SPI1MOSI, SPI1,
577*4882a593Smuzhiyun SIG_EXPR_PTR(SPI1MOSI, SPI1),
578*4882a593Smuzhiyun SIG_EXPR_PTR(SPI1MOSI, SPI1DEBUG),
579*4882a593Smuzhiyun SIG_EXPR_PTR(SPI1MOSI, SPI1PASSTHRU));
580*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(A14, SPI1MOSI, SPI1);
581*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A14, VBMOSI, VGABIOSROM, COND1, VB_DESC);
582*4882a593Smuzhiyun PIN_DECL_2(A14, GPIOI6, SPI1MOSI, VBMOSI);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun #define A15 71
585*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SPI1MISO, SPI1, COND1, SPI1_DESC);
586*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SPI1MISO, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
587*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SPI1MISO, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
588*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(SPI1MISO, SPI1,
589*4882a593Smuzhiyun SIG_EXPR_PTR(SPI1MISO, SPI1),
590*4882a593Smuzhiyun SIG_EXPR_PTR(SPI1MISO, SPI1DEBUG),
591*4882a593Smuzhiyun SIG_EXPR_PTR(SPI1MISO, SPI1PASSTHRU));
592*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(A15, SPI1MISO, SPI1);
593*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A15, VBMISO, VGABIOSROM, COND1, VB_DESC);
594*4882a593Smuzhiyun PIN_DECL_2(A15, GPIOI7, SPI1MISO, VBMISO);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun FUNC_GROUP_DECL(SPI1, B15, C15, A14, A15);
597*4882a593Smuzhiyun FUNC_GROUP_DECL(SPI1DEBUG, C18, E15, B16, C16, B15, C15, A14, A15);
598*4882a593Smuzhiyun FUNC_GROUP_DECL(SPI1PASSTHRU, C18, E15, B16, C16, B15, C15, A14, A15);
599*4882a593Smuzhiyun FUNC_GROUP_DECL(VGABIOSROM, B15, C15, A14, A15);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun #define R2 72
602*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(R2, SGPMCK, SGPM, SIG_DESC_SET(SCU84, 8));
603*4882a593Smuzhiyun PIN_DECL_1(R2, GPIOJ0, SGPMCK);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun #define L2 73
606*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(L2, SGPMLD, SGPM, SIG_DESC_SET(SCU84, 9));
607*4882a593Smuzhiyun PIN_DECL_1(L2, GPIOJ1, SGPMLD);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun #define N3 74
610*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(N3, SGPMO, SGPM, SIG_DESC_SET(SCU84, 10));
611*4882a593Smuzhiyun PIN_DECL_1(N3, GPIOJ2, SGPMO);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun #define N4 75
614*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(N4, SGPMI, SGPM, SIG_DESC_SET(SCU84, 11));
615*4882a593Smuzhiyun PIN_DECL_1(N4, GPIOJ3, SGPMI);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun FUNC_GROUP_DECL(SGPM, R2, L2, N3, N4);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun #define N5 76
620*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(N5, VGAHS, VGAHS, SIG_DESC_SET(SCU84, 12));
621*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(N5, DASHN5, DASHN5, SIG_DESC_SET(SCU94, 8));
622*4882a593Smuzhiyun PIN_DECL_2(N5, GPIOJ4, VGAHS, DASHN5);
623*4882a593Smuzhiyun FUNC_GROUP_DECL(VGAHS, N5);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun #define R4 77
626*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(R4, VGAVS, VGAVS, SIG_DESC_SET(SCU84, 13));
627*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(R4, DASHR4, DASHR4, SIG_DESC_SET(SCU94, 8));
628*4882a593Smuzhiyun PIN_DECL_2(R4, GPIOJ5, VGAVS, DASHR4);
629*4882a593Smuzhiyun FUNC_GROUP_DECL(VGAVS, R4);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun #define R3 78
632*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(R3, DDCCLK, DDCCLK, SIG_DESC_SET(SCU84, 14));
633*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(R3, DASHR3, DASHR3, SIG_DESC_SET(SCU94, 9));
634*4882a593Smuzhiyun PIN_DECL_2(R3, GPIOJ6, DDCCLK, DASHR3);
635*4882a593Smuzhiyun FUNC_GROUP_DECL(DDCCLK, R3);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun #define T3 79
638*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(T3, DDCDAT, DDCDAT, SIG_DESC_SET(SCU84, 15));
639*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(T3, DASHT3, DASHT3, SIG_DESC_SET(SCU94, 9));
640*4882a593Smuzhiyun PIN_DECL_2(T3, GPIOJ7, DDCDAT, DASHT3);
641*4882a593Smuzhiyun FUNC_GROUP_DECL(DDCDAT, T3);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun #define I2C5_DESC SIG_DESC_SET(SCU90, 18)
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun #define L3 80
646*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(L3, SCL5, I2C5, I2C5_DESC);
647*4882a593Smuzhiyun PIN_DECL_1(L3, GPIOK0, SCL5);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun #define L4 81
650*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(L4, SDA5, I2C5, I2C5_DESC);
651*4882a593Smuzhiyun PIN_DECL_1(L4, GPIOK1, SDA5);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun FUNC_GROUP_DECL(I2C5, L3, L4);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun #define I2C6_DESC SIG_DESC_SET(SCU90, 19)
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun #define L1 82
658*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(L1, SCL6, I2C6, I2C6_DESC);
659*4882a593Smuzhiyun PIN_DECL_1(L1, GPIOK2, SCL6);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun #define N2 83
662*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(N2, SDA6, I2C6, I2C6_DESC);
663*4882a593Smuzhiyun PIN_DECL_1(N2, GPIOK3, SDA6);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun FUNC_GROUP_DECL(I2C6, L1, N2);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun #define I2C7_DESC SIG_DESC_SET(SCU90, 20)
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun #define N1 84
670*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(N1, SCL7, I2C7, I2C7_DESC);
671*4882a593Smuzhiyun PIN_DECL_1(N1, GPIOK4, SCL7);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun #define P1 85
674*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(P1, SDA7, I2C7, I2C7_DESC);
675*4882a593Smuzhiyun PIN_DECL_1(P1, GPIOK5, SDA7);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun FUNC_GROUP_DECL(I2C7, N1, P1);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun #define I2C8_DESC SIG_DESC_SET(SCU90, 21)
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun #define P2 86
682*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(P2, SCL8, I2C8, I2C8_DESC);
683*4882a593Smuzhiyun PIN_DECL_1(P2, GPIOK6, SCL8);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun #define R1 87
686*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(R1, SDA8, I2C8, I2C8_DESC);
687*4882a593Smuzhiyun PIN_DECL_1(R1, GPIOK7, SDA8);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun FUNC_GROUP_DECL(I2C8, P2, R1);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun #define T2 88
692*4882a593Smuzhiyun SSSF_PIN_DECL(T2, GPIOL0, NCTS1, SIG_DESC_SET(SCU84, 16));
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun #define VPIOFF0_DESC { ASPEED_IP_SCU, SCU90, GENMASK(5, 4), 0, 0 }
695*4882a593Smuzhiyun #define VPIOFF1_DESC { ASPEED_IP_SCU, SCU90, GENMASK(5, 4), 1, 0 }
696*4882a593Smuzhiyun #define VPI24_DESC { ASPEED_IP_SCU, SCU90, GENMASK(5, 4), 2, 0 }
697*4882a593Smuzhiyun #define VPIRSVD_DESC { ASPEED_IP_SCU, SCU90, GENMASK(5, 4), 3, 0 }
698*4882a593Smuzhiyun #define VPI_24_RSVD_DESC SIG_DESC_SET(SCU90, 5)
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun #define T1 89
701*4882a593Smuzhiyun #define T1_DESC SIG_DESC_SET(SCU84, 17)
702*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(T1, VPIDE, VPI24, VPI_24_RSVD_DESC, T1_DESC, COND2);
703*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(T1, NDCD1, NDCD1, T1_DESC, COND2);
704*4882a593Smuzhiyun PIN_DECL_2(T1, GPIOL1, VPIDE, NDCD1);
705*4882a593Smuzhiyun FUNC_GROUP_DECL(NDCD1, T1);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun #define U1 90
708*4882a593Smuzhiyun #define U1_DESC SIG_DESC_SET(SCU84, 18)
709*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(U1, DASHU1, VPI24, VPI_24_RSVD_DESC, U1_DESC);
710*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(U1, NDSR1, NDSR1, U1_DESC);
711*4882a593Smuzhiyun PIN_DECL_2(U1, GPIOL2, DASHU1, NDSR1);
712*4882a593Smuzhiyun FUNC_GROUP_DECL(NDSR1, U1);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun #define U2 91
715*4882a593Smuzhiyun #define U2_DESC SIG_DESC_SET(SCU84, 19)
716*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(U2, VPIHS, VPI24, VPI_24_RSVD_DESC, U2_DESC, COND2);
717*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(U2, NRI1, NRI1, U2_DESC, COND2);
718*4882a593Smuzhiyun PIN_DECL_2(U2, GPIOL3, VPIHS, NRI1);
719*4882a593Smuzhiyun FUNC_GROUP_DECL(NRI1, U2);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun #define P4 92
722*4882a593Smuzhiyun #define P4_DESC SIG_DESC_SET(SCU84, 20)
723*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(P4, VPIVS, VPI24, VPI_24_RSVD_DESC, P4_DESC, COND2);
724*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(P4, NDTR1, NDTR1, P4_DESC, COND2);
725*4882a593Smuzhiyun PIN_DECL_2(P4, GPIOL4, VPIVS, NDTR1);
726*4882a593Smuzhiyun FUNC_GROUP_DECL(NDTR1, P4);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun #define P3 93
729*4882a593Smuzhiyun #define P3_DESC SIG_DESC_SET(SCU84, 21)
730*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(P3, VPICLK, VPI24, VPI_24_RSVD_DESC, P3_DESC, COND2);
731*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(P3, NRTS1, NRTS1, P3_DESC, COND2);
732*4882a593Smuzhiyun PIN_DECL_2(P3, GPIOL5, VPICLK, NRTS1);
733*4882a593Smuzhiyun FUNC_GROUP_DECL(NRTS1, P3);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun #define V1 94
736*4882a593Smuzhiyun #define V1_DESC SIG_DESC_SET(SCU84, 22)
737*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(V1, DASHV1, DASHV1, VPIRSVD_DESC, V1_DESC);
738*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(V1, TXD1, TXD1, V1_DESC, COND2);
739*4882a593Smuzhiyun PIN_DECL_2(V1, GPIOL6, DASHV1, TXD1);
740*4882a593Smuzhiyun FUNC_GROUP_DECL(TXD1, V1);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun #define W1 95
743*4882a593Smuzhiyun #define W1_DESC SIG_DESC_SET(SCU84, 23)
744*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(W1, DASHW1, DASHW1, VPIRSVD_DESC, W1_DESC);
745*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(W1, RXD1, RXD1, W1_DESC, COND2);
746*4882a593Smuzhiyun PIN_DECL_2(W1, GPIOL7, DASHW1, RXD1);
747*4882a593Smuzhiyun FUNC_GROUP_DECL(RXD1, W1);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun #define Y1 96
750*4882a593Smuzhiyun #define Y1_DESC SIG_DESC_SET(SCU84, 24)
751*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y1, VPIB2, VPI24, VPI_24_RSVD_DESC, Y1_DESC, COND2);
752*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y1, NCTS2, NCTS2, Y1_DESC, COND2);
753*4882a593Smuzhiyun PIN_DECL_2(Y1, GPIOM0, VPIB2, NCTS2);
754*4882a593Smuzhiyun FUNC_GROUP_DECL(NCTS2, Y1);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun #define AB2 97
757*4882a593Smuzhiyun #define AB2_DESC SIG_DESC_SET(SCU84, 25)
758*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AB2, VPIB3, VPI24, VPI_24_RSVD_DESC, AB2_DESC, COND2);
759*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AB2, NDCD2, NDCD2, AB2_DESC, COND2);
760*4882a593Smuzhiyun PIN_DECL_2(AB2, GPIOM1, VPIB3, NDCD2);
761*4882a593Smuzhiyun FUNC_GROUP_DECL(NDCD2, AB2);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun #define AA1 98
764*4882a593Smuzhiyun #define AA1_DESC SIG_DESC_SET(SCU84, 26)
765*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AA1, VPIB4, VPI24, VPI_24_RSVD_DESC, AA1_DESC, COND2);
766*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AA1, NDSR2, NDSR2, AA1_DESC, COND2);
767*4882a593Smuzhiyun PIN_DECL_2(AA1, GPIOM2, VPIB4, NDSR2);
768*4882a593Smuzhiyun FUNC_GROUP_DECL(NDSR2, AA1);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun #define Y2 99
771*4882a593Smuzhiyun #define Y2_DESC SIG_DESC_SET(SCU84, 27)
772*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y2, VPIB5, VPI24, VPI_24_RSVD_DESC, Y2_DESC, COND2);
773*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y2, NRI2, NRI2, Y2_DESC, COND2);
774*4882a593Smuzhiyun PIN_DECL_2(Y2, GPIOM3, VPIB5, NRI2);
775*4882a593Smuzhiyun FUNC_GROUP_DECL(NRI2, Y2);
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun #define AA2 100
778*4882a593Smuzhiyun #define AA2_DESC SIG_DESC_SET(SCU84, 28)
779*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AA2, VPIB6, VPI24, VPI_24_RSVD_DESC, AA2_DESC, COND2);
780*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AA2, NDTR2, NDTR2, AA2_DESC, COND2);
781*4882a593Smuzhiyun PIN_DECL_2(AA2, GPIOM4, VPIB6, NDTR2);
782*4882a593Smuzhiyun FUNC_GROUP_DECL(NDTR2, AA2);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun #define P5 101
785*4882a593Smuzhiyun #define P5_DESC SIG_DESC_SET(SCU84, 29)
786*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(P5, VPIB7, VPI24, VPI_24_RSVD_DESC, P5_DESC, COND2);
787*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(P5, NRTS2, NRTS2, P5_DESC, COND2);
788*4882a593Smuzhiyun PIN_DECL_2(P5, GPIOM5, VPIB7, NRTS2);
789*4882a593Smuzhiyun FUNC_GROUP_DECL(NRTS2, P5);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun #define R5 102
792*4882a593Smuzhiyun #define R5_DESC SIG_DESC_SET(SCU84, 30)
793*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(R5, VPIB8, VPI24, VPI_24_RSVD_DESC, R5_DESC, COND2);
794*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(R5, TXD2, TXD2, R5_DESC, COND2);
795*4882a593Smuzhiyun PIN_DECL_2(R5, GPIOM6, VPIB8, TXD2);
796*4882a593Smuzhiyun FUNC_GROUP_DECL(TXD2, R5);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun #define T5 103
799*4882a593Smuzhiyun #define T5_DESC SIG_DESC_SET(SCU84, 31)
800*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(T5, VPIB9, VPI24, VPI_24_RSVD_DESC, T5_DESC, COND2);
801*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(T5, RXD2, RXD2, T5_DESC, COND2);
802*4882a593Smuzhiyun PIN_DECL_2(T5, GPIOM7, VPIB9, RXD2);
803*4882a593Smuzhiyun FUNC_GROUP_DECL(RXD2, T5);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun #define V2 104
806*4882a593Smuzhiyun #define V2_DESC SIG_DESC_SET(SCU88, 0)
807*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(V2, DASHN0, DASHN0, VPIRSVD_DESC, V2_DESC);
808*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(V2, PWM0, PWM0, V2_DESC, COND2);
809*4882a593Smuzhiyun PIN_DECL_2(V2, GPION0, DASHN0, PWM0);
810*4882a593Smuzhiyun FUNC_GROUP_DECL(PWM0, V2);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun #define W2 105
813*4882a593Smuzhiyun #define W2_DESC SIG_DESC_SET(SCU88, 1)
814*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(W2, DASHN1, DASHN1, VPIRSVD_DESC, W2_DESC);
815*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(W2, PWM1, PWM1, W2_DESC, COND2);
816*4882a593Smuzhiyun PIN_DECL_2(W2, GPION1, DASHN1, PWM1);
817*4882a593Smuzhiyun FUNC_GROUP_DECL(PWM1, W2);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun #define V3 106
820*4882a593Smuzhiyun #define V3_DESC SIG_DESC_SET(SCU88, 2)
821*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPIG2, VPI24, VPI24_DESC, V3_DESC, COND2);
822*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPIG2, VPIRSVD, VPIRSVD_DESC, V3_DESC, COND2);
823*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(V3, VPIG2, VPI24, VPIRSVD);
824*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(V3, PWM2, PWM2, V3_DESC, COND2);
825*4882a593Smuzhiyun PIN_DECL_2(V3, GPION2, VPIG2, PWM2);
826*4882a593Smuzhiyun FUNC_GROUP_DECL(PWM2, V3);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun #define U3 107
829*4882a593Smuzhiyun #define U3_DESC SIG_DESC_SET(SCU88, 3)
830*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPIG3, VPI24, VPI24_DESC, U3_DESC, COND2);
831*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPIG3, VPIRSVD, VPIRSVD_DESC, U3_DESC, COND2);
832*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(U3, VPIG3, VPI24, VPIRSVD);
833*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(U3, PWM3, PWM3, U3_DESC, COND2);
834*4882a593Smuzhiyun PIN_DECL_2(U3, GPION3, VPIG3, PWM3);
835*4882a593Smuzhiyun FUNC_GROUP_DECL(PWM3, U3);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun #define W3 108
838*4882a593Smuzhiyun #define W3_DESC SIG_DESC_SET(SCU88, 4)
839*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPIG4, VPI24, VPI24_DESC, W3_DESC, COND2);
840*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPIG4, VPIRSVD, VPIRSVD_DESC, W3_DESC, COND2);
841*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(W3, VPIG4, VPI24, VPIRSVD);
842*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(W3, PWM4, PWM4, W3_DESC, COND2);
843*4882a593Smuzhiyun PIN_DECL_2(W3, GPION4, VPIG4, PWM4);
844*4882a593Smuzhiyun FUNC_GROUP_DECL(PWM4, W3);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun #define AA3 109
847*4882a593Smuzhiyun #define AA3_DESC SIG_DESC_SET(SCU88, 5)
848*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPIG5, VPI24, VPI24_DESC, AA3_DESC, COND2);
849*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPIG5, VPIRSVD, VPIRSVD_DESC, AA3_DESC, COND2);
850*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(AA3, VPIG5, VPI24, VPIRSVD);
851*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AA3, PWM5, PWM5, AA3_DESC, COND2);
852*4882a593Smuzhiyun PIN_DECL_2(AA3, GPION5, VPIG5, PWM5);
853*4882a593Smuzhiyun FUNC_GROUP_DECL(PWM5, AA3);
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun #define Y3 110
856*4882a593Smuzhiyun #define Y3_DESC SIG_DESC_SET(SCU88, 6)
857*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y3, VPIG6, VPI24, VPI24_DESC, Y3_DESC);
858*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y3, PWM6, PWM6, Y3_DESC, COND2);
859*4882a593Smuzhiyun PIN_DECL_2(Y3, GPION6, VPIG6, PWM6);
860*4882a593Smuzhiyun FUNC_GROUP_DECL(PWM6, Y3);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun #define T4 111
863*4882a593Smuzhiyun #define T4_DESC SIG_DESC_SET(SCU88, 7)
864*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(T4, VPIG7, VPI24, VPI24_DESC, T4_DESC);
865*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(T4, PWM7, PWM7, T4_DESC, COND2);
866*4882a593Smuzhiyun PIN_DECL_2(T4, GPION7, VPIG7, PWM7);
867*4882a593Smuzhiyun FUNC_GROUP_DECL(PWM7, T4);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun #define U5 112
870*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(U5, VPIG8, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 8),
871*4882a593Smuzhiyun COND2);
872*4882a593Smuzhiyun PIN_DECL_1(U5, GPIOO0, VPIG8);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun #define U4 113
875*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(U4, VPIG9, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 9),
876*4882a593Smuzhiyun COND2);
877*4882a593Smuzhiyun PIN_DECL_1(U4, GPIOO1, VPIG9);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun #define V5 114
880*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(V5, DASHV5, DASHV5, VPI_24_RSVD_DESC,
881*4882a593Smuzhiyun SIG_DESC_SET(SCU88, 10));
882*4882a593Smuzhiyun PIN_DECL_1(V5, GPIOO2, DASHV5);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun #define AB4 115
885*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AB4, DASHAB4, DASHAB4, VPI_24_RSVD_DESC,
886*4882a593Smuzhiyun SIG_DESC_SET(SCU88, 11));
887*4882a593Smuzhiyun PIN_DECL_1(AB4, GPIOO3, DASHAB4);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun #define AB3 116
890*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AB3, VPIR2, VPI24, VPI24_DESC,
891*4882a593Smuzhiyun SIG_DESC_SET(SCU88, 12), COND2);
892*4882a593Smuzhiyun PIN_DECL_1(AB3, GPIOO4, VPIR2);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun #define Y4 117
895*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y4, VPIR3, VPI24, VPI24_DESC,
896*4882a593Smuzhiyun SIG_DESC_SET(SCU88, 13), COND2);
897*4882a593Smuzhiyun PIN_DECL_1(Y4, GPIOO5, VPIR3);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun #define AA4 118
900*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AA4, VPIR4, VPI24, VPI24_DESC,
901*4882a593Smuzhiyun SIG_DESC_SET(SCU88, 14), COND2);
902*4882a593Smuzhiyun PIN_DECL_1(AA4, GPIOO6, VPIR4);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun #define W4 119
905*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(W4, VPIR5, VPI24, VPI24_DESC,
906*4882a593Smuzhiyun SIG_DESC_SET(SCU88, 15), COND2);
907*4882a593Smuzhiyun PIN_DECL_1(W4, GPIOO7, VPIR5);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun #define V4 120
910*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(V4, VPIR6, VPI24, VPI24_DESC,
911*4882a593Smuzhiyun SIG_DESC_SET(SCU88, 16), COND2);
912*4882a593Smuzhiyun PIN_DECL_1(V4, GPIOP0, VPIR6);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun #define W5 121
915*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(W5, VPIR7, VPI24, VPI24_DESC,
916*4882a593Smuzhiyun SIG_DESC_SET(SCU88, 17), COND2);
917*4882a593Smuzhiyun PIN_DECL_1(W5, GPIOP1, VPIR7);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun #define AA5 122
920*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AA5, VPIR8, VPI24, VPI24_DESC,
921*4882a593Smuzhiyun SIG_DESC_SET(SCU88, 18), COND2);
922*4882a593Smuzhiyun PIN_DECL_1(AA5, GPIOP2, VPIR8);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun #define AB5 123
925*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AB5, VPIR9, VPI24, VPI24_DESC,
926*4882a593Smuzhiyun SIG_DESC_SET(SCU88, 19), COND2);
927*4882a593Smuzhiyun PIN_DECL_1(AB5, GPIOP3, VPIR9);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun FUNC_GROUP_DECL(VPI24, T1, U2, P4, P3, Y1, AB2, AA1, Y2, AA2, P5, R5, T5, V3,
930*4882a593Smuzhiyun U3, W3, AA3, Y3, T4, U5, U4, AB3, Y4, AA4, W4, V4, W5, AA5,
931*4882a593Smuzhiyun AB5);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun #define Y6 124
934*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y6, DASHY6, DASHY6, SIG_DESC_SET(SCU90, 28),
935*4882a593Smuzhiyun SIG_DESC_SET(SCU88, 20));
936*4882a593Smuzhiyun PIN_DECL_1(Y6, GPIOP4, DASHY6);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun #define Y5 125
939*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y5, DASHY5, DASHY5, SIG_DESC_SET(SCU90, 28),
940*4882a593Smuzhiyun SIG_DESC_SET(SCU88, 21));
941*4882a593Smuzhiyun PIN_DECL_1(Y5, GPIOP5, DASHY5);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun #define W6 126
944*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(W6, DASHW6, DASHW6, SIG_DESC_SET(SCU90, 28),
945*4882a593Smuzhiyun SIG_DESC_SET(SCU88, 22));
946*4882a593Smuzhiyun PIN_DECL_1(W6, GPIOP6, DASHW6);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun #define V6 127
949*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(V6, DASHV6, DASHV6, SIG_DESC_SET(SCU90, 28),
950*4882a593Smuzhiyun SIG_DESC_SET(SCU88, 23));
951*4882a593Smuzhiyun PIN_DECL_1(V6, GPIOP7, DASHV6);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun #define I2C3_DESC SIG_DESC_SET(SCU90, 16)
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun #define A11 128
956*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A11, SCL3, I2C3, I2C3_DESC);
957*4882a593Smuzhiyun PIN_DECL_1(A11, GPIOQ0, SCL3);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun #define A10 129
960*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A10, SDA3, I2C3, I2C3_DESC);
961*4882a593Smuzhiyun PIN_DECL_1(A10, GPIOQ1, SDA3);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun FUNC_GROUP_DECL(I2C3, A11, A10);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun #define I2C4_DESC SIG_DESC_SET(SCU90, 17)
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun #define A9 130
968*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A9, SCL4, I2C4, I2C4_DESC);
969*4882a593Smuzhiyun PIN_DECL_1(A9, GPIOQ2, SCL4);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun #define B9 131
972*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B9, SDA4, I2C4, I2C4_DESC);
973*4882a593Smuzhiyun PIN_DECL_1(B9, GPIOQ3, SDA4);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun FUNC_GROUP_DECL(I2C4, A9, B9);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun #define I2C14_DESC SIG_DESC_SET(SCU90, 27)
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun #define N21 132
980*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(N21, SCL14, I2C14, I2C14_DESC);
981*4882a593Smuzhiyun PIN_DECL_1(N21, GPIOQ4, SCL14);
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun #define N22 133
984*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(N22, SDA14, I2C14, I2C14_DESC);
985*4882a593Smuzhiyun PIN_DECL_1(N22, GPIOQ5, SDA14);
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun FUNC_GROUP_DECL(I2C14, N21, N22);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun #define B10 134
990*4882a593Smuzhiyun SSSF_PIN_DECL(B10, GPIOQ6, OSCCLK, SIG_DESC_SET(SCU2C, 1));
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun #define N20 135
993*4882a593Smuzhiyun SSSF_PIN_DECL(N20, GPIOQ7, PEWAKE, SIG_DESC_SET(SCU2C, 29));
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun #define AA19 136
996*4882a593Smuzhiyun SSSF_PIN_DECL(AA19, GPIOR0, FWSPICS1, SIG_DESC_SET(SCU88, 24), COND2);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun #define T19 137
999*4882a593Smuzhiyun SSSF_PIN_DECL(T19, GPIOR1, FWSPICS2, SIG_DESC_SET(SCU88, 25), COND2);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun #define T17 138
1002*4882a593Smuzhiyun SSSF_PIN_DECL(T17, GPIOR2, SPI2CS0, SIG_DESC_SET(SCU88, 26), COND2);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun #define Y19 139
1005*4882a593Smuzhiyun SSSF_PIN_DECL(Y19, GPIOR3, SPI2CK, SIG_DESC_SET(SCU88, 27), COND2);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun #define W19 140
1008*4882a593Smuzhiyun SSSF_PIN_DECL(W19, GPIOR4, SPI2MOSI, SIG_DESC_SET(SCU88, 28), COND2);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun #define V19 141
1011*4882a593Smuzhiyun SSSF_PIN_DECL(V19, GPIOR5, SPI2MISO, SIG_DESC_SET(SCU88, 29), COND2);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun #define D8 142
1014*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D8, MDC1, MDIO1, SIG_DESC_SET(SCU88, 30));
1015*4882a593Smuzhiyun PIN_DECL_1(D8, GPIOR6, MDC1);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun #define E10 143
1018*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E10, MDIO1, MDIO1, SIG_DESC_SET(SCU88, 31));
1019*4882a593Smuzhiyun PIN_DECL_1(E10, GPIOR7, MDIO1);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun FUNC_GROUP_DECL(MDIO1, D8, E10);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun #define VPOOFF0_DESC { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 0, 0 }
1024*4882a593Smuzhiyun #define VPO_DESC { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 1, 0 }
1025*4882a593Smuzhiyun #define VPOOFF1_DESC { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 2, 0 }
1026*4882a593Smuzhiyun #define VPOOFF2_DESC { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 3, 0 }
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun #define CRT_DVO_EN_DESC SIG_DESC_IP_SET(ASPEED_IP_GFX, GFX064, 7)
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun #define V20 144
1031*4882a593Smuzhiyun #define V20_DESC SIG_DESC_SET(SCU8C, 0)
1032*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB2, VPO, V20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1033*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB2, VPOOFF1, V20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1034*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB2, VPOOFF2, V20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1035*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOB2, VPO,
1036*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB2, VPO),
1037*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB2, VPOOFF1),
1038*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB2, VPOOFF2));
1039*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(V20, VPOB2, VPO);
1040*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(V20, SPI2CS1, SPI2CS1, V20_DESC);
1041*4882a593Smuzhiyun PIN_DECL_2(V20, GPIOS0, VPOB2, SPI2CS1);
1042*4882a593Smuzhiyun FUNC_GROUP_DECL(SPI2CS1, V20);
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun #define U19 145
1045*4882a593Smuzhiyun #define U19_DESC SIG_DESC_SET(SCU8C, 1)
1046*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB3, VPO, U19_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1047*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB3, VPOOFF1, U19_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1048*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB3, VPOOFF2, U19_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1049*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOB3, VPO,
1050*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB3, VPO),
1051*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB3, VPOOFF1),
1052*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB3, VPOOFF2));
1053*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(U19, VPOB3, VPO);
1054*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(U19, BMCINT, BMCINT, U19_DESC);
1055*4882a593Smuzhiyun PIN_DECL_2(U19, GPIOS1, VPOB3, BMCINT);
1056*4882a593Smuzhiyun FUNC_GROUP_DECL(BMCINT, U19);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun #define R18 146
1059*4882a593Smuzhiyun #define R18_DESC SIG_DESC_SET(SCU8C, 2)
1060*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB4, VPO, R18_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1061*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB4, VPOOFF1, R18_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1062*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB4, VPOOFF2, R18_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1063*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOB4, VPO,
1064*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB4, VPO),
1065*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB4, VPOOFF1),
1066*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB4, VPOOFF2));
1067*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(R18, VPOB4, VPO);
1068*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(R18, SALT5, SALT5, R18_DESC);
1069*4882a593Smuzhiyun PIN_DECL_2(R18, GPIOS2, VPOB4, SALT5);
1070*4882a593Smuzhiyun FUNC_GROUP_DECL(SALT5, R18);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun #define P18 147
1073*4882a593Smuzhiyun #define P18_DESC SIG_DESC_SET(SCU8C, 3)
1074*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB5, VPO, P18_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1075*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB5, VPOOFF1, P18_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1076*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB5, VPOOFF2, P18_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1077*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOB5, VPO,
1078*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB5, VPO),
1079*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB5, VPOOFF1),
1080*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB5, VPOOFF2));
1081*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(P18, VPOB5, VPO);
1082*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(P18, SALT6, SALT6, P18_DESC);
1083*4882a593Smuzhiyun PIN_DECL_2(P18, GPIOS3, VPOB5, SALT6);
1084*4882a593Smuzhiyun FUNC_GROUP_DECL(SALT6, P18);
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun #define R19 148
1087*4882a593Smuzhiyun #define R19_DESC SIG_DESC_SET(SCU8C, 4)
1088*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB6, VPO, R19_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1089*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB6, VPOOFF1, R19_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1090*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB6, VPOOFF2, R19_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1091*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOB6, VPO,
1092*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB6, VPO),
1093*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB6, VPOOFF1),
1094*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB6, VPOOFF2));
1095*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(R19, VPOB6, VPO);
1096*4882a593Smuzhiyun PIN_DECL_1(R19, GPIOS4, VPOB6);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun #define W20 149
1099*4882a593Smuzhiyun #define W20_DESC SIG_DESC_SET(SCU8C, 5)
1100*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB7, VPO, W20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1101*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB7, VPOOFF1, W20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1102*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB7, VPOOFF2, W20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1103*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOB7, VPO,
1104*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB7, VPO),
1105*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB7, VPOOFF1),
1106*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB7, VPOOFF2));
1107*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(W20, VPOB7, VPO);
1108*4882a593Smuzhiyun PIN_DECL_1(W20, GPIOS5, VPOB7);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun #define U20 150
1111*4882a593Smuzhiyun #define U20_DESC SIG_DESC_SET(SCU8C, 6)
1112*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB8, VPO, U20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1113*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB8, VPOOFF1, U20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1114*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB8, VPOOFF2, U20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1115*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOB8, VPO,
1116*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB8, VPO),
1117*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB8, VPOOFF1),
1118*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB8, VPOOFF2));
1119*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(U20, VPOB8, VPO);
1120*4882a593Smuzhiyun PIN_DECL_1(U20, GPIOS6, VPOB8);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun #define AA20 151
1123*4882a593Smuzhiyun #define AA20_DESC SIG_DESC_SET(SCU8C, 7)
1124*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB9, VPO, AA20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1125*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB9, VPOOFF1, AA20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1126*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOB9, VPOOFF2, AA20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1127*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOB9, VPO,
1128*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB9, VPO),
1129*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB9, VPOOFF1),
1130*4882a593Smuzhiyun SIG_EXPR_PTR(VPOB9, VPOOFF2));
1131*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(AA20, VPOB9, VPO);
1132*4882a593Smuzhiyun PIN_DECL_1(AA20, GPIOS7, VPOB9);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun /* RGMII1/RMII1 */
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun #define RMII1_DESC SIG_DESC_BIT(HW_STRAP1, 6, 0)
1137*4882a593Smuzhiyun #define RMII2_DESC SIG_DESC_BIT(HW_STRAP1, 7, 0)
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun #define B5 152
1140*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B5, GPIOT0, GPIOT0, SIG_DESC_SET(SCUA0, 0));
1141*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B5, RMII1RCLKO, RMII1, RMII1_DESC,
1142*4882a593Smuzhiyun SIG_DESC_SET(SCU48, 29));
1143*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B5, RGMII1TXCK, RGMII1);
1144*4882a593Smuzhiyun PIN_DECL_(B5, SIG_EXPR_LIST_PTR(B5, GPIOT0), SIG_EXPR_LIST_PTR(B5, RMII1RCLKO),
1145*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(B5, RGMII1TXCK));
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun #define E9 153
1148*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E9, GPIOT1, GPIOT1, SIG_DESC_SET(SCUA0, 1));
1149*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E9, RMII1TXEN, RMII1, RMII1_DESC);
1150*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E9, RGMII1TXCTL, RGMII1);
1151*4882a593Smuzhiyun PIN_DECL_(E9, SIG_EXPR_LIST_PTR(E9, GPIOT1), SIG_EXPR_LIST_PTR(E9, RMII1TXEN),
1152*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(E9, RGMII1TXCTL));
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun #define F9 154
1155*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F9, GPIOT2, GPIOT2, SIG_DESC_SET(SCUA0, 2));
1156*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F9, RMII1TXD0, RMII1, RMII1_DESC);
1157*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F9, RGMII1TXD0, RGMII1);
1158*4882a593Smuzhiyun PIN_DECL_(F9, SIG_EXPR_LIST_PTR(F9, GPIOT2), SIG_EXPR_LIST_PTR(F9, RMII1TXD0),
1159*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(F9, RGMII1TXD0));
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun #define A5 155
1162*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A5, GPIOT3, GPIOT3, SIG_DESC_SET(SCUA0, 3));
1163*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A5, RMII1TXD1, RMII1, RMII1_DESC);
1164*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A5, RGMII1TXD1, RGMII1);
1165*4882a593Smuzhiyun PIN_DECL_(A5, SIG_EXPR_LIST_PTR(A5, GPIOT3), SIG_EXPR_LIST_PTR(A5, RMII1TXD1),
1166*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(A5, RGMII1TXD1));
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun #define E7 156
1169*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E7, GPIOT4, GPIOT4, SIG_DESC_SET(SCUA0, 4));
1170*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E7, RMII1DASH0, RMII1, RMII1_DESC);
1171*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E7, RGMII1TXD2, RGMII1);
1172*4882a593Smuzhiyun PIN_DECL_(E7, SIG_EXPR_LIST_PTR(E7, GPIOT4), SIG_EXPR_LIST_PTR(E7, RMII1DASH0),
1173*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(E7, RGMII1TXD2));
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun #define D7 157
1176*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D7, GPIOT5, GPIOT5, SIG_DESC_SET(SCUA0, 5));
1177*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D7, RMII1DASH1, RMII1, RMII1_DESC);
1178*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D7, RGMII1TXD3, RGMII1);
1179*4882a593Smuzhiyun PIN_DECL_(D7, SIG_EXPR_LIST_PTR(D7, GPIOT5), SIG_EXPR_LIST_PTR(D7, RMII1DASH1),
1180*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(D7, RGMII1TXD3));
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun #define B2 158
1183*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B2, GPIOT6, GPIOT6, SIG_DESC_SET(SCUA0, 6));
1184*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B2, RMII2RCLKO, RMII2, RMII2_DESC,
1185*4882a593Smuzhiyun SIG_DESC_SET(SCU48, 30));
1186*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B2, RGMII2TXCK, RGMII2);
1187*4882a593Smuzhiyun PIN_DECL_(B2, SIG_EXPR_LIST_PTR(B2, GPIOT6), SIG_EXPR_LIST_PTR(B2, RMII2RCLKO),
1188*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(B2, RGMII2TXCK));
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun #define B1 159
1191*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B1, GPIOT7, GPIOT7, SIG_DESC_SET(SCUA0, 7));
1192*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B1, RMII2TXEN, RMII2, RMII2_DESC);
1193*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B1, RGMII2TXCTL, RGMII2);
1194*4882a593Smuzhiyun PIN_DECL_(B1, SIG_EXPR_LIST_PTR(B1, GPIOT7), SIG_EXPR_LIST_PTR(B1, RMII2TXEN),
1195*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(B1, RGMII2TXCTL));
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun #define A2 160
1198*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A2, GPIOU0, GPIOU0, SIG_DESC_SET(SCUA0, 8));
1199*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A2, RMII2TXD0, RMII2, RMII2_DESC);
1200*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A2, RGMII2TXD0, RGMII2);
1201*4882a593Smuzhiyun PIN_DECL_(A2, SIG_EXPR_LIST_PTR(A2, GPIOU0), SIG_EXPR_LIST_PTR(A2, RMII2TXD0),
1202*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(A2, RGMII2TXD0));
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun #define B3 161
1205*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B3, GPIOU1, GPIOU1, SIG_DESC_SET(SCUA0, 9));
1206*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B3, RMII2TXD1, RMII2, RMII2_DESC);
1207*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B3, RGMII2TXD1, RGMII2);
1208*4882a593Smuzhiyun PIN_DECL_(B3, SIG_EXPR_LIST_PTR(B3, GPIOU1), SIG_EXPR_LIST_PTR(B3, RMII2TXD1),
1209*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(B3, RGMII2TXD1));
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun #define D5 162
1212*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D5, GPIOU2, GPIOU2, SIG_DESC_SET(SCUA0, 10));
1213*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D5, RMII2DASH0, RMII2, RMII2_DESC);
1214*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D5, RGMII2TXD2, RGMII2);
1215*4882a593Smuzhiyun PIN_DECL_(D5, SIG_EXPR_LIST_PTR(D5, GPIOU2), SIG_EXPR_LIST_PTR(D5, RMII2DASH0),
1216*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(D5, RGMII2TXD2));
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun #define D4 163
1219*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D4, GPIOU3, GPIOU3, SIG_DESC_SET(SCUA0, 11));
1220*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D4, RMII2DASH1, RMII2, RMII2_DESC);
1221*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D4, RGMII2TXD3, RGMII2);
1222*4882a593Smuzhiyun PIN_DECL_(D4, SIG_EXPR_LIST_PTR(D4, GPIOU3), SIG_EXPR_LIST_PTR(D4, RMII2DASH1),
1223*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(D4, RGMII2TXD3));
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun #define B4 164
1226*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B4, GPIOU4, GPIOU4, SIG_DESC_SET(SCUA0, 12));
1227*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B4, RMII1RCLKI, RMII1, RMII1_DESC);
1228*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B4, RGMII1RXCK, RGMII1);
1229*4882a593Smuzhiyun PIN_DECL_(B4, SIG_EXPR_LIST_PTR(B4, GPIOU4), SIG_EXPR_LIST_PTR(B4, RMII1RCLKI),
1230*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(B4, RGMII1RXCK));
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun #define A4 165
1233*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A4, GPIOU5, GPIOU5, SIG_DESC_SET(SCUA0, 13));
1234*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A4, RMII1DASH2, RMII1, RMII1_DESC);
1235*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A4, RGMII1RXCTL, RGMII1);
1236*4882a593Smuzhiyun PIN_DECL_(A4, SIG_EXPR_LIST_PTR(A4, GPIOU5), SIG_EXPR_LIST_PTR(A4, RMII1DASH2),
1237*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(A4, RGMII1RXCTL));
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun #define A3 166
1240*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A3, GPIOU6, GPIOU6, SIG_DESC_SET(SCUA0, 14));
1241*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A3, RMII1RXD0, RMII1, RMII1_DESC);
1242*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A3, RGMII1RXD0, RGMII1);
1243*4882a593Smuzhiyun PIN_DECL_(A3, SIG_EXPR_LIST_PTR(A3, GPIOU6), SIG_EXPR_LIST_PTR(A3, RMII1RXD0),
1244*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(A3, RGMII1RXD0));
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun #define D6 167
1247*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D6, GPIOU7, GPIOU7, SIG_DESC_SET(SCUA0, 15));
1248*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D6, RMII1RXD1, RMII1, RMII1_DESC);
1249*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D6, RGMII1RXD1, RGMII1);
1250*4882a593Smuzhiyun PIN_DECL_(D6, SIG_EXPR_LIST_PTR(D6, GPIOU7), SIG_EXPR_LIST_PTR(D6, RMII1RXD1),
1251*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(D6, RGMII1RXD1));
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun #define C5 168
1254*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C5, GPIOV0, GPIOV0, SIG_DESC_SET(SCUA0, 16));
1255*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C5, RMII1CRSDV, RMII1, RMII1_DESC);
1256*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C5, RGMII1RXD2, RGMII1);
1257*4882a593Smuzhiyun PIN_DECL_(C5, SIG_EXPR_LIST_PTR(C5, GPIOV0), SIG_EXPR_LIST_PTR(C5, RMII1CRSDV),
1258*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(C5, RGMII1RXD2));
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun #define C4 169
1261*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C4, GPIOV1, GPIOV1, SIG_DESC_SET(SCUA0, 17));
1262*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C4, RMII1RXER, RMII1, RMII1_DESC);
1263*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C4, RGMII1RXD3, RGMII1);
1264*4882a593Smuzhiyun PIN_DECL_(C4, SIG_EXPR_LIST_PTR(C4, GPIOV1), SIG_EXPR_LIST_PTR(C4, RMII1RXER),
1265*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(C4, RGMII1RXD3));
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun FUNC_GROUP_DECL(RGMII1, B4, A4, A3, D6, C5, C4, B5, E9, F9, A5, E7, D7);
1268*4882a593Smuzhiyun FUNC_GROUP_DECL(RMII1, B4, A3, D6, C5, C4, B5, E9, F9, A5);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun #define C2 170
1271*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C2, GPIOV2, GPIOV2, SIG_DESC_SET(SCUA0, 18));
1272*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C2, RMII2RCLKI, RMII2, RMII2_DESC);
1273*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C2, RGMII2RXCK, RGMII2);
1274*4882a593Smuzhiyun PIN_DECL_(C2, SIG_EXPR_LIST_PTR(C2, GPIOV2), SIG_EXPR_LIST_PTR(C2, RMII2RCLKI),
1275*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(C2, RGMII2RXCK));
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun #define C1 171
1278*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C1, GPIOV3, GPIOV3, SIG_DESC_SET(SCUA0, 19));
1279*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C1, RMII2DASH2, RMII2, RMII2_DESC);
1280*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C1, RGMII2RXCTL, RGMII2);
1281*4882a593Smuzhiyun PIN_DECL_(C1, SIG_EXPR_LIST_PTR(C1, GPIOV3), SIG_EXPR_LIST_PTR(C1, RMII2DASH2),
1282*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(C1, RGMII2RXCTL));
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun #define C3 172
1285*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C3, GPIOV4, GPIOV4, SIG_DESC_SET(SCUA0, 20));
1286*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C3, RMII2RXD0, RMII2, RMII2_DESC);
1287*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C3, RGMII2RXD0, RGMII2);
1288*4882a593Smuzhiyun PIN_DECL_(C3, SIG_EXPR_LIST_PTR(C3, GPIOV4), SIG_EXPR_LIST_PTR(C3, RMII2RXD0),
1289*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(C3, RGMII2RXD0));
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun #define D1 173
1292*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D1, GPIOV5, GPIOV5, SIG_DESC_SET(SCUA0, 21));
1293*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D1, RMII2RXD1, RMII2, RMII2_DESC);
1294*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D1, RGMII2RXD1, RGMII2);
1295*4882a593Smuzhiyun PIN_DECL_(D1, SIG_EXPR_LIST_PTR(D1, GPIOV5), SIG_EXPR_LIST_PTR(D1, RMII2RXD1),
1296*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(D1, RGMII2RXD1));
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun #define D2 174
1299*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D2, GPIOV6, GPIOV6, SIG_DESC_SET(SCUA0, 22));
1300*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D2, RMII2CRSDV, RMII2, RMII2_DESC);
1301*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D2, RGMII2RXD2, RGMII2);
1302*4882a593Smuzhiyun PIN_DECL_(D2, SIG_EXPR_LIST_PTR(D2, GPIOV6), SIG_EXPR_LIST_PTR(D2, RMII2CRSDV),
1303*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(D2, RGMII2RXD2));
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun #define E6 175
1306*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E6, GPIOV7, GPIOV7, SIG_DESC_SET(SCUA0, 23));
1307*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E6, RMII2RXER, RMII2, RMII2_DESC);
1308*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E6, RGMII2RXD3, RGMII2);
1309*4882a593Smuzhiyun PIN_DECL_(E6, SIG_EXPR_LIST_PTR(E6, GPIOV7), SIG_EXPR_LIST_PTR(E6, RMII2RXER),
1310*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(E6, RGMII2RXD3));
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun FUNC_GROUP_DECL(RGMII2, B2, B1, A2, B3, D5, D4, C2, C1, C3, D1, D2, E6);
1313*4882a593Smuzhiyun FUNC_GROUP_DECL(RMII2, B2, B1, A2, B3, C2, C3, D1, D2, E6);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun #define F4 176
1316*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F4, GPIOW0, GPIOW0, SIG_DESC_SET(SCUA0, 24));
1317*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F4, ADC0, ADC0);
1318*4882a593Smuzhiyun PIN_DECL_(F4, SIG_EXPR_LIST_PTR(F4, GPIOW0), SIG_EXPR_LIST_PTR(F4, ADC0));
1319*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC0, F4);
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun #define F5 177
1322*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F5, GPIOW1, GPIOW1, SIG_DESC_SET(SCUA0, 25));
1323*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F5, ADC1, ADC1);
1324*4882a593Smuzhiyun PIN_DECL_(F5, SIG_EXPR_LIST_PTR(F5, GPIOW1), SIG_EXPR_LIST_PTR(F5, ADC1));
1325*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC1, F5);
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun #define E2 178
1328*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E2, GPIOW2, GPIOW2, SIG_DESC_SET(SCUA0, 26));
1329*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E2, ADC2, ADC2);
1330*4882a593Smuzhiyun PIN_DECL_(E2, SIG_EXPR_LIST_PTR(E2, GPIOW2), SIG_EXPR_LIST_PTR(E2, ADC2));
1331*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC2, E2);
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun #define E1 179
1334*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E1, GPIOW3, GPIOW3, SIG_DESC_SET(SCUA0, 27));
1335*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E1, ADC3, ADC3);
1336*4882a593Smuzhiyun PIN_DECL_(E1, SIG_EXPR_LIST_PTR(E1, GPIOW3), SIG_EXPR_LIST_PTR(E1, ADC3));
1337*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC3, E1);
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun #define F3 180
1340*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F3, GPIOW4, GPIOW4, SIG_DESC_SET(SCUA0, 28));
1341*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F3, ADC4, ADC4);
1342*4882a593Smuzhiyun PIN_DECL_(F3, SIG_EXPR_LIST_PTR(F3, GPIOW4), SIG_EXPR_LIST_PTR(F3, ADC4));
1343*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC4, F3);
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun #define E3 181
1346*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E3, GPIOW5, GPIOW5, SIG_DESC_SET(SCUA0, 29));
1347*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E3, ADC5, ADC5);
1348*4882a593Smuzhiyun PIN_DECL_(E3, SIG_EXPR_LIST_PTR(E3, GPIOW5), SIG_EXPR_LIST_PTR(E3, ADC5));
1349*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC5, E3);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun #define G5 182
1352*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G5, GPIOW6, GPIOW6, SIG_DESC_SET(SCUA0, 30));
1353*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G5, ADC6, ADC6);
1354*4882a593Smuzhiyun PIN_DECL_(G5, SIG_EXPR_LIST_PTR(G5, GPIOW6), SIG_EXPR_LIST_PTR(G5, ADC6));
1355*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC6, G5);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun #define G4 183
1358*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G4, GPIOW7, GPIOW7, SIG_DESC_SET(SCUA0, 31));
1359*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G4, ADC7, ADC7);
1360*4882a593Smuzhiyun PIN_DECL_(G4, SIG_EXPR_LIST_PTR(G4, GPIOW7), SIG_EXPR_LIST_PTR(G4, ADC7));
1361*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC7, G4);
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun #define F2 184
1364*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F2, GPIOX0, GPIOX0, SIG_DESC_SET(SCUA4, 0));
1365*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F2, ADC8, ADC8);
1366*4882a593Smuzhiyun PIN_DECL_(F2, SIG_EXPR_LIST_PTR(F2, GPIOX0), SIG_EXPR_LIST_PTR(F2, ADC8));
1367*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC8, F2);
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun #define G3 185
1370*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G3, GPIOX1, GPIOX1, SIG_DESC_SET(SCUA4, 1));
1371*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G3, ADC9, ADC9);
1372*4882a593Smuzhiyun PIN_DECL_(G3, SIG_EXPR_LIST_PTR(G3, GPIOX1), SIG_EXPR_LIST_PTR(G3, ADC9));
1373*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC9, G3);
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun #define G2 186
1376*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G2, GPIOX2, GPIOX2, SIG_DESC_SET(SCUA4, 2));
1377*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G2, ADC10, ADC10);
1378*4882a593Smuzhiyun PIN_DECL_(G2, SIG_EXPR_LIST_PTR(G2, GPIOX2), SIG_EXPR_LIST_PTR(G2, ADC10));
1379*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC10, G2);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun #define F1 187
1382*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F1, GPIOX3, GPIOX3, SIG_DESC_SET(SCUA4, 3));
1383*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F1, ADC11, ADC11);
1384*4882a593Smuzhiyun PIN_DECL_(F1, SIG_EXPR_LIST_PTR(F1, GPIOX3), SIG_EXPR_LIST_PTR(F1, ADC11));
1385*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC11, F1);
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun #define H5 188
1388*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(H5, GPIOX4, GPIOX4, SIG_DESC_SET(SCUA4, 4));
1389*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(H5, ADC12, ADC12);
1390*4882a593Smuzhiyun PIN_DECL_(H5, SIG_EXPR_LIST_PTR(H5, GPIOX4), SIG_EXPR_LIST_PTR(H5, ADC12));
1391*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC12, H5);
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun #define G1 189
1394*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G1, GPIOX5, GPIOX5, SIG_DESC_SET(SCUA4, 5));
1395*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G1, ADC13, ADC13);
1396*4882a593Smuzhiyun PIN_DECL_(G1, SIG_EXPR_LIST_PTR(G1, GPIOX5), SIG_EXPR_LIST_PTR(G1, ADC13));
1397*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC13, G1);
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun #define H3 190
1400*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(H3, GPIOX6, GPIOX6, SIG_DESC_SET(SCUA4, 6));
1401*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(H3, ADC14, ADC14);
1402*4882a593Smuzhiyun PIN_DECL_(H3, SIG_EXPR_LIST_PTR(H3, GPIOX6), SIG_EXPR_LIST_PTR(H3, ADC14));
1403*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC14, H3);
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun #define H4 191
1406*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(H4, GPIOX7, GPIOX7, SIG_DESC_SET(SCUA4, 7));
1407*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(H4, ADC15, ADC15);
1408*4882a593Smuzhiyun PIN_DECL_(H4, SIG_EXPR_LIST_PTR(H4, GPIOX7), SIG_EXPR_LIST_PTR(H4, ADC15));
1409*4882a593Smuzhiyun FUNC_GROUP_DECL(ADC15, H4);
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun #define ACPI_DESC SIG_DESC_SET(HW_STRAP1, 19)
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun #define R22 192
1414*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOS3, SIOS3, SIG_DESC_SET(SCUA4, 8));
1415*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOS3, ACPI, ACPI_DESC);
1416*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(R22, SIOS3, SIOS3, ACPI);
1417*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(R22, DASHR22, DASHR22, SIG_DESC_SET(SCU94, 10));
1418*4882a593Smuzhiyun PIN_DECL_2(R22, GPIOY0, SIOS3, DASHR22);
1419*4882a593Smuzhiyun FUNC_GROUP_DECL(SIOS3, R22);
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun #define R21 193
1422*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOS5, SIOS5, SIG_DESC_SET(SCUA4, 9));
1423*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOS5, ACPI, ACPI_DESC);
1424*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(R21, SIOS5, SIOS5, ACPI);
1425*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(R21, DASHR21, DASHR21, SIG_DESC_SET(SCU94, 10));
1426*4882a593Smuzhiyun PIN_DECL_2(R21, GPIOY1, SIOS5, DASHR21);
1427*4882a593Smuzhiyun FUNC_GROUP_DECL(SIOS5, R21);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun #define P22 194
1430*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOPWREQ, SIOPWREQ, SIG_DESC_SET(SCUA4, 10));
1431*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOPWREQ, ACPI, ACPI_DESC);
1432*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(P22, SIOPWREQ, SIOPWREQ, ACPI);
1433*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(P22, DASHP22, DASHP22, SIG_DESC_SET(SCU94, 11));
1434*4882a593Smuzhiyun PIN_DECL_2(P22, GPIOY2, SIOPWREQ, DASHP22);
1435*4882a593Smuzhiyun FUNC_GROUP_DECL(SIOPWREQ, P22);
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun #define P21 195
1438*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOONCTRL, SIOONCTRL, SIG_DESC_SET(SCUA4, 11));
1439*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOONCTRL, ACPI, ACPI_DESC);
1440*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(P21, SIOONCTRL, SIOONCTRL, ACPI);
1441*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(P21, DASHP21, DASHP21, SIG_DESC_SET(SCU94, 11));
1442*4882a593Smuzhiyun PIN_DECL_2(P21, GPIOY3, SIOONCTRL, DASHP21);
1443*4882a593Smuzhiyun FUNC_GROUP_DECL(SIOONCTRL, P21);
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun #define M18 196
1446*4882a593Smuzhiyun SSSF_PIN_DECL(M18, GPIOY4, SCL1, SIG_DESC_SET(SCUA4, 12));
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun #define M19 197
1449*4882a593Smuzhiyun SSSF_PIN_DECL(M19, GPIOY5, SDA1, SIG_DESC_SET(SCUA4, 13));
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun #define M20 198
1452*4882a593Smuzhiyun SSSF_PIN_DECL(M20, GPIOY6, SCL2, SIG_DESC_SET(SCUA4, 14));
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun #define P20 199
1455*4882a593Smuzhiyun SSSF_PIN_DECL(P20, GPIOY7, SDA2, SIG_DESC_SET(SCUA4, 15));
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun #define PNOR_DESC SIG_DESC_SET(SCU90, 31)
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun #define Y20 200
1460*4882a593Smuzhiyun #define Y20_DESC SIG_DESC_SET(SCUA4, 16)
1461*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG2, VPO, Y20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1462*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG2, VPOOFF1, Y20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1463*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG2, VPOOFF2, Y20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1464*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOG2, VPO,
1465*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG2, VPO),
1466*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG2, VPOOFF1),
1467*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG2, VPOOFF2));
1468*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(Y20, VPOG2, VPO);
1469*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOPBI, SIOPBI, Y20_DESC);
1470*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOPBI, ACPI, Y20_DESC);
1471*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(Y20, SIOPBI, SIOPBI, ACPI);
1472*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y20, NORA0, PNOR, PNOR_DESC);
1473*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y20, GPIOZ0, GPIOZ0);
1474*4882a593Smuzhiyun PIN_DECL_(Y20, SIG_EXPR_LIST_PTR(Y20, VPOG2), SIG_EXPR_LIST_PTR(Y20, SIOPBI),
1475*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(Y20, NORA0), SIG_EXPR_LIST_PTR(Y20, GPIOZ0));
1476*4882a593Smuzhiyun FUNC_GROUP_DECL(SIOPBI, Y20);
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun #define AB20 201
1479*4882a593Smuzhiyun #define AB20_DESC SIG_DESC_SET(SCUA4, 17)
1480*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG3, VPO, AB20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1481*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG3, VPOOFF1, AB20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1482*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG3, VPOOFF2, AB20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1483*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOG3, VPO,
1484*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG3, VPO),
1485*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG3, VPOOFF1),
1486*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG3, VPOOFF2));
1487*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(AB20, VPOG3, VPO);
1488*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOPWRGD, SIOPWRGD, AB20_DESC);
1489*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOPWRGD, ACPI, AB20_DESC);
1490*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(AB20, SIOPWRGD, SIOPWRGD, ACPI);
1491*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AB20, NORA1, PNOR, PNOR_DESC);
1492*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AB20, GPIOZ1, GPIOZ1);
1493*4882a593Smuzhiyun PIN_DECL_(AB20, SIG_EXPR_LIST_PTR(AB20, VPOG3),
1494*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(AB20, SIOPWRGD), SIG_EXPR_LIST_PTR(AB20, NORA1),
1495*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(AB20, GPIOZ1));
1496*4882a593Smuzhiyun FUNC_GROUP_DECL(SIOPWRGD, AB20);
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun #define AB21 202
1499*4882a593Smuzhiyun #define AB21_DESC SIG_DESC_SET(SCUA4, 18)
1500*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG4, VPO, AB21_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1501*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG4, VPOOFF1, AB21_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1502*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG4, VPOOFF2, AB21_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1503*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOG4, VPO,
1504*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG4, VPO),
1505*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG4, VPOOFF1),
1506*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG4, VPOOFF2));
1507*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(AB21, VPOG4, VPO);
1508*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOPBO, SIOPBO, AB21_DESC);
1509*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOPBO, ACPI, AB21_DESC);
1510*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(AB21, SIOPBO, SIOPBO, ACPI);
1511*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AB21, NORA2, PNOR, PNOR_DESC);
1512*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AB21, GPIOZ2, GPIOZ2);
1513*4882a593Smuzhiyun PIN_DECL_(AB21, SIG_EXPR_LIST_PTR(AB21, VPOG4),
1514*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(AB21, SIOPBO), SIG_EXPR_LIST_PTR(AB21, NORA2),
1515*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(AB21, GPIOZ2));
1516*4882a593Smuzhiyun FUNC_GROUP_DECL(SIOPBO, AB21);
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun #define AA21 203
1519*4882a593Smuzhiyun #define AA21_DESC SIG_DESC_SET(SCUA4, 19)
1520*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG5, VPO, AA21_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1521*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG5, VPOOFF1, AA21_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1522*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG5, VPOOFF2, AA21_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1523*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOG5, VPO,
1524*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG5, VPO),
1525*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG5, VPOOFF1),
1526*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG5, VPOOFF2));
1527*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(AA21, VPOG5, VPO);
1528*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOSCI, SIOSCI, AA21_DESC);
1529*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(SIOSCI, ACPI, AA21_DESC);
1530*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_DUAL(AA21, SIOSCI, SIOSCI, ACPI);
1531*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AA21, NORA3, PNOR, PNOR_DESC);
1532*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AA21, GPIOZ3, GPIOZ3);
1533*4882a593Smuzhiyun PIN_DECL_(AA21, SIG_EXPR_LIST_PTR(AA21, VPOG5),
1534*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(AA21, SIOSCI), SIG_EXPR_LIST_PTR(AA21, NORA3),
1535*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(AA21, GPIOZ3));
1536*4882a593Smuzhiyun FUNC_GROUP_DECL(SIOSCI, AA21);
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun FUNC_GROUP_DECL(ACPI, R22, R21, P22, P21, Y20, AB20, AB21, AA21);
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun /* CRT DVO disabled, configured for single-edge mode */
1541*4882a593Smuzhiyun #define CRT_DVO_DS_DESC { ASPEED_IP_GFX, GFX064, GENMASK(7, 6), 0, 0 }
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun /* CRT DVO disabled, configured for dual-edge mode */
1544*4882a593Smuzhiyun #define CRT_DVO_DD_DESC { ASPEED_IP_GFX, GFX064, GENMASK(7, 6), 1, 1 }
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun /* CRT DVO enabled, configured for single-edge mode */
1547*4882a593Smuzhiyun #define CRT_DVO_ES_DESC { ASPEED_IP_GFX, GFX064, GENMASK(7, 6), 2, 2 }
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun /* CRT DVO enabled, configured for dual-edge mode */
1550*4882a593Smuzhiyun #define CRT_DVO_ED_DESC { ASPEED_IP_GFX, GFX064, GENMASK(7, 6), 3, 3 }
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun #define U21 204
1553*4882a593Smuzhiyun #define U21_DESC SIG_DESC_SET(SCUA4, 20)
1554*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG6, VPO, U21_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1555*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG6, VPOOFF1, U21_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1556*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG6, VPOOFF2, U21_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1557*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOG6, VPO,
1558*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG6, VPO),
1559*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG6, VPOOFF1),
1560*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG6, VPOOFF2));
1561*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(U21, VPOG6, VPO);
1562*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(U21, NORA4, PNOR, PNOR_DESC);
1563*4882a593Smuzhiyun PIN_DECL_2(U21, GPIOZ4, VPOG6, NORA4);
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun #define W22 205
1566*4882a593Smuzhiyun #define W22_DESC SIG_DESC_SET(SCUA4, 21)
1567*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG7, VPO, W22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1568*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG7, VPOOFF1, W22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1569*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG7, VPOOFF2, W22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1570*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOG7, VPO,
1571*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG7, VPO),
1572*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG7, VPOOFF1),
1573*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG7, VPOOFF2));
1574*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(W22, VPOG7, VPO);
1575*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(W22, NORA5, PNOR, PNOR_DESC);
1576*4882a593Smuzhiyun PIN_DECL_2(W22, GPIOZ5, VPOG7, NORA5);
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun #define V22 206
1579*4882a593Smuzhiyun #define V22_DESC SIG_DESC_SET(SCUA4, 22)
1580*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG8, VPO, V22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1581*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG8, VPOOFF1, V22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1582*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG8, VPOOFF2, V22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1583*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOG8, VPO,
1584*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG8, VPO),
1585*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG8, VPOOFF1),
1586*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG8, VPOOFF2));
1587*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(V22, VPOG8, VPO);
1588*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(V22, NORA6, PNOR, PNOR_DESC);
1589*4882a593Smuzhiyun PIN_DECL_2(V22, GPIOZ6, VPOG8, NORA6);
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun #define W21 207
1592*4882a593Smuzhiyun #define W21_DESC SIG_DESC_SET(SCUA4, 23)
1593*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG9, VPO, W21_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1594*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG9, VPOOFF1, W21_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1595*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOG9, VPOOFF2, W21_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1596*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOG9, VPO,
1597*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG9, VPO),
1598*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG9, VPOOFF1),
1599*4882a593Smuzhiyun SIG_EXPR_PTR(VPOG9, VPOOFF2));
1600*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(W21, VPOG9, VPO);
1601*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(W21, NORA7, PNOR, PNOR_DESC);
1602*4882a593Smuzhiyun PIN_DECL_2(W21, GPIOZ7, VPOG9, NORA7);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun #define Y21 208
1605*4882a593Smuzhiyun #define Y21_DESC SIG_DESC_SET(SCUA4, 24)
1606*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR2, VPO, Y21_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1607*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR2, VPOOFF1, Y21_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1608*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR2, VPOOFF2, Y21_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1609*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOR2, VPO,
1610*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR2, VPO),
1611*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR2, VPOOFF1),
1612*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR2, VPOOFF2));
1613*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(Y21, VPOR2, VPO);
1614*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y21, SALT7, SALT7, Y21_DESC);
1615*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y21, NORD0, PNOR, PNOR_DESC);
1616*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y21, GPIOAA0, GPIOAA0);
1617*4882a593Smuzhiyun PIN_DECL_(Y21, SIG_EXPR_LIST_PTR(Y21, VPOR2), SIG_EXPR_LIST_PTR(Y21, SALT7),
1618*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(Y21, NORD0), SIG_EXPR_LIST_PTR(Y21, GPIOAA0));
1619*4882a593Smuzhiyun FUNC_GROUP_DECL(SALT7, Y21);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun #define V21 209
1622*4882a593Smuzhiyun #define V21_DESC SIG_DESC_SET(SCUA4, 25)
1623*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR3, VPO, V21_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1624*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR3, VPOOFF1, V21_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1625*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR3, VPOOFF2, V21_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1626*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOR3, VPO,
1627*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR3, VPO),
1628*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR3, VPOOFF1),
1629*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR3, VPOOFF2));
1630*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(V21, VPOR3, VPO);
1631*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(V21, SALT8, SALT8, V21_DESC);
1632*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(V21, NORD1, PNOR, PNOR_DESC);
1633*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(V21, GPIOAA1, GPIOAA1);
1634*4882a593Smuzhiyun PIN_DECL_(V21, SIG_EXPR_LIST_PTR(V21, VPOR3), SIG_EXPR_LIST_PTR(V21, SALT8),
1635*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(V21, NORD1), SIG_EXPR_LIST_PTR(V21, GPIOAA1));
1636*4882a593Smuzhiyun FUNC_GROUP_DECL(SALT8, V21);
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun #define Y22 210
1639*4882a593Smuzhiyun #define Y22_DESC SIG_DESC_SET(SCUA4, 26)
1640*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR4, VPO, Y22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1641*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR4, VPOOFF1, Y22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1642*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR4, VPOOFF2, Y22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1643*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOR4, VPO,
1644*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR4, VPO),
1645*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR4, VPOOFF1),
1646*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR4, VPOOFF2));
1647*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(Y22, VPOR4, VPO);
1648*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y22, SALT9, SALT9, Y22_DESC);
1649*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y22, NORD2, PNOR, PNOR_DESC);
1650*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(Y22, GPIOAA2, GPIOAA2);
1651*4882a593Smuzhiyun PIN_DECL_(Y22, SIG_EXPR_LIST_PTR(Y22, VPOR4), SIG_EXPR_LIST_PTR(Y22, SALT9),
1652*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(Y22, NORD2), SIG_EXPR_LIST_PTR(Y22, GPIOAA2));
1653*4882a593Smuzhiyun FUNC_GROUP_DECL(SALT9, Y22);
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun #define AA22 211
1656*4882a593Smuzhiyun #define AA22_DESC SIG_DESC_SET(SCUA4, 27)
1657*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR5, VPO, AA22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1658*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR5, VPOOFF1, AA22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1659*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR5, VPOOFF2, AA22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1660*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOR5, VPO,
1661*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR5, VPO),
1662*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR5, VPOOFF1),
1663*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR5, VPOOFF2));
1664*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(AA22, VPOR5, VPO);
1665*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AA22, SALT10, SALT10, AA22_DESC);
1666*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AA22, NORD3, PNOR, PNOR_DESC);
1667*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(AA22, GPIOAA3, GPIOAA3);
1668*4882a593Smuzhiyun PIN_DECL_(AA22, SIG_EXPR_LIST_PTR(AA22, VPOR5),
1669*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(AA22, SALT10), SIG_EXPR_LIST_PTR(AA22, NORD3),
1670*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(AA22, GPIOAA3));
1671*4882a593Smuzhiyun FUNC_GROUP_DECL(SALT10, AA22);
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun #define U22 212
1674*4882a593Smuzhiyun #define U22_DESC SIG_DESC_SET(SCUA4, 28)
1675*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR6, VPO, U22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1676*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR6, VPOOFF1, U22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1677*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR6, VPOOFF2, U22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1678*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOR6, VPO,
1679*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR6, VPO),
1680*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR6, VPOOFF1),
1681*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR6, VPOOFF2));
1682*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(U22, VPOR6, VPO);
1683*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(U22, SALT11, SALT11, U22_DESC);
1684*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(U22, NORD4, PNOR, PNOR_DESC);
1685*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(U22, GPIOAA4, GPIOAA4);
1686*4882a593Smuzhiyun PIN_DECL_(U22, SIG_EXPR_LIST_PTR(U22, VPOR6), SIG_EXPR_LIST_PTR(U22, SALT11),
1687*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(U22, NORD4), SIG_EXPR_LIST_PTR(U22, GPIOAA4));
1688*4882a593Smuzhiyun FUNC_GROUP_DECL(SALT11, U22);
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun #define T20 213
1691*4882a593Smuzhiyun #define T20_DESC SIG_DESC_SET(SCUA4, 29)
1692*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR7, VPO, T20_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1693*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR7, VPOOFF1, T20_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1694*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR7, VPOOFF2, T20_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1695*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOR7, VPO,
1696*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR7, VPO),
1697*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR7, VPOOFF1),
1698*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR7, VPOOFF2));
1699*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(T20, VPOR7, VPO);
1700*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(T20, SALT12, SALT12, T20_DESC);
1701*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(T20, NORD5, PNOR, PNOR_DESC);
1702*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(T20, GPIOAA5, GPIOAA5);
1703*4882a593Smuzhiyun PIN_DECL_(T20, SIG_EXPR_LIST_PTR(T20, VPOR7), SIG_EXPR_LIST_PTR(T20, SALT12),
1704*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(T20, NORD5), SIG_EXPR_LIST_PTR(T20, GPIOAA5));
1705*4882a593Smuzhiyun FUNC_GROUP_DECL(SALT12, T20);
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun #define N18 214
1708*4882a593Smuzhiyun #define N18_DESC SIG_DESC_SET(SCUA4, 30)
1709*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR8, VPO, N18_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1710*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR8, VPOOFF1, N18_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1711*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR8, VPOOFF2, N18_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1712*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOR8, VPO,
1713*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR8, VPO),
1714*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR8, VPOOFF1),
1715*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR8, VPOOFF2));
1716*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(N18, VPOR8, VPO);
1717*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(N18, SALT13, SALT13, N18_DESC);
1718*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(N18, NORD6, PNOR, PNOR_DESC);
1719*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(N18, GPIOAA6, GPIOAA6);
1720*4882a593Smuzhiyun PIN_DECL_(N18, SIG_EXPR_LIST_PTR(N18, VPOR8), SIG_EXPR_LIST_PTR(N18, SALT13),
1721*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(N18, NORD6), SIG_EXPR_LIST_PTR(N18, GPIOAA6));
1722*4882a593Smuzhiyun FUNC_GROUP_DECL(SALT13, N18);
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun #define P19 215
1725*4882a593Smuzhiyun #define P19_DESC SIG_DESC_SET(SCUA4, 31)
1726*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR9, VPO, P19_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1727*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR9, VPOOFF1, P19_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1728*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOR9, VPOOFF2, P19_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1729*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOR9, VPO,
1730*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR9, VPO),
1731*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR9, VPOOFF1),
1732*4882a593Smuzhiyun SIG_EXPR_PTR(VPOR9, VPOOFF2));
1733*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(P19, VPOR9, VPO);
1734*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(P19, SALT14, SALT14, P19_DESC);
1735*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(P19, NORD7, PNOR, PNOR_DESC);
1736*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(P19, GPIOAA7, GPIOAA7);
1737*4882a593Smuzhiyun PIN_DECL_(P19, SIG_EXPR_LIST_PTR(P19, VPOR9), SIG_EXPR_LIST_PTR(P19, SALT14),
1738*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(P19, NORD7), SIG_EXPR_LIST_PTR(P19, GPIOAA7));
1739*4882a593Smuzhiyun FUNC_GROUP_DECL(SALT14, P19);
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun #define N19 216
1742*4882a593Smuzhiyun #define N19_DESC SIG_DESC_SET(SCUA8, 0)
1743*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPODE, VPO, N19_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1744*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPODE, VPOOFF1, N19_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1745*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPODE, VPOOFF2, N19_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1746*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPODE, VPO,
1747*4882a593Smuzhiyun SIG_EXPR_PTR(VPODE, VPO),
1748*4882a593Smuzhiyun SIG_EXPR_PTR(VPODE, VPOOFF1),
1749*4882a593Smuzhiyun SIG_EXPR_PTR(VPODE, VPOOFF2));
1750*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(N19, VPODE, VPO);
1751*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(N19, NOROE, PNOR, PNOR_DESC);
1752*4882a593Smuzhiyun PIN_DECL_2(N19, GPIOAB0, VPODE, NOROE);
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun #define T21 217
1755*4882a593Smuzhiyun #define T21_DESC SIG_DESC_SET(SCUA8, 1)
1756*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOHS, VPO, T21_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1757*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOHS, VPOOFF1, T21_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1758*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOHS, VPOOFF2, T21_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1759*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOHS, VPO,
1760*4882a593Smuzhiyun SIG_EXPR_PTR(VPOHS, VPO),
1761*4882a593Smuzhiyun SIG_EXPR_PTR(VPOHS, VPOOFF1),
1762*4882a593Smuzhiyun SIG_EXPR_PTR(VPOHS, VPOOFF2));
1763*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(T21, VPOHS, VPO);
1764*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(T21, NORWE, PNOR, PNOR_DESC);
1765*4882a593Smuzhiyun PIN_DECL_2(T21, GPIOAB1, VPOHS, NORWE);
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun FUNC_GROUP_DECL(PNOR, Y20, AB20, AB21, AA21, U21, W22, V22, W21, Y21, V21, Y22,
1768*4882a593Smuzhiyun AA22, U22, T20, N18, P19, N19, T21);
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun #define T22 218
1771*4882a593Smuzhiyun #define T22_DESC SIG_DESC_SET(SCUA8, 2)
1772*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOVS, VPO, T22_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1773*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOVS, VPOOFF1, T22_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1774*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOVS, VPOOFF2, T22_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1775*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOVS, VPO,
1776*4882a593Smuzhiyun SIG_EXPR_PTR(VPOVS, VPO),
1777*4882a593Smuzhiyun SIG_EXPR_PTR(VPOVS, VPOOFF1),
1778*4882a593Smuzhiyun SIG_EXPR_PTR(VPOVS, VPOOFF2));
1779*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(T22, VPOVS, VPO);
1780*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(T22, WDTRST1, WDTRST1, T22_DESC);
1781*4882a593Smuzhiyun PIN_DECL_2(T22, GPIOAB2, VPOVS, WDTRST1);
1782*4882a593Smuzhiyun FUNC_GROUP_DECL(WDTRST1, T22);
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun #define R20 219
1785*4882a593Smuzhiyun #define R20_DESC SIG_DESC_SET(SCUA8, 3)
1786*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOCLK, VPO, R20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1787*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOCLK, VPOOFF1, R20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1788*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(VPOCLK, VPOOFF2, R20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1789*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(VPOCLK, VPO,
1790*4882a593Smuzhiyun SIG_EXPR_PTR(VPOCLK, VPO),
1791*4882a593Smuzhiyun SIG_EXPR_PTR(VPOCLK, VPOOFF1),
1792*4882a593Smuzhiyun SIG_EXPR_PTR(VPOCLK, VPOOFF2));
1793*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(R20, VPOCLK, VPO);
1794*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(R20, WDTRST2, WDTRST2, R20_DESC);
1795*4882a593Smuzhiyun PIN_DECL_2(R20, GPIOAB3, VPOCLK, WDTRST2);
1796*4882a593Smuzhiyun FUNC_GROUP_DECL(WDTRST2, R20);
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun FUNC_GROUP_DECL(VPO, V20, U19, R18, P18, R19, W20, U20, AA20, Y20, AB20,
1799*4882a593Smuzhiyun AB21, AA21, U21, W22, V22, W21, Y21, V21, Y22, AA22, U22, T20,
1800*4882a593Smuzhiyun N18, P19, N19, T21, T22, R20);
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun #define ESPI_DESC SIG_DESC_SET(HW_STRAP1, 25)
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun #define G21 224
1805*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G21, ESPID0, ESPI, ESPI_DESC);
1806*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G21, LAD0, LAD0, SIG_DESC_SET(SCUAC, 0));
1807*4882a593Smuzhiyun PIN_DECL_2(G21, GPIOAC0, ESPID0, LAD0);
1808*4882a593Smuzhiyun FUNC_GROUP_DECL(LAD0, G21);
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun #define G20 225
1811*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G20, ESPID1, ESPI, ESPI_DESC);
1812*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G20, LAD1, LAD1, SIG_DESC_SET(SCUAC, 1));
1813*4882a593Smuzhiyun PIN_DECL_2(G20, GPIOAC1, ESPID1, LAD1);
1814*4882a593Smuzhiyun FUNC_GROUP_DECL(LAD1, G20);
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun #define D22 226
1817*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D22, ESPID2, ESPI, ESPI_DESC);
1818*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(D22, LAD2, LAD2, SIG_DESC_SET(SCUAC, 2));
1819*4882a593Smuzhiyun PIN_DECL_2(D22, GPIOAC2, ESPID2, LAD2);
1820*4882a593Smuzhiyun FUNC_GROUP_DECL(LAD2, D22);
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun #define E22 227
1823*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E22, ESPID3, ESPI, ESPI_DESC);
1824*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(E22, LAD3, LAD3, SIG_DESC_SET(SCUAC, 3));
1825*4882a593Smuzhiyun PIN_DECL_2(E22, GPIOAC3, ESPID3, LAD3);
1826*4882a593Smuzhiyun FUNC_GROUP_DECL(LAD3, E22);
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun #define C22 228
1829*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C22, ESPICK, ESPI, ESPI_DESC);
1830*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(C22, LCLK, LCLK, SIG_DESC_SET(SCUAC, 4));
1831*4882a593Smuzhiyun PIN_DECL_2(C22, GPIOAC4, ESPICK, LCLK);
1832*4882a593Smuzhiyun FUNC_GROUP_DECL(LCLK, C22);
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun #define F21 229
1835*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F21, ESPICS, ESPI, ESPI_DESC);
1836*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F21, LFRAME, LFRAME, SIG_DESC_SET(SCUAC, 5));
1837*4882a593Smuzhiyun PIN_DECL_2(F21, GPIOAC5, ESPICS, LFRAME);
1838*4882a593Smuzhiyun FUNC_GROUP_DECL(LFRAME, F21);
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun #define F22 230
1841*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F22, ESPIALT, ESPI, ESPI_DESC);
1842*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(F22, LSIRQ, LSIRQ, SIG_DESC_SET(SCUAC, 6));
1843*4882a593Smuzhiyun PIN_DECL_2(F22, GPIOAC6, ESPIALT, LSIRQ);
1844*4882a593Smuzhiyun FUNC_GROUP_DECL(LSIRQ, F22);
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun #define G22 231
1847*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G22, ESPIRST, ESPI, ESPI_DESC);
1848*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(G22, LPCRST, LPCRST, SIG_DESC_SET(SCUAC, 7));
1849*4882a593Smuzhiyun PIN_DECL_2(G22, GPIOAC7, ESPIRST, LPCRST);
1850*4882a593Smuzhiyun FUNC_GROUP_DECL(LPCRST, G22);
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun FUNC_GROUP_DECL(ESPI, G21, G20, D22, E22, C22, F21, F22, G22);
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun #define A7 232
1855*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A7, USB2AHDP, USB2AH, SIG_DESC_SET(SCU90, 29));
1856*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A7, USB2ADDP, USB2AD, SIG_DESC_BIT(SCU90, 29, 0));
1857*4882a593Smuzhiyun PIN_DECL_(A7, SIG_EXPR_LIST_PTR(A7, USB2AHDP), SIG_EXPR_LIST_PTR(A7, USB2ADDP));
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun #define A8 233
1860*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A8, USB2AHDN, USB2AH, SIG_DESC_SET(SCU90, 29));
1861*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A8, USB2ADDN, USB2AD, SIG_DESC_BIT(SCU90, 29, 0));
1862*4882a593Smuzhiyun PIN_DECL_(A8, SIG_EXPR_LIST_PTR(A8, USB2AHDN), SIG_EXPR_LIST_PTR(A8, USB2ADDN));
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun FUNC_GROUP_DECL(USB2AH, A7, A8);
1865*4882a593Smuzhiyun FUNC_GROUP_DECL(USB2AD, A7, A8);
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun #define USB11BHID_DESC { ASPEED_IP_SCU, SCU94, GENMASK(14, 13), 0, 0 }
1868*4882a593Smuzhiyun #define USB2BD_DESC { ASPEED_IP_SCU, SCU94, GENMASK(14, 13), 1, 0 }
1869*4882a593Smuzhiyun #define USB2BH1_DESC { ASPEED_IP_SCU, SCU94, GENMASK(14, 13), 2, 0 }
1870*4882a593Smuzhiyun #define USB2BH2_DESC { ASPEED_IP_SCU, SCU94, GENMASK(14, 13), 3, 0 }
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun #define B6 234
1873*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B6, USB11BDP, USB11BHID, USB11BHID_DESC);
1874*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(B6, USB2BDDP, USB2BD, USB2BD_DESC);
1875*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(USB2BHDP1, USB2BH, USB2BH1_DESC);
1876*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(USB2BHDP2, USB2BH, USB2BH2_DESC);
1877*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(USB2BHDP, USB2BH,
1878*4882a593Smuzhiyun SIG_EXPR_PTR(USB2BHDP1, USB2BH),
1879*4882a593Smuzhiyun SIG_EXPR_PTR(USB2BHDP2, USB2BH));
1880*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(B6, USB2BHDP, USB2BH);
1881*4882a593Smuzhiyun PIN_DECL_(B6, SIG_EXPR_LIST_PTR(B6, USB11BDP), SIG_EXPR_LIST_PTR(B6, USB2BDDP),
1882*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(B6, USB2BHDP));
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun #define A6 235
1885*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A6, USB11BDN, USB11BHID, USB11BHID_DESC);
1886*4882a593Smuzhiyun SIG_EXPR_LIST_DECL_SINGLE(A6, USB2BDN, USB2BD, USB2BD_DESC);
1887*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(USB2BHDN1, USB2BH, USB2BH1_DESC);
1888*4882a593Smuzhiyun SIG_EXPR_DECL_SINGLE(USB2BHDN2, USB2BH, USB2BH2_DESC);
1889*4882a593Smuzhiyun SIG_EXPR_LIST_DECL(USB2BHDN, USB2BH,
1890*4882a593Smuzhiyun SIG_EXPR_PTR(USB2BHDN1, USB2BH),
1891*4882a593Smuzhiyun SIG_EXPR_PTR(USB2BHDN2, USB2BH));
1892*4882a593Smuzhiyun SIG_EXPR_LIST_ALIAS(A6, USB2BHDN, USB2BH);
1893*4882a593Smuzhiyun PIN_DECL_(A6, SIG_EXPR_LIST_PTR(A6, USB11BDN), SIG_EXPR_LIST_PTR(A6, USB2BDN),
1894*4882a593Smuzhiyun SIG_EXPR_LIST_PTR(A6, USB2BHDN));
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun FUNC_GROUP_DECL(USB11BHID, B6, A6);
1897*4882a593Smuzhiyun FUNC_GROUP_DECL(USB2BD, B6, A6);
1898*4882a593Smuzhiyun FUNC_GROUP_DECL(USB2BH, B6, A6);
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun /* Pins, groups and functions are sort(1):ed alphabetically for sanity */
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun static struct pinctrl_pin_desc aspeed_g5_pins[ASPEED_G5_NR_PINS] = {
1903*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A10),
1904*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A11),
1905*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A12),
1906*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A13),
1907*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A14),
1908*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A15),
1909*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A16),
1910*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A17),
1911*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A18),
1912*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A19),
1913*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A2),
1914*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A20),
1915*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A21),
1916*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A3),
1917*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A4),
1918*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A5),
1919*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A6),
1920*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A7),
1921*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A8),
1922*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(A9),
1923*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AA1),
1924*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AA19),
1925*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AA2),
1926*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AA20),
1927*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AA21),
1928*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AA22),
1929*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AA3),
1930*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AA4),
1931*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AA5),
1932*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AB2),
1933*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AB20),
1934*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AB21),
1935*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AB3),
1936*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AB4),
1937*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(AB5),
1938*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B1),
1939*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B10),
1940*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B11),
1941*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B12),
1942*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B13),
1943*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B14),
1944*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B15),
1945*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B16),
1946*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B17),
1947*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B18),
1948*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B19),
1949*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B2),
1950*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B20),
1951*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B21),
1952*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B22),
1953*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B3),
1954*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B4),
1955*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B5),
1956*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B6),
1957*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(B9),
1958*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C1),
1959*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C11),
1960*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C12),
1961*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C13),
1962*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C14),
1963*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C15),
1964*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C16),
1965*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C17),
1966*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C18),
1967*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C19),
1968*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C2),
1969*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C20),
1970*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C21),
1971*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C22),
1972*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C3),
1973*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C4),
1974*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(C5),
1975*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D1),
1976*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D10),
1977*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D13),
1978*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D14),
1979*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D15),
1980*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D16),
1981*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D17),
1982*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D18),
1983*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D19),
1984*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D2),
1985*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D20),
1986*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D21),
1987*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D22),
1988*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D4),
1989*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D5),
1990*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D6),
1991*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D7),
1992*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D8),
1993*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(D9),
1994*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E1),
1995*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E10),
1996*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E12),
1997*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E13),
1998*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E14),
1999*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E15),
2000*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E16),
2001*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E17),
2002*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E18),
2003*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E19),
2004*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E2),
2005*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E20),
2006*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E21),
2007*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E22),
2008*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E3),
2009*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E6),
2010*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E7),
2011*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(E9),
2012*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(F1),
2013*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(F17),
2014*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(F18),
2015*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(F19),
2016*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(F2),
2017*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(F20),
2018*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(F21),
2019*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(F22),
2020*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(F3),
2021*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(F4),
2022*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(F5),
2023*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(F9),
2024*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(G1),
2025*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(G17),
2026*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(G18),
2027*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(G2),
2028*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(G20),
2029*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(G21),
2030*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(G22),
2031*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(G3),
2032*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(G4),
2033*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(G5),
2034*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(H18),
2035*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(H19),
2036*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(H20),
2037*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(H21),
2038*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(H22),
2039*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(H3),
2040*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(H4),
2041*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(H5),
2042*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(J18),
2043*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(J19),
2044*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(J20),
2045*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(K18),
2046*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(K19),
2047*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(L1),
2048*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(L18),
2049*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(L19),
2050*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(L2),
2051*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(L3),
2052*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(L4),
2053*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(M18),
2054*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(M19),
2055*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(M20),
2056*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(N1),
2057*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(N18),
2058*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(N19),
2059*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(N2),
2060*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(N20),
2061*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(N21),
2062*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(N22),
2063*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(N3),
2064*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(N4),
2065*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(N5),
2066*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(P1),
2067*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(P18),
2068*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(P19),
2069*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(P2),
2070*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(P20),
2071*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(P21),
2072*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(P22),
2073*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(P3),
2074*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(P4),
2075*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(P5),
2076*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(R1),
2077*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(R18),
2078*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(R19),
2079*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(R2),
2080*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(R20),
2081*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(R21),
2082*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(R22),
2083*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(R3),
2084*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(R4),
2085*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(R5),
2086*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(T1),
2087*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(T17),
2088*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(T19),
2089*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(T2),
2090*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(T20),
2091*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(T21),
2092*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(T22),
2093*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(T3),
2094*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(T4),
2095*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(T5),
2096*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(U1),
2097*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(U19),
2098*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(U2),
2099*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(U20),
2100*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(U21),
2101*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(U22),
2102*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(U3),
2103*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(U4),
2104*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(U5),
2105*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(V1),
2106*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(V19),
2107*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(V2),
2108*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(V20),
2109*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(V21),
2110*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(V22),
2111*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(V3),
2112*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(V4),
2113*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(V5),
2114*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(V6),
2115*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(W1),
2116*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(W19),
2117*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(W2),
2118*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(W20),
2119*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(W21),
2120*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(W22),
2121*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(W3),
2122*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(W4),
2123*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(W5),
2124*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(W6),
2125*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(Y1),
2126*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(Y19),
2127*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(Y2),
2128*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(Y20),
2129*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(Y21),
2130*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(Y22),
2131*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(Y3),
2132*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(Y4),
2133*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(Y5),
2134*4882a593Smuzhiyun ASPEED_PINCTRL_PIN(Y6),
2135*4882a593Smuzhiyun };
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun static const struct aspeed_pin_group aspeed_g5_groups[] = {
2138*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ACPI),
2139*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC0),
2140*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC1),
2141*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC10),
2142*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC11),
2143*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC12),
2144*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC13),
2145*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC14),
2146*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC15),
2147*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC2),
2148*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC3),
2149*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC4),
2150*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC5),
2151*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC6),
2152*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC7),
2153*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC8),
2154*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ADC9),
2155*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(BMCINT),
2156*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(DDCCLK),
2157*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(DDCDAT),
2158*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(ESPI),
2159*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(FWSPICS1),
2160*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(FWSPICS2),
2161*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(GPID0),
2162*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(GPID2),
2163*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(GPID4),
2164*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(GPID6),
2165*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(GPIE0),
2166*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(GPIE2),
2167*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(GPIE4),
2168*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(GPIE6),
2169*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(I2C10),
2170*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(I2C11),
2171*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(I2C12),
2172*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(I2C13),
2173*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(I2C14),
2174*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(I2C3),
2175*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(I2C4),
2176*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(I2C5),
2177*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(I2C6),
2178*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(I2C7),
2179*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(I2C8),
2180*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(I2C9),
2181*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(LAD0),
2182*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(LAD1),
2183*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(LAD2),
2184*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(LAD3),
2185*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(LCLK),
2186*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(LFRAME),
2187*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(LPCHC),
2188*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(LPCPD),
2189*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(LPCPLUS),
2190*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(LPCPME),
2191*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(LPCRST),
2192*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(LPCSMI),
2193*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(LSIRQ),
2194*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(MAC1LINK),
2195*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(MAC2LINK),
2196*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(MDIO1),
2197*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(MDIO2),
2198*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NCTS1),
2199*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NCTS2),
2200*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NCTS3),
2201*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NCTS4),
2202*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NDCD1),
2203*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NDCD2),
2204*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NDCD3),
2205*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NDCD4),
2206*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NDSR1),
2207*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NDSR2),
2208*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NDSR3),
2209*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NDSR4),
2210*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NDTR1),
2211*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NDTR2),
2212*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NDTR3),
2213*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NDTR4),
2214*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NRI1),
2215*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NRI2),
2216*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NRI3),
2217*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NRI4),
2218*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NRTS1),
2219*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NRTS2),
2220*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NRTS3),
2221*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(NRTS4),
2222*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(OSCCLK),
2223*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(PEWAKE),
2224*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(PNOR),
2225*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(PWM0),
2226*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(PWM1),
2227*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(PWM2),
2228*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(PWM3),
2229*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(PWM4),
2230*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(PWM5),
2231*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(PWM6),
2232*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(PWM7),
2233*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(RGMII1),
2234*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(RGMII2),
2235*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(RMII1),
2236*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(RMII2),
2237*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(RXD1),
2238*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(RXD2),
2239*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(RXD3),
2240*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(RXD4),
2241*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SALT1),
2242*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SALT10),
2243*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SALT11),
2244*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SALT12),
2245*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SALT13),
2246*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SALT14),
2247*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SALT2),
2248*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SALT3),
2249*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SALT4),
2250*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SALT5),
2251*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SALT6),
2252*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SALT7),
2253*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SALT8),
2254*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SALT9),
2255*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SCL1),
2256*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SCL2),
2257*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SD1),
2258*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SD2),
2259*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SDA1),
2260*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SDA2),
2261*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SGPM),
2262*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SGPS1),
2263*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SGPS2),
2264*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SIOONCTRL),
2265*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SIOPBI),
2266*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SIOPBO),
2267*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SIOPWREQ),
2268*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SIOPWRGD),
2269*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SIOS3),
2270*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SIOS5),
2271*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SIOSCI),
2272*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SPI1),
2273*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SPI1CS1),
2274*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SPI1DEBUG),
2275*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SPI1PASSTHRU),
2276*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SPI2CK),
2277*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SPI2CS0),
2278*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SPI2CS1),
2279*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SPI2MISO),
2280*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(SPI2MOSI),
2281*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(TIMER3),
2282*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(TIMER4),
2283*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(TIMER5),
2284*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(TIMER6),
2285*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(TIMER7),
2286*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(TIMER8),
2287*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(TXD1),
2288*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(TXD2),
2289*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(TXD3),
2290*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(TXD4),
2291*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(UART6),
2292*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(USB11BHID),
2293*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(USB2AD),
2294*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(USB2AH),
2295*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(USB2BD),
2296*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(USB2BH),
2297*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(USBCKI),
2298*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(VGABIOSROM),
2299*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(VGAHS),
2300*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(VGAVS),
2301*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(VPI24),
2302*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(VPO),
2303*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(WDTRST1),
2304*4882a593Smuzhiyun ASPEED_PINCTRL_GROUP(WDTRST2),
2305*4882a593Smuzhiyun };
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun static const struct aspeed_pin_function aspeed_g5_functions[] = {
2308*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ACPI),
2309*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC0),
2310*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC1),
2311*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC10),
2312*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC11),
2313*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC12),
2314*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC13),
2315*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC14),
2316*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC15),
2317*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC2),
2318*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC3),
2319*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC4),
2320*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC5),
2321*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC6),
2322*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC7),
2323*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC8),
2324*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ADC9),
2325*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(BMCINT),
2326*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(DDCCLK),
2327*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(DDCDAT),
2328*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(ESPI),
2329*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(FWSPICS1),
2330*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(FWSPICS2),
2331*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(GPID0),
2332*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(GPID2),
2333*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(GPID4),
2334*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(GPID6),
2335*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(GPIE0),
2336*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(GPIE2),
2337*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(GPIE4),
2338*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(GPIE6),
2339*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(I2C10),
2340*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(I2C11),
2341*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(I2C12),
2342*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(I2C13),
2343*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(I2C14),
2344*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(I2C3),
2345*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(I2C4),
2346*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(I2C5),
2347*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(I2C6),
2348*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(I2C7),
2349*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(I2C8),
2350*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(I2C9),
2351*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(LAD0),
2352*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(LAD1),
2353*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(LAD2),
2354*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(LAD3),
2355*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(LCLK),
2356*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(LFRAME),
2357*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(LPCHC),
2358*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(LPCPD),
2359*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(LPCPLUS),
2360*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(LPCPME),
2361*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(LPCRST),
2362*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(LPCSMI),
2363*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(LSIRQ),
2364*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(MAC1LINK),
2365*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(MAC2LINK),
2366*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(MDIO1),
2367*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(MDIO2),
2368*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NCTS1),
2369*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NCTS2),
2370*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NCTS3),
2371*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NCTS4),
2372*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NDCD1),
2373*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NDCD2),
2374*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NDCD3),
2375*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NDCD4),
2376*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NDSR1),
2377*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NDSR2),
2378*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NDSR3),
2379*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NDSR4),
2380*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NDTR1),
2381*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NDTR2),
2382*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NDTR3),
2383*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NDTR4),
2384*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NRI1),
2385*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NRI2),
2386*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NRI3),
2387*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NRI4),
2388*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NRTS1),
2389*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NRTS2),
2390*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NRTS3),
2391*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(NRTS4),
2392*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(OSCCLK),
2393*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(PEWAKE),
2394*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(PNOR),
2395*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(PWM0),
2396*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(PWM1),
2397*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(PWM2),
2398*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(PWM3),
2399*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(PWM4),
2400*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(PWM5),
2401*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(PWM6),
2402*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(PWM7),
2403*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(RGMII1),
2404*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(RGMII2),
2405*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(RMII1),
2406*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(RMII2),
2407*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(RXD1),
2408*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(RXD2),
2409*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(RXD3),
2410*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(RXD4),
2411*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SALT1),
2412*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SALT10),
2413*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SALT11),
2414*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SALT12),
2415*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SALT13),
2416*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SALT14),
2417*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SALT2),
2418*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SALT3),
2419*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SALT4),
2420*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SALT5),
2421*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SALT6),
2422*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SALT7),
2423*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SALT8),
2424*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SALT9),
2425*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SCL1),
2426*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SCL2),
2427*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SD1),
2428*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SD2),
2429*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SDA1),
2430*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SDA2),
2431*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SGPM),
2432*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SGPS1),
2433*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SGPS2),
2434*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SIOONCTRL),
2435*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SIOPBI),
2436*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SIOPBO),
2437*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SIOPWREQ),
2438*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SIOPWRGD),
2439*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SIOS3),
2440*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SIOS5),
2441*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SIOSCI),
2442*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SPI1),
2443*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SPI1CS1),
2444*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SPI1DEBUG),
2445*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SPI1PASSTHRU),
2446*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SPI2CK),
2447*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SPI2CS0),
2448*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SPI2CS1),
2449*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SPI2MISO),
2450*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(SPI2MOSI),
2451*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(TIMER3),
2452*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(TIMER4),
2453*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(TIMER5),
2454*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(TIMER6),
2455*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(TIMER7),
2456*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(TIMER8),
2457*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(TXD1),
2458*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(TXD2),
2459*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(TXD3),
2460*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(TXD4),
2461*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(UART6),
2462*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(USB11BHID),
2463*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(USB2AD),
2464*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(USB2AH),
2465*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(USB2BD),
2466*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(USB2BH),
2467*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(USBCKI),
2468*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(VGABIOSROM),
2469*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(VGAHS),
2470*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(VGAVS),
2471*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(VPI24),
2472*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(VPO),
2473*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(WDTRST1),
2474*4882a593Smuzhiyun ASPEED_PINCTRL_FUNC(WDTRST2),
2475*4882a593Smuzhiyun };
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun static struct aspeed_pin_config aspeed_g5_configs[] = {
2478*4882a593Smuzhiyun /* GPIOA, GPIOQ */
2479*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, B14, B13, SCU8C, 16),
2480*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, B14, B13, SCU8C, 16),
2481*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, A11, N20, SCU8C, 16),
2482*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, A11, N20, SCU8C, 16),
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun /* GPIOB, GPIOR */
2485*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, K19, H20, SCU8C, 17),
2486*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, K19, H20, SCU8C, 17),
2487*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, AA19, E10, SCU8C, 17),
2488*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, AA19, E10, SCU8C, 17),
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun /* GPIOC, GPIOS*/
2491*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, C12, B11, SCU8C, 18),
2492*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, C12, B11, SCU8C, 18),
2493*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, V20, AA20, SCU8C, 18),
2494*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, V20, AA20, SCU8C, 18),
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun /* GPIOD, GPIOY */
2497*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, F19, C21, SCU8C, 19),
2498*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, F19, C21, SCU8C, 19),
2499*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, R22, P20, SCU8C, 19),
2500*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, R22, P20, SCU8C, 19),
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun /* GPIOE, GPIOZ */
2503*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, B20, B19, SCU8C, 20),
2504*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, B20, B19, SCU8C, 20),
2505*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, Y20, W21, SCU8C, 20),
2506*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, Y20, W21, SCU8C, 20),
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun /* GPIOF, GPIOAA */
2509*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, J19, H18, SCU8C, 21),
2510*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, J19, H18, SCU8C, 21),
2511*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, Y21, P19, SCU8C, 21),
2512*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, Y21, P19, SCU8C, 21),
2513*4882a593Smuzhiyun
2514*4882a593Smuzhiyun /* GPIOG, GPIOAB */
2515*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, A19, E14, SCU8C, 22),
2516*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, A19, E14, SCU8C, 22),
2517*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, N19, R20, SCU8C, 22),
2518*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, N19, R20, SCU8C, 22),
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun /* GPIOH, GPIOAC */
2521*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, A18, D18, SCU8C, 23),
2522*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, A18, D18, SCU8C, 23),
2523*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, G21, G22, SCU8C, 23),
2524*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, G21, G22, SCU8C, 23),
2525*4882a593Smuzhiyun
2526*4882a593Smuzhiyun /* GPIOs [I, P] */
2527*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, C18, A15, SCU8C, 24),
2528*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, C18, A15, SCU8C, 24),
2529*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, R2, T3, SCU8C, 25),
2530*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, R2, T3, SCU8C, 25),
2531*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, L3, R1, SCU8C, 26),
2532*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, L3, R1, SCU8C, 26),
2533*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, T2, W1, SCU8C, 27),
2534*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, T2, W1, SCU8C, 27),
2535*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, Y1, T5, SCU8C, 28),
2536*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, Y1, T5, SCU8C, 28),
2537*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, V2, T4, SCU8C, 29),
2538*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, V2, T4, SCU8C, 29),
2539*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, U5, W4, SCU8C, 30),
2540*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, U5, W4, SCU8C, 30),
2541*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, V4, V6, SCU8C, 31),
2542*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, V4, V6, SCU8C, 31),
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun /* GPIOs T[0-5] (RGMII1 Tx pins) */
2545*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_DRIVE_STRENGTH, B5, B5, SCU90, 8),
2546*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_DRIVE_STRENGTH, E9, A5, SCU90, 9),
2547*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, B5, D7, SCU90, 12),
2548*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, B5, D7, SCU90, 12),
2549*4882a593Smuzhiyun
2550*4882a593Smuzhiyun /* GPIOs T[6-7], U[0-3] (RGMII2 TX pins) */
2551*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_DRIVE_STRENGTH, B2, B2, SCU90, 10),
2552*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_DRIVE_STRENGTH, B1, B3, SCU90, 11),
2553*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, B2, D4, SCU90, 14),
2554*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, B2, D4, SCU90, 14),
2555*4882a593Smuzhiyun
2556*4882a593Smuzhiyun /* GPIOs U[4-7], V[0-1] (RGMII1 Rx pins) */
2557*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, B4, C4, SCU90, 13),
2558*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, B4, C4, SCU90, 13),
2559*4882a593Smuzhiyun
2560*4882a593Smuzhiyun /* GPIOs V[2-7] (RGMII2 Rx pins) */
2561*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, C2, E6, SCU90, 15),
2562*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, C2, E6, SCU90, 15),
2563*4882a593Smuzhiyun
2564*4882a593Smuzhiyun /* ADC pull-downs (SCUA8[19:4]) */
2565*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, F4, F4, SCUA8, 4),
2566*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, F4, F4, SCUA8, 4),
2567*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, F5, F5, SCUA8, 5),
2568*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, F5, F5, SCUA8, 5),
2569*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, E2, E2, SCUA8, 6),
2570*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, E2, E2, SCUA8, 6),
2571*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, E1, E1, SCUA8, 7),
2572*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, E1, E1, SCUA8, 7),
2573*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, F3, F3, SCUA8, 8),
2574*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, F3, F3, SCUA8, 8),
2575*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, E3, E3, SCUA8, 9),
2576*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, E3, E3, SCUA8, 9),
2577*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, G5, G5, SCUA8, 10),
2578*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, G5, G5, SCUA8, 10),
2579*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, G4, G4, SCUA8, 11),
2580*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, G4, G4, SCUA8, 11),
2581*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, F2, F2, SCUA8, 12),
2582*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, F2, F2, SCUA8, 12),
2583*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, G3, G3, SCUA8, 13),
2584*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, G3, G3, SCUA8, 13),
2585*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, G2, G2, SCUA8, 14),
2586*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, G2, G2, SCUA8, 14),
2587*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, F1, F1, SCUA8, 15),
2588*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, F1, F1, SCUA8, 15),
2589*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, H5, H5, SCUA8, 16),
2590*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, H5, H5, SCUA8, 16),
2591*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, G1, G1, SCUA8, 17),
2592*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, G1, G1, SCUA8, 17),
2593*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, H3, H3, SCUA8, 18),
2594*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, H3, H3, SCUA8, 18),
2595*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_PULL_DOWN, H4, H4, SCUA8, 19),
2596*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_BIAS_DISABLE, H4, H4, SCUA8, 19),
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun /*
2599*4882a593Smuzhiyun * Debounce settings for GPIOs D and E passthrough mode are in
2600*4882a593Smuzhiyun * SCUA8[27:20] and so are managed by pinctrl. Normal GPIO debounce for
2601*4882a593Smuzhiyun * banks D and E is handled by the GPIO driver - GPIO passthrough is
2602*4882a593Smuzhiyun * treated like any other non-GPIO mux function. There is a catch
2603*4882a593Smuzhiyun * however, in that the debounce period is configured in the GPIO
2604*4882a593Smuzhiyun * controller. Due to this tangle between GPIO and pinctrl we don't yet
2605*4882a593Smuzhiyun * fully support pass-through debounce.
2606*4882a593Smuzhiyun */
2607*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_INPUT_DEBOUNCE, F19, E21, SCUA8, 20),
2608*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_INPUT_DEBOUNCE, F20, D20, SCUA8, 21),
2609*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_INPUT_DEBOUNCE, D21, E20, SCUA8, 22),
2610*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_INPUT_DEBOUNCE, G18, C21, SCUA8, 23),
2611*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_INPUT_DEBOUNCE, B20, C20, SCUA8, 24),
2612*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_INPUT_DEBOUNCE, F18, F17, SCUA8, 25),
2613*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_INPUT_DEBOUNCE, E18, D19, SCUA8, 26),
2614*4882a593Smuzhiyun ASPEED_SB_PINCONF(PIN_CONFIG_INPUT_DEBOUNCE, A20, B19, SCUA8, 27),
2615*4882a593Smuzhiyun };
2616*4882a593Smuzhiyun
aspeed_g5_acquire_regmap(struct aspeed_pinmux_data * ctx,int ip)2617*4882a593Smuzhiyun static struct regmap *aspeed_g5_acquire_regmap(struct aspeed_pinmux_data *ctx,
2618*4882a593Smuzhiyun int ip)
2619*4882a593Smuzhiyun {
2620*4882a593Smuzhiyun if (ip == ASPEED_IP_SCU) {
2621*4882a593Smuzhiyun WARN(!ctx->maps[ip], "Missing SCU syscon!");
2622*4882a593Smuzhiyun return ctx->maps[ip];
2623*4882a593Smuzhiyun }
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun if (ip >= ASPEED_NR_PINMUX_IPS)
2626*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun if (likely(ctx->maps[ip]))
2629*4882a593Smuzhiyun return ctx->maps[ip];
2630*4882a593Smuzhiyun
2631*4882a593Smuzhiyun if (ip == ASPEED_IP_GFX) {
2632*4882a593Smuzhiyun struct device_node *node;
2633*4882a593Smuzhiyun struct regmap *map;
2634*4882a593Smuzhiyun
2635*4882a593Smuzhiyun node = of_parse_phandle(ctx->dev->of_node,
2636*4882a593Smuzhiyun "aspeed,external-nodes", 0);
2637*4882a593Smuzhiyun if (node) {
2638*4882a593Smuzhiyun map = syscon_node_to_regmap(node);
2639*4882a593Smuzhiyun of_node_put(node);
2640*4882a593Smuzhiyun if (IS_ERR(map))
2641*4882a593Smuzhiyun return map;
2642*4882a593Smuzhiyun } else
2643*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
2644*4882a593Smuzhiyun
2645*4882a593Smuzhiyun ctx->maps[ASPEED_IP_GFX] = map;
2646*4882a593Smuzhiyun dev_dbg(ctx->dev, "Acquired GFX regmap");
2647*4882a593Smuzhiyun return map;
2648*4882a593Smuzhiyun }
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun if (ip == ASPEED_IP_LPC) {
2651*4882a593Smuzhiyun struct device_node *node;
2652*4882a593Smuzhiyun struct regmap *map;
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun node = of_parse_phandle(ctx->dev->of_node,
2655*4882a593Smuzhiyun "aspeed,external-nodes", 1);
2656*4882a593Smuzhiyun if (node) {
2657*4882a593Smuzhiyun map = syscon_node_to_regmap(node->parent);
2658*4882a593Smuzhiyun of_node_put(node);
2659*4882a593Smuzhiyun if (IS_ERR(map))
2660*4882a593Smuzhiyun return map;
2661*4882a593Smuzhiyun } else
2662*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun ctx->maps[ASPEED_IP_LPC] = map;
2665*4882a593Smuzhiyun dev_dbg(ctx->dev, "Acquired LPC regmap");
2666*4882a593Smuzhiyun return map;
2667*4882a593Smuzhiyun }
2668*4882a593Smuzhiyun
2669*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2670*4882a593Smuzhiyun }
2671*4882a593Smuzhiyun
aspeed_g5_sig_expr_eval(struct aspeed_pinmux_data * ctx,const struct aspeed_sig_expr * expr,bool enabled)2672*4882a593Smuzhiyun static int aspeed_g5_sig_expr_eval(struct aspeed_pinmux_data *ctx,
2673*4882a593Smuzhiyun const struct aspeed_sig_expr *expr,
2674*4882a593Smuzhiyun bool enabled)
2675*4882a593Smuzhiyun {
2676*4882a593Smuzhiyun int ret;
2677*4882a593Smuzhiyun int i;
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun for (i = 0; i < expr->ndescs; i++) {
2680*4882a593Smuzhiyun const struct aspeed_sig_desc *desc = &expr->descs[i];
2681*4882a593Smuzhiyun struct regmap *map;
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun map = aspeed_g5_acquire_regmap(ctx, desc->ip);
2684*4882a593Smuzhiyun if (IS_ERR(map)) {
2685*4882a593Smuzhiyun dev_err(ctx->dev,
2686*4882a593Smuzhiyun "Failed to acquire regmap for IP block %d\n",
2687*4882a593Smuzhiyun desc->ip);
2688*4882a593Smuzhiyun return PTR_ERR(map);
2689*4882a593Smuzhiyun }
2690*4882a593Smuzhiyun
2691*4882a593Smuzhiyun ret = aspeed_sig_desc_eval(desc, enabled, ctx->maps[desc->ip]);
2692*4882a593Smuzhiyun if (ret <= 0)
2693*4882a593Smuzhiyun return ret;
2694*4882a593Smuzhiyun }
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun return 1;
2697*4882a593Smuzhiyun }
2698*4882a593Smuzhiyun
2699*4882a593Smuzhiyun /**
2700*4882a593Smuzhiyun * Configure a pin's signal by applying an expression's descriptor state for
2701*4882a593Smuzhiyun * all descriptors in the expression.
2702*4882a593Smuzhiyun *
2703*4882a593Smuzhiyun * @ctx: The pinmux context
2704*4882a593Smuzhiyun * @expr: The expression associated with the function whose signal is to be
2705*4882a593Smuzhiyun * configured
2706*4882a593Smuzhiyun * @enable: true to enable an function's signal through a pin's signal
2707*4882a593Smuzhiyun * expression, false to disable the function's signal
2708*4882a593Smuzhiyun *
2709*4882a593Smuzhiyun * Return: 0 if the expression is configured as requested and a negative error
2710*4882a593Smuzhiyun * code otherwise
2711*4882a593Smuzhiyun */
aspeed_g5_sig_expr_set(struct aspeed_pinmux_data * ctx,const struct aspeed_sig_expr * expr,bool enable)2712*4882a593Smuzhiyun static int aspeed_g5_sig_expr_set(struct aspeed_pinmux_data *ctx,
2713*4882a593Smuzhiyun const struct aspeed_sig_expr *expr,
2714*4882a593Smuzhiyun bool enable)
2715*4882a593Smuzhiyun {
2716*4882a593Smuzhiyun int ret;
2717*4882a593Smuzhiyun int i;
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun for (i = 0; i < expr->ndescs; i++) {
2720*4882a593Smuzhiyun const struct aspeed_sig_desc *desc = &expr->descs[i];
2721*4882a593Smuzhiyun u32 pattern = enable ? desc->enable : desc->disable;
2722*4882a593Smuzhiyun u32 val = (pattern << __ffs(desc->mask));
2723*4882a593Smuzhiyun struct regmap *map;
2724*4882a593Smuzhiyun
2725*4882a593Smuzhiyun map = aspeed_g5_acquire_regmap(ctx, desc->ip);
2726*4882a593Smuzhiyun if (IS_ERR(map)) {
2727*4882a593Smuzhiyun dev_err(ctx->dev,
2728*4882a593Smuzhiyun "Failed to acquire regmap for IP block %d\n",
2729*4882a593Smuzhiyun desc->ip);
2730*4882a593Smuzhiyun return PTR_ERR(map);
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun
2733*4882a593Smuzhiyun /*
2734*4882a593Smuzhiyun * Strap registers are configured in hardware or by early-boot
2735*4882a593Smuzhiyun * firmware. Treat them as read-only despite that we can write
2736*4882a593Smuzhiyun * them. This may mean that certain functions cannot be
2737*4882a593Smuzhiyun * deconfigured and is the reason we re-evaluate after writing
2738*4882a593Smuzhiyun * all descriptor bits.
2739*4882a593Smuzhiyun *
2740*4882a593Smuzhiyun * Port D and port E GPIO loopback modes are the only exception
2741*4882a593Smuzhiyun * as those are commonly used with front-panel buttons to allow
2742*4882a593Smuzhiyun * normal operation of the host when the BMC is powered off or
2743*4882a593Smuzhiyun * fails to boot. Once the BMC has booted, the loopback mode
2744*4882a593Smuzhiyun * must be disabled for the BMC to control host power-on and
2745*4882a593Smuzhiyun * reset.
2746*4882a593Smuzhiyun */
2747*4882a593Smuzhiyun if (desc->ip == ASPEED_IP_SCU && desc->reg == HW_STRAP1 &&
2748*4882a593Smuzhiyun !(desc->mask & (BIT(21) | BIT(22))))
2749*4882a593Smuzhiyun continue;
2750*4882a593Smuzhiyun
2751*4882a593Smuzhiyun if (desc->ip == ASPEED_IP_SCU && desc->reg == HW_STRAP2)
2752*4882a593Smuzhiyun continue;
2753*4882a593Smuzhiyun
2754*4882a593Smuzhiyun /* On AST2500, Set bits in SCU70 are cleared from SCU7C */
2755*4882a593Smuzhiyun if (desc->ip == ASPEED_IP_SCU && desc->reg == HW_STRAP1) {
2756*4882a593Smuzhiyun u32 value = ~val & desc->mask;
2757*4882a593Smuzhiyun
2758*4882a593Smuzhiyun if (value) {
2759*4882a593Smuzhiyun ret = regmap_write(ctx->maps[desc->ip],
2760*4882a593Smuzhiyun HW_REVISION_ID, value);
2761*4882a593Smuzhiyun if (ret < 0)
2762*4882a593Smuzhiyun return ret;
2763*4882a593Smuzhiyun }
2764*4882a593Smuzhiyun }
2765*4882a593Smuzhiyun
2766*4882a593Smuzhiyun ret = regmap_update_bits(ctx->maps[desc->ip], desc->reg,
2767*4882a593Smuzhiyun desc->mask, val);
2768*4882a593Smuzhiyun
2769*4882a593Smuzhiyun if (ret)
2770*4882a593Smuzhiyun return ret;
2771*4882a593Smuzhiyun }
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun ret = aspeed_sig_expr_eval(ctx, expr, enable);
2774*4882a593Smuzhiyun if (ret < 0)
2775*4882a593Smuzhiyun return ret;
2776*4882a593Smuzhiyun
2777*4882a593Smuzhiyun if (!ret)
2778*4882a593Smuzhiyun return -EPERM;
2779*4882a593Smuzhiyun
2780*4882a593Smuzhiyun return 0;
2781*4882a593Smuzhiyun }
2782*4882a593Smuzhiyun
2783*4882a593Smuzhiyun static const struct aspeed_pin_config_map aspeed_g5_pin_config_map[] = {
2784*4882a593Smuzhiyun { PIN_CONFIG_BIAS_PULL_DOWN, 0, 1, BIT_MASK(0)},
2785*4882a593Smuzhiyun { PIN_CONFIG_BIAS_PULL_DOWN, -1, 0, BIT_MASK(0)},
2786*4882a593Smuzhiyun { PIN_CONFIG_BIAS_DISABLE, -1, 1, BIT_MASK(0)},
2787*4882a593Smuzhiyun { PIN_CONFIG_DRIVE_STRENGTH, 8, 0, BIT_MASK(0)},
2788*4882a593Smuzhiyun { PIN_CONFIG_DRIVE_STRENGTH, 16, 1, BIT_MASK(0)},
2789*4882a593Smuzhiyun };
2790*4882a593Smuzhiyun
2791*4882a593Smuzhiyun static const struct aspeed_pinmux_ops aspeed_g5_ops = {
2792*4882a593Smuzhiyun .eval = aspeed_g5_sig_expr_eval,
2793*4882a593Smuzhiyun .set = aspeed_g5_sig_expr_set,
2794*4882a593Smuzhiyun };
2795*4882a593Smuzhiyun
2796*4882a593Smuzhiyun static struct aspeed_pinctrl_data aspeed_g5_pinctrl_data = {
2797*4882a593Smuzhiyun .pins = aspeed_g5_pins,
2798*4882a593Smuzhiyun .npins = ARRAY_SIZE(aspeed_g5_pins),
2799*4882a593Smuzhiyun .pinmux = {
2800*4882a593Smuzhiyun .ops = &aspeed_g5_ops,
2801*4882a593Smuzhiyun .groups = aspeed_g5_groups,
2802*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(aspeed_g5_groups),
2803*4882a593Smuzhiyun .functions = aspeed_g5_functions,
2804*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(aspeed_g5_functions),
2805*4882a593Smuzhiyun },
2806*4882a593Smuzhiyun .configs = aspeed_g5_configs,
2807*4882a593Smuzhiyun .nconfigs = ARRAY_SIZE(aspeed_g5_configs),
2808*4882a593Smuzhiyun .confmaps = aspeed_g5_pin_config_map,
2809*4882a593Smuzhiyun .nconfmaps = ARRAY_SIZE(aspeed_g5_pin_config_map),
2810*4882a593Smuzhiyun };
2811*4882a593Smuzhiyun
2812*4882a593Smuzhiyun static const struct pinmux_ops aspeed_g5_pinmux_ops = {
2813*4882a593Smuzhiyun .get_functions_count = aspeed_pinmux_get_fn_count,
2814*4882a593Smuzhiyun .get_function_name = aspeed_pinmux_get_fn_name,
2815*4882a593Smuzhiyun .get_function_groups = aspeed_pinmux_get_fn_groups,
2816*4882a593Smuzhiyun .set_mux = aspeed_pinmux_set_mux,
2817*4882a593Smuzhiyun .gpio_request_enable = aspeed_gpio_request_enable,
2818*4882a593Smuzhiyun .strict = true,
2819*4882a593Smuzhiyun };
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun static const struct pinctrl_ops aspeed_g5_pinctrl_ops = {
2822*4882a593Smuzhiyun .get_groups_count = aspeed_pinctrl_get_groups_count,
2823*4882a593Smuzhiyun .get_group_name = aspeed_pinctrl_get_group_name,
2824*4882a593Smuzhiyun .get_group_pins = aspeed_pinctrl_get_group_pins,
2825*4882a593Smuzhiyun .pin_dbg_show = aspeed_pinctrl_pin_dbg_show,
2826*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_all,
2827*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
2828*4882a593Smuzhiyun };
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun static const struct pinconf_ops aspeed_g5_conf_ops = {
2831*4882a593Smuzhiyun .is_generic = true,
2832*4882a593Smuzhiyun .pin_config_get = aspeed_pin_config_get,
2833*4882a593Smuzhiyun .pin_config_set = aspeed_pin_config_set,
2834*4882a593Smuzhiyun .pin_config_group_get = aspeed_pin_config_group_get,
2835*4882a593Smuzhiyun .pin_config_group_set = aspeed_pin_config_group_set,
2836*4882a593Smuzhiyun };
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun static struct pinctrl_desc aspeed_g5_pinctrl_desc = {
2839*4882a593Smuzhiyun .name = "aspeed-g5-pinctrl",
2840*4882a593Smuzhiyun .pins = aspeed_g5_pins,
2841*4882a593Smuzhiyun .npins = ARRAY_SIZE(aspeed_g5_pins),
2842*4882a593Smuzhiyun .pctlops = &aspeed_g5_pinctrl_ops,
2843*4882a593Smuzhiyun .pmxops = &aspeed_g5_pinmux_ops,
2844*4882a593Smuzhiyun .confops = &aspeed_g5_conf_ops,
2845*4882a593Smuzhiyun };
2846*4882a593Smuzhiyun
aspeed_g5_pinctrl_probe(struct platform_device * pdev)2847*4882a593Smuzhiyun static int aspeed_g5_pinctrl_probe(struct platform_device *pdev)
2848*4882a593Smuzhiyun {
2849*4882a593Smuzhiyun int i;
2850*4882a593Smuzhiyun
2851*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(aspeed_g5_pins); i++)
2852*4882a593Smuzhiyun aspeed_g5_pins[i].number = i;
2853*4882a593Smuzhiyun
2854*4882a593Smuzhiyun aspeed_g5_pinctrl_data.pinmux.dev = &pdev->dev;
2855*4882a593Smuzhiyun
2856*4882a593Smuzhiyun return aspeed_pinctrl_probe(pdev, &aspeed_g5_pinctrl_desc,
2857*4882a593Smuzhiyun &aspeed_g5_pinctrl_data);
2858*4882a593Smuzhiyun }
2859*4882a593Smuzhiyun
2860*4882a593Smuzhiyun static const struct of_device_id aspeed_g5_pinctrl_of_match[] = {
2861*4882a593Smuzhiyun { .compatible = "aspeed,ast2500-pinctrl", },
2862*4882a593Smuzhiyun /*
2863*4882a593Smuzhiyun * The aspeed,g5-pinctrl compatible has been removed the from the
2864*4882a593Smuzhiyun * bindings, but keep the match in case of old devicetrees.
2865*4882a593Smuzhiyun */
2866*4882a593Smuzhiyun { .compatible = "aspeed,g5-pinctrl", },
2867*4882a593Smuzhiyun { },
2868*4882a593Smuzhiyun };
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun static struct platform_driver aspeed_g5_pinctrl_driver = {
2871*4882a593Smuzhiyun .probe = aspeed_g5_pinctrl_probe,
2872*4882a593Smuzhiyun .driver = {
2873*4882a593Smuzhiyun .name = "aspeed-g5-pinctrl",
2874*4882a593Smuzhiyun .of_match_table = aspeed_g5_pinctrl_of_match,
2875*4882a593Smuzhiyun },
2876*4882a593Smuzhiyun };
2877*4882a593Smuzhiyun
aspeed_g5_pinctrl_init(void)2878*4882a593Smuzhiyun static int aspeed_g5_pinctrl_init(void)
2879*4882a593Smuzhiyun {
2880*4882a593Smuzhiyun return platform_driver_register(&aspeed_g5_pinctrl_driver);
2881*4882a593Smuzhiyun }
2882*4882a593Smuzhiyun
2883*4882a593Smuzhiyun arch_initcall(aspeed_g5_pinctrl_init);
2884