1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * OWL S900 Pinctrl driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014 Actions Semi Inc.
6*4882a593Smuzhiyun * Author: David Liu <liuwei@actions-semi.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (c) 2018 Linaro Ltd.
9*4882a593Smuzhiyun * Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
17*4882a593Smuzhiyun #include "pinctrl-owl.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Pinctrl registers offset */
20*4882a593Smuzhiyun #define MFCTL0 (0x0040)
21*4882a593Smuzhiyun #define MFCTL1 (0x0044)
22*4882a593Smuzhiyun #define MFCTL2 (0x0048)
23*4882a593Smuzhiyun #define MFCTL3 (0x004C)
24*4882a593Smuzhiyun #define PAD_PULLCTL0 (0x0060)
25*4882a593Smuzhiyun #define PAD_PULLCTL1 (0x0064)
26*4882a593Smuzhiyun #define PAD_PULLCTL2 (0x0068)
27*4882a593Smuzhiyun #define PAD_ST0 (0x006C)
28*4882a593Smuzhiyun #define PAD_ST1 (0x0070)
29*4882a593Smuzhiyun #define PAD_CTL (0x0074)
30*4882a593Smuzhiyun #define PAD_DRV0 (0x0080)
31*4882a593Smuzhiyun #define PAD_DRV1 (0x0084)
32*4882a593Smuzhiyun #define PAD_DRV2 (0x0088)
33*4882a593Smuzhiyun #define PAD_SR0 (0x0270)
34*4882a593Smuzhiyun #define PAD_SR1 (0x0274)
35*4882a593Smuzhiyun #define PAD_SR2 (0x0278)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define _GPIOA(offset) (offset)
38*4882a593Smuzhiyun #define _GPIOB(offset) (32 + (offset))
39*4882a593Smuzhiyun #define _GPIOC(offset) (64 + (offset))
40*4882a593Smuzhiyun #define _GPIOD(offset) (76 + (offset))
41*4882a593Smuzhiyun #define _GPIOE(offset) (106 + (offset))
42*4882a593Smuzhiyun #define _GPIOF(offset) (138 + (offset))
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define NUM_GPIOS (_GPIOF(7) + 1)
45*4882a593Smuzhiyun #define _PIN(offset) (NUM_GPIOS + (offset))
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define ETH_TXD0 _GPIOA(0)
48*4882a593Smuzhiyun #define ETH_TXD1 _GPIOA(1)
49*4882a593Smuzhiyun #define ETH_TXEN _GPIOA(2)
50*4882a593Smuzhiyun #define ETH_RXER _GPIOA(3)
51*4882a593Smuzhiyun #define ETH_CRS_DV _GPIOA(4)
52*4882a593Smuzhiyun #define ETH_RXD1 _GPIOA(5)
53*4882a593Smuzhiyun #define ETH_RXD0 _GPIOA(6)
54*4882a593Smuzhiyun #define ETH_REF_CLK _GPIOA(7)
55*4882a593Smuzhiyun #define ETH_MDC _GPIOA(8)
56*4882a593Smuzhiyun #define ETH_MDIO _GPIOA(9)
57*4882a593Smuzhiyun #define SIRQ0 _GPIOA(10)
58*4882a593Smuzhiyun #define SIRQ1 _GPIOA(11)
59*4882a593Smuzhiyun #define SIRQ2 _GPIOA(12)
60*4882a593Smuzhiyun #define I2S_D0 _GPIOA(13)
61*4882a593Smuzhiyun #define I2S_BCLK0 _GPIOA(14)
62*4882a593Smuzhiyun #define I2S_LRCLK0 _GPIOA(15)
63*4882a593Smuzhiyun #define I2S_MCLK0 _GPIOA(16)
64*4882a593Smuzhiyun #define I2S_D1 _GPIOA(17)
65*4882a593Smuzhiyun #define I2S_BCLK1 _GPIOA(18)
66*4882a593Smuzhiyun #define I2S_LRCLK1 _GPIOA(19)
67*4882a593Smuzhiyun #define I2S_MCLK1 _GPIOA(20)
68*4882a593Smuzhiyun #define ERAM_A5 _GPIOA(21)
69*4882a593Smuzhiyun #define ERAM_A6 _GPIOA(22)
70*4882a593Smuzhiyun #define ERAM_A7 _GPIOA(23)
71*4882a593Smuzhiyun #define ERAM_A8 _GPIOA(24)
72*4882a593Smuzhiyun #define ERAM_A9 _GPIOA(25)
73*4882a593Smuzhiyun #define ERAM_A10 _GPIOA(26)
74*4882a593Smuzhiyun #define ERAM_A11 _GPIOA(27)
75*4882a593Smuzhiyun #define SD0_D0 _GPIOA(28)
76*4882a593Smuzhiyun #define SD0_D1 _GPIOA(29)
77*4882a593Smuzhiyun #define SD0_D2 _GPIOA(30)
78*4882a593Smuzhiyun #define SD0_D3 _GPIOA(31)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define SD1_D0 _GPIOB(0)
81*4882a593Smuzhiyun #define SD1_D1 _GPIOB(1)
82*4882a593Smuzhiyun #define SD1_D2 _GPIOB(2)
83*4882a593Smuzhiyun #define SD1_D3 _GPIOB(3)
84*4882a593Smuzhiyun #define SD0_CMD _GPIOB(4)
85*4882a593Smuzhiyun #define SD0_CLK _GPIOB(5)
86*4882a593Smuzhiyun #define SD1_CMD _GPIOB(6)
87*4882a593Smuzhiyun #define SD1_CLK _GPIOB(7)
88*4882a593Smuzhiyun #define SPI0_SCLK _GPIOB(8)
89*4882a593Smuzhiyun #define SPI0_SS _GPIOB(9)
90*4882a593Smuzhiyun #define SPI0_MISO _GPIOB(10)
91*4882a593Smuzhiyun #define SPI0_MOSI _GPIOB(11)
92*4882a593Smuzhiyun #define UART0_RX _GPIOB(12)
93*4882a593Smuzhiyun #define UART0_TX _GPIOB(13)
94*4882a593Smuzhiyun #define UART2_RX _GPIOB(14)
95*4882a593Smuzhiyun #define UART2_TX _GPIOB(15)
96*4882a593Smuzhiyun #define UART2_RTSB _GPIOB(16)
97*4882a593Smuzhiyun #define UART2_CTSB _GPIOB(17)
98*4882a593Smuzhiyun #define UART4_RX _GPIOB(18)
99*4882a593Smuzhiyun #define UART4_TX _GPIOB(19)
100*4882a593Smuzhiyun #define I2C0_SCLK _GPIOB(20)
101*4882a593Smuzhiyun #define I2C0_SDATA _GPIOB(21)
102*4882a593Smuzhiyun #define I2C1_SCLK _GPIOB(22)
103*4882a593Smuzhiyun #define I2C1_SDATA _GPIOB(23)
104*4882a593Smuzhiyun #define I2C2_SCLK _GPIOB(24)
105*4882a593Smuzhiyun #define I2C2_SDATA _GPIOB(25)
106*4882a593Smuzhiyun #define CSI0_DN0 _GPIOB(26)
107*4882a593Smuzhiyun #define CSI0_DP0 _GPIOB(27)
108*4882a593Smuzhiyun #define CSI0_DN1 _GPIOB(28)
109*4882a593Smuzhiyun #define CSI0_DP1 _GPIOB(29)
110*4882a593Smuzhiyun #define CSI0_CN _GPIOB(30)
111*4882a593Smuzhiyun #define CSI0_CP _GPIOB(31)
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #define CSI0_DN2 _GPIOC(0)
114*4882a593Smuzhiyun #define CSI0_DP2 _GPIOC(1)
115*4882a593Smuzhiyun #define CSI0_DN3 _GPIOC(2)
116*4882a593Smuzhiyun #define CSI0_DP3 _GPIOC(3)
117*4882a593Smuzhiyun #define SENSOR0_PCLK _GPIOC(4)
118*4882a593Smuzhiyun #define CSI1_DN0 _GPIOC(5)
119*4882a593Smuzhiyun #define CSI1_DP0 _GPIOC(6)
120*4882a593Smuzhiyun #define CSI1_DN1 _GPIOC(7)
121*4882a593Smuzhiyun #define CSI1_DP1 _GPIOC(8)
122*4882a593Smuzhiyun #define CSI1_CN _GPIOC(9)
123*4882a593Smuzhiyun #define CSI1_CP _GPIOC(10)
124*4882a593Smuzhiyun #define SENSOR0_CKOUT _GPIOC(11)
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define LVDS_OEP _GPIOD(0)
127*4882a593Smuzhiyun #define LVDS_OEN _GPIOD(1)
128*4882a593Smuzhiyun #define LVDS_ODP _GPIOD(2)
129*4882a593Smuzhiyun #define LVDS_ODN _GPIOD(3)
130*4882a593Smuzhiyun #define LVDS_OCP _GPIOD(4)
131*4882a593Smuzhiyun #define LVDS_OCN _GPIOD(5)
132*4882a593Smuzhiyun #define LVDS_OBP _GPIOD(6)
133*4882a593Smuzhiyun #define LVDS_OBN _GPIOD(7)
134*4882a593Smuzhiyun #define LVDS_OAP _GPIOD(8)
135*4882a593Smuzhiyun #define LVDS_OAN _GPIOD(9)
136*4882a593Smuzhiyun #define LVDS_EEP _GPIOD(10)
137*4882a593Smuzhiyun #define LVDS_EEN _GPIOD(11)
138*4882a593Smuzhiyun #define LVDS_EDP _GPIOD(12)
139*4882a593Smuzhiyun #define LVDS_EDN _GPIOD(13)
140*4882a593Smuzhiyun #define LVDS_ECP _GPIOD(14)
141*4882a593Smuzhiyun #define LVDS_ECN _GPIOD(15)
142*4882a593Smuzhiyun #define LVDS_EBP _GPIOD(16)
143*4882a593Smuzhiyun #define LVDS_EBN _GPIOD(17)
144*4882a593Smuzhiyun #define LVDS_EAP _GPIOD(18)
145*4882a593Smuzhiyun #define LVDS_EAN _GPIOD(19)
146*4882a593Smuzhiyun #define DSI_DP3 _GPIOD(20)
147*4882a593Smuzhiyun #define DSI_DN3 _GPIOD(21)
148*4882a593Smuzhiyun #define DSI_DP1 _GPIOD(22)
149*4882a593Smuzhiyun #define DSI_DN1 _GPIOD(23)
150*4882a593Smuzhiyun #define DSI_CP _GPIOD(24)
151*4882a593Smuzhiyun #define DSI_CN _GPIOD(25)
152*4882a593Smuzhiyun #define DSI_DP0 _GPIOD(26)
153*4882a593Smuzhiyun #define DSI_DN0 _GPIOD(27)
154*4882a593Smuzhiyun #define DSI_DP2 _GPIOD(28)
155*4882a593Smuzhiyun #define DSI_DN2 _GPIOD(29)
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #define NAND0_D0 _GPIOE(0)
158*4882a593Smuzhiyun #define NAND0_D1 _GPIOE(1)
159*4882a593Smuzhiyun #define NAND0_D2 _GPIOE(2)
160*4882a593Smuzhiyun #define NAND0_D3 _GPIOE(3)
161*4882a593Smuzhiyun #define NAND0_D4 _GPIOE(4)
162*4882a593Smuzhiyun #define NAND0_D5 _GPIOE(5)
163*4882a593Smuzhiyun #define NAND0_D6 _GPIOE(6)
164*4882a593Smuzhiyun #define NAND0_D7 _GPIOE(7)
165*4882a593Smuzhiyun #define NAND0_DQS _GPIOE(8)
166*4882a593Smuzhiyun #define NAND0_DQSN _GPIOE(9)
167*4882a593Smuzhiyun #define NAND0_ALE _GPIOE(10)
168*4882a593Smuzhiyun #define NAND0_CLE _GPIOE(11)
169*4882a593Smuzhiyun #define NAND0_CEB0 _GPIOE(12)
170*4882a593Smuzhiyun #define NAND0_CEB1 _GPIOE(13)
171*4882a593Smuzhiyun #define NAND0_CEB2 _GPIOE(14)
172*4882a593Smuzhiyun #define NAND0_CEB3 _GPIOE(15)
173*4882a593Smuzhiyun #define NAND1_D0 _GPIOE(16)
174*4882a593Smuzhiyun #define NAND1_D1 _GPIOE(17)
175*4882a593Smuzhiyun #define NAND1_D2 _GPIOE(18)
176*4882a593Smuzhiyun #define NAND1_D3 _GPIOE(19)
177*4882a593Smuzhiyun #define NAND1_D4 _GPIOE(20)
178*4882a593Smuzhiyun #define NAND1_D5 _GPIOE(21)
179*4882a593Smuzhiyun #define NAND1_D6 _GPIOE(22)
180*4882a593Smuzhiyun #define NAND1_D7 _GPIOE(23)
181*4882a593Smuzhiyun #define NAND1_DQS _GPIOE(24)
182*4882a593Smuzhiyun #define NAND1_DQSN _GPIOE(25)
183*4882a593Smuzhiyun #define NAND1_ALE _GPIOE(26)
184*4882a593Smuzhiyun #define NAND1_CLE _GPIOE(27)
185*4882a593Smuzhiyun #define NAND1_CEB0 _GPIOE(28)
186*4882a593Smuzhiyun #define NAND1_CEB1 _GPIOE(29)
187*4882a593Smuzhiyun #define NAND1_CEB2 _GPIOE(30)
188*4882a593Smuzhiyun #define NAND1_CEB3 _GPIOE(31)
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define PCM1_IN _GPIOF(0)
191*4882a593Smuzhiyun #define PCM1_CLK _GPIOF(1)
192*4882a593Smuzhiyun #define PCM1_SYNC _GPIOF(2)
193*4882a593Smuzhiyun #define PCM1_OUT _GPIOF(3)
194*4882a593Smuzhiyun #define UART3_RX _GPIOF(4)
195*4882a593Smuzhiyun #define UART3_TX _GPIOF(5)
196*4882a593Smuzhiyun #define UART3_RTSB _GPIOF(6)
197*4882a593Smuzhiyun #define UART3_CTSB _GPIOF(7)
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* System */
200*4882a593Smuzhiyun #define SGPIO0 _PIN(0)
201*4882a593Smuzhiyun #define SGPIO1 _PIN(1)
202*4882a593Smuzhiyun #define SGPIO2 _PIN(2)
203*4882a593Smuzhiyun #define SGPIO3 _PIN(3)
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #define NUM_PADS (_PIN(3) + 1)
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* Pad names as specified in datasheet */
208*4882a593Smuzhiyun static const struct pinctrl_pin_desc s900_pads[] = {
209*4882a593Smuzhiyun PINCTRL_PIN(ETH_TXD0, "eth_txd0"),
210*4882a593Smuzhiyun PINCTRL_PIN(ETH_TXD1, "eth_txd1"),
211*4882a593Smuzhiyun PINCTRL_PIN(ETH_TXEN, "eth_txen"),
212*4882a593Smuzhiyun PINCTRL_PIN(ETH_RXER, "eth_rxer"),
213*4882a593Smuzhiyun PINCTRL_PIN(ETH_CRS_DV, "eth_crs_dv"),
214*4882a593Smuzhiyun PINCTRL_PIN(ETH_RXD1, "eth_rxd1"),
215*4882a593Smuzhiyun PINCTRL_PIN(ETH_RXD0, "eth_rxd0"),
216*4882a593Smuzhiyun PINCTRL_PIN(ETH_REF_CLK, "eth_ref_clk"),
217*4882a593Smuzhiyun PINCTRL_PIN(ETH_MDC, "eth_mdc"),
218*4882a593Smuzhiyun PINCTRL_PIN(ETH_MDIO, "eth_mdio"),
219*4882a593Smuzhiyun PINCTRL_PIN(SIRQ0, "sirq0"),
220*4882a593Smuzhiyun PINCTRL_PIN(SIRQ1, "sirq1"),
221*4882a593Smuzhiyun PINCTRL_PIN(SIRQ2, "sirq2"),
222*4882a593Smuzhiyun PINCTRL_PIN(I2S_D0, "i2s_d0"),
223*4882a593Smuzhiyun PINCTRL_PIN(I2S_BCLK0, "i2s_bclk0"),
224*4882a593Smuzhiyun PINCTRL_PIN(I2S_LRCLK0, "i2s_lrclk0"),
225*4882a593Smuzhiyun PINCTRL_PIN(I2S_MCLK0, "i2s_mclk0"),
226*4882a593Smuzhiyun PINCTRL_PIN(I2S_D1, "i2s_d1"),
227*4882a593Smuzhiyun PINCTRL_PIN(I2S_BCLK1, "i2s_bclk1"),
228*4882a593Smuzhiyun PINCTRL_PIN(I2S_LRCLK1, "i2s_lrclk1"),
229*4882a593Smuzhiyun PINCTRL_PIN(I2S_MCLK1, "i2s_mclk1"),
230*4882a593Smuzhiyun PINCTRL_PIN(PCM1_IN, "pcm1_in"),
231*4882a593Smuzhiyun PINCTRL_PIN(PCM1_CLK, "pcm1_clk"),
232*4882a593Smuzhiyun PINCTRL_PIN(PCM1_SYNC, "pcm1_sync"),
233*4882a593Smuzhiyun PINCTRL_PIN(PCM1_OUT, "pcm1_out"),
234*4882a593Smuzhiyun PINCTRL_PIN(ERAM_A5, "eram_a5"),
235*4882a593Smuzhiyun PINCTRL_PIN(ERAM_A6, "eram_a6"),
236*4882a593Smuzhiyun PINCTRL_PIN(ERAM_A7, "eram_a7"),
237*4882a593Smuzhiyun PINCTRL_PIN(ERAM_A8, "eram_a8"),
238*4882a593Smuzhiyun PINCTRL_PIN(ERAM_A9, "eram_a9"),
239*4882a593Smuzhiyun PINCTRL_PIN(ERAM_A10, "eram_a10"),
240*4882a593Smuzhiyun PINCTRL_PIN(ERAM_A11, "eram_a11"),
241*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OEP, "lvds_oep"),
242*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OEN, "lvds_oen"),
243*4882a593Smuzhiyun PINCTRL_PIN(LVDS_ODP, "lvds_odp"),
244*4882a593Smuzhiyun PINCTRL_PIN(LVDS_ODN, "lvds_odn"),
245*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OCP, "lvds_ocp"),
246*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OCN, "lvds_ocn"),
247*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OBP, "lvds_obp"),
248*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OBN, "lvds_obn"),
249*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OAP, "lvds_oap"),
250*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OAN, "lvds_oan"),
251*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EEP, "lvds_eep"),
252*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EEN, "lvds_een"),
253*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EDP, "lvds_edp"),
254*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EDN, "lvds_edn"),
255*4882a593Smuzhiyun PINCTRL_PIN(LVDS_ECP, "lvds_ecp"),
256*4882a593Smuzhiyun PINCTRL_PIN(LVDS_ECN, "lvds_ecn"),
257*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EBP, "lvds_ebp"),
258*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EBN, "lvds_ebn"),
259*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EAP, "lvds_eap"),
260*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EAN, "lvds_ean"),
261*4882a593Smuzhiyun PINCTRL_PIN(SD0_D0, "sd0_d0"),
262*4882a593Smuzhiyun PINCTRL_PIN(SD0_D1, "sd0_d1"),
263*4882a593Smuzhiyun PINCTRL_PIN(SD0_D2, "sd0_d2"),
264*4882a593Smuzhiyun PINCTRL_PIN(SD0_D3, "sd0_d3"),
265*4882a593Smuzhiyun PINCTRL_PIN(SD1_D0, "sd1_d0"),
266*4882a593Smuzhiyun PINCTRL_PIN(SD1_D1, "sd1_d1"),
267*4882a593Smuzhiyun PINCTRL_PIN(SD1_D2, "sd1_d2"),
268*4882a593Smuzhiyun PINCTRL_PIN(SD1_D3, "sd1_d3"),
269*4882a593Smuzhiyun PINCTRL_PIN(SD0_CMD, "sd0_cmd"),
270*4882a593Smuzhiyun PINCTRL_PIN(SD0_CLK, "sd0_clk"),
271*4882a593Smuzhiyun PINCTRL_PIN(SD1_CMD, "sd1_cmd"),
272*4882a593Smuzhiyun PINCTRL_PIN(SD1_CLK, "sd1_clk"),
273*4882a593Smuzhiyun PINCTRL_PIN(SPI0_SCLK, "spi0_sclk"),
274*4882a593Smuzhiyun PINCTRL_PIN(SPI0_SS, "spi0_ss"),
275*4882a593Smuzhiyun PINCTRL_PIN(SPI0_MISO, "spi0_miso"),
276*4882a593Smuzhiyun PINCTRL_PIN(SPI0_MOSI, "spi0_mosi"),
277*4882a593Smuzhiyun PINCTRL_PIN(UART0_RX, "uart0_rx"),
278*4882a593Smuzhiyun PINCTRL_PIN(UART0_TX, "uart0_tx"),
279*4882a593Smuzhiyun PINCTRL_PIN(UART2_RX, "uart2_rx"),
280*4882a593Smuzhiyun PINCTRL_PIN(UART2_TX, "uart2_tx"),
281*4882a593Smuzhiyun PINCTRL_PIN(UART2_RTSB, "uart2_rtsb"),
282*4882a593Smuzhiyun PINCTRL_PIN(UART2_CTSB, "uart2_ctsb"),
283*4882a593Smuzhiyun PINCTRL_PIN(UART3_RX, "uart3_rx"),
284*4882a593Smuzhiyun PINCTRL_PIN(UART3_TX, "uart3_tx"),
285*4882a593Smuzhiyun PINCTRL_PIN(UART3_RTSB, "uart3_rtsb"),
286*4882a593Smuzhiyun PINCTRL_PIN(UART3_CTSB, "uart3_ctsb"),
287*4882a593Smuzhiyun PINCTRL_PIN(UART4_RX, "uart4_rx"),
288*4882a593Smuzhiyun PINCTRL_PIN(UART4_TX, "uart4_tx"),
289*4882a593Smuzhiyun PINCTRL_PIN(I2C0_SCLK, "i2c0_sclk"),
290*4882a593Smuzhiyun PINCTRL_PIN(I2C0_SDATA, "i2c0_sdata"),
291*4882a593Smuzhiyun PINCTRL_PIN(I2C1_SCLK, "i2c1_sclk"),
292*4882a593Smuzhiyun PINCTRL_PIN(I2C1_SDATA, "i2c1_sdata"),
293*4882a593Smuzhiyun PINCTRL_PIN(I2C2_SCLK, "i2c2_sclk"),
294*4882a593Smuzhiyun PINCTRL_PIN(I2C2_SDATA, "i2c2_sdata"),
295*4882a593Smuzhiyun PINCTRL_PIN(CSI0_DN0, "csi0_dn0"),
296*4882a593Smuzhiyun PINCTRL_PIN(CSI0_DP0, "csi0_dp0"),
297*4882a593Smuzhiyun PINCTRL_PIN(CSI0_DN1, "csi0_dn1"),
298*4882a593Smuzhiyun PINCTRL_PIN(CSI0_DP1, "csi0_dp1"),
299*4882a593Smuzhiyun PINCTRL_PIN(CSI0_CN, "csi0_cn"),
300*4882a593Smuzhiyun PINCTRL_PIN(CSI0_CP, "csi0_cp"),
301*4882a593Smuzhiyun PINCTRL_PIN(CSI0_DN2, "csi0_dn2"),
302*4882a593Smuzhiyun PINCTRL_PIN(CSI0_DP2, "csi0_dp2"),
303*4882a593Smuzhiyun PINCTRL_PIN(CSI0_DN3, "csi0_dn3"),
304*4882a593Smuzhiyun PINCTRL_PIN(CSI0_DP3, "csi0_dp3"),
305*4882a593Smuzhiyun PINCTRL_PIN(DSI_DP3, "dsi_dp3"),
306*4882a593Smuzhiyun PINCTRL_PIN(DSI_DN3, "dsi_dn3"),
307*4882a593Smuzhiyun PINCTRL_PIN(DSI_DP1, "dsi_dp1"),
308*4882a593Smuzhiyun PINCTRL_PIN(DSI_DN1, "dsi_dn1"),
309*4882a593Smuzhiyun PINCTRL_PIN(DSI_CP, "dsi_cp"),
310*4882a593Smuzhiyun PINCTRL_PIN(DSI_CN, "dsi_cn"),
311*4882a593Smuzhiyun PINCTRL_PIN(DSI_DP0, "dsi_dp0"),
312*4882a593Smuzhiyun PINCTRL_PIN(DSI_DN0, "dsi_dn0"),
313*4882a593Smuzhiyun PINCTRL_PIN(DSI_DP2, "dsi_dp2"),
314*4882a593Smuzhiyun PINCTRL_PIN(DSI_DN2, "dsi_dn2"),
315*4882a593Smuzhiyun PINCTRL_PIN(SENSOR0_PCLK, "sensor0_pclk"),
316*4882a593Smuzhiyun PINCTRL_PIN(CSI1_DN0, "csi1_dn0"),
317*4882a593Smuzhiyun PINCTRL_PIN(CSI1_DP0, "csi1_dp0"),
318*4882a593Smuzhiyun PINCTRL_PIN(CSI1_DN1, "csi1_dn1"),
319*4882a593Smuzhiyun PINCTRL_PIN(CSI1_DP1, "csi1_dp1"),
320*4882a593Smuzhiyun PINCTRL_PIN(CSI1_CN, "csi1_cn"),
321*4882a593Smuzhiyun PINCTRL_PIN(CSI1_CP, "csi1_cp"),
322*4882a593Smuzhiyun PINCTRL_PIN(SENSOR0_CKOUT, "sensor0_ckout"),
323*4882a593Smuzhiyun PINCTRL_PIN(NAND0_D0, "nand0_d0"),
324*4882a593Smuzhiyun PINCTRL_PIN(NAND0_D1, "nand0_d1"),
325*4882a593Smuzhiyun PINCTRL_PIN(NAND0_D2, "nand0_d2"),
326*4882a593Smuzhiyun PINCTRL_PIN(NAND0_D3, "nand0_d3"),
327*4882a593Smuzhiyun PINCTRL_PIN(NAND0_D4, "nand0_d4"),
328*4882a593Smuzhiyun PINCTRL_PIN(NAND0_D5, "nand0_d5"),
329*4882a593Smuzhiyun PINCTRL_PIN(NAND0_D6, "nand0_d6"),
330*4882a593Smuzhiyun PINCTRL_PIN(NAND0_D7, "nand0_d7"),
331*4882a593Smuzhiyun PINCTRL_PIN(NAND0_DQS, "nand0_dqs"),
332*4882a593Smuzhiyun PINCTRL_PIN(NAND0_DQSN, "nand0_dqsn"),
333*4882a593Smuzhiyun PINCTRL_PIN(NAND0_ALE, "nand0_ale"),
334*4882a593Smuzhiyun PINCTRL_PIN(NAND0_CLE, "nand0_cle"),
335*4882a593Smuzhiyun PINCTRL_PIN(NAND0_CEB0, "nand0_ceb0"),
336*4882a593Smuzhiyun PINCTRL_PIN(NAND0_CEB1, "nand0_ceb1"),
337*4882a593Smuzhiyun PINCTRL_PIN(NAND0_CEB2, "nand0_ceb2"),
338*4882a593Smuzhiyun PINCTRL_PIN(NAND0_CEB3, "nand0_ceb3"),
339*4882a593Smuzhiyun PINCTRL_PIN(NAND1_D0, "nand1_d0"),
340*4882a593Smuzhiyun PINCTRL_PIN(NAND1_D1, "nand1_d1"),
341*4882a593Smuzhiyun PINCTRL_PIN(NAND1_D2, "nand1_d2"),
342*4882a593Smuzhiyun PINCTRL_PIN(NAND1_D3, "nand1_d3"),
343*4882a593Smuzhiyun PINCTRL_PIN(NAND1_D4, "nand1_d4"),
344*4882a593Smuzhiyun PINCTRL_PIN(NAND1_D5, "nand1_d5"),
345*4882a593Smuzhiyun PINCTRL_PIN(NAND1_D6, "nand1_d6"),
346*4882a593Smuzhiyun PINCTRL_PIN(NAND1_D7, "nand1_d7"),
347*4882a593Smuzhiyun PINCTRL_PIN(NAND1_DQS, "nand1_dqs"),
348*4882a593Smuzhiyun PINCTRL_PIN(NAND1_DQSN, "nand1_dqsn"),
349*4882a593Smuzhiyun PINCTRL_PIN(NAND1_ALE, "nand1_ale"),
350*4882a593Smuzhiyun PINCTRL_PIN(NAND1_CLE, "nand1_cle"),
351*4882a593Smuzhiyun PINCTRL_PIN(NAND1_CEB0, "nand1_ceb0"),
352*4882a593Smuzhiyun PINCTRL_PIN(NAND1_CEB1, "nand1_ceb1"),
353*4882a593Smuzhiyun PINCTRL_PIN(NAND1_CEB2, "nand1_ceb2"),
354*4882a593Smuzhiyun PINCTRL_PIN(NAND1_CEB3, "nand1_ceb3"),
355*4882a593Smuzhiyun PINCTRL_PIN(SGPIO0, "sgpio0"),
356*4882a593Smuzhiyun PINCTRL_PIN(SGPIO1, "sgpio1"),
357*4882a593Smuzhiyun PINCTRL_PIN(SGPIO2, "sgpio2"),
358*4882a593Smuzhiyun PINCTRL_PIN(SGPIO3, "sgpio3")
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun enum s900_pinmux_functions {
362*4882a593Smuzhiyun S900_MUX_ERAM,
363*4882a593Smuzhiyun S900_MUX_ETH_RMII,
364*4882a593Smuzhiyun S900_MUX_ETH_SMII,
365*4882a593Smuzhiyun S900_MUX_SPI0,
366*4882a593Smuzhiyun S900_MUX_SPI1,
367*4882a593Smuzhiyun S900_MUX_SPI2,
368*4882a593Smuzhiyun S900_MUX_SPI3,
369*4882a593Smuzhiyun S900_MUX_SENS0,
370*4882a593Smuzhiyun S900_MUX_UART0,
371*4882a593Smuzhiyun S900_MUX_UART1,
372*4882a593Smuzhiyun S900_MUX_UART2,
373*4882a593Smuzhiyun S900_MUX_UART3,
374*4882a593Smuzhiyun S900_MUX_UART4,
375*4882a593Smuzhiyun S900_MUX_UART5,
376*4882a593Smuzhiyun S900_MUX_UART6,
377*4882a593Smuzhiyun S900_MUX_I2S0,
378*4882a593Smuzhiyun S900_MUX_I2S1,
379*4882a593Smuzhiyun S900_MUX_PCM0,
380*4882a593Smuzhiyun S900_MUX_PCM1,
381*4882a593Smuzhiyun S900_MUX_JTAG,
382*4882a593Smuzhiyun S900_MUX_PWM0,
383*4882a593Smuzhiyun S900_MUX_PWM1,
384*4882a593Smuzhiyun S900_MUX_PWM2,
385*4882a593Smuzhiyun S900_MUX_PWM3,
386*4882a593Smuzhiyun S900_MUX_PWM4,
387*4882a593Smuzhiyun S900_MUX_PWM5,
388*4882a593Smuzhiyun S900_MUX_SD0,
389*4882a593Smuzhiyun S900_MUX_SD1,
390*4882a593Smuzhiyun S900_MUX_SD2,
391*4882a593Smuzhiyun S900_MUX_SD3,
392*4882a593Smuzhiyun S900_MUX_I2C0,
393*4882a593Smuzhiyun S900_MUX_I2C1,
394*4882a593Smuzhiyun S900_MUX_I2C2,
395*4882a593Smuzhiyun S900_MUX_I2C3,
396*4882a593Smuzhiyun S900_MUX_I2C4,
397*4882a593Smuzhiyun S900_MUX_I2C5,
398*4882a593Smuzhiyun S900_MUX_LVDS,
399*4882a593Smuzhiyun S900_MUX_USB20,
400*4882a593Smuzhiyun S900_MUX_USB30,
401*4882a593Smuzhiyun S900_MUX_GPU,
402*4882a593Smuzhiyun S900_MUX_MIPI_CSI0,
403*4882a593Smuzhiyun S900_MUX_MIPI_CSI1,
404*4882a593Smuzhiyun S900_MUX_MIPI_DSI,
405*4882a593Smuzhiyun S900_MUX_NAND0,
406*4882a593Smuzhiyun S900_MUX_NAND1,
407*4882a593Smuzhiyun S900_MUX_SPDIF,
408*4882a593Smuzhiyun S900_MUX_SIRQ0,
409*4882a593Smuzhiyun S900_MUX_SIRQ1,
410*4882a593Smuzhiyun S900_MUX_SIRQ2,
411*4882a593Smuzhiyun S900_MUX_AUX_START,
412*4882a593Smuzhiyun S900_MUX_MAX,
413*4882a593Smuzhiyun S900_MUX_RESERVED
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* mfp0_22 */
417*4882a593Smuzhiyun static unsigned int lvds_oxx_uart4_mfp_pads[] = { LVDS_OAP, LVDS_OAN };
418*4882a593Smuzhiyun static unsigned int lvds_oxx_uart4_mfp_funcs[] = { S900_MUX_ERAM,
419*4882a593Smuzhiyun S900_MUX_UART4 };
420*4882a593Smuzhiyun /* mfp0_21_20 */
421*4882a593Smuzhiyun static unsigned int rmii_mdc_mfp_pads[] = { ETH_MDC };
422*4882a593Smuzhiyun static unsigned int rmii_mdc_mfp_funcs[] = { S900_MUX_ETH_RMII,
423*4882a593Smuzhiyun S900_MUX_PWM2,
424*4882a593Smuzhiyun S900_MUX_UART2,
425*4882a593Smuzhiyun S900_MUX_RESERVED };
426*4882a593Smuzhiyun static unsigned int rmii_mdio_mfp_pads[] = { ETH_MDIO };
427*4882a593Smuzhiyun static unsigned int rmii_mdio_mfp_funcs[] = { S900_MUX_ETH_RMII,
428*4882a593Smuzhiyun S900_MUX_PWM3,
429*4882a593Smuzhiyun S900_MUX_UART2,
430*4882a593Smuzhiyun S900_MUX_RESERVED };
431*4882a593Smuzhiyun /* mfp0_19 */
432*4882a593Smuzhiyun static unsigned int sirq0_mfp_pads[] = { SIRQ0 };
433*4882a593Smuzhiyun static unsigned int sirq0_mfp_funcs[] = { S900_MUX_SIRQ0,
434*4882a593Smuzhiyun S900_MUX_PWM0 };
435*4882a593Smuzhiyun static unsigned int sirq1_mfp_pads[] = { SIRQ1 };
436*4882a593Smuzhiyun static unsigned int sirq1_mfp_funcs[] = { S900_MUX_SIRQ1,
437*4882a593Smuzhiyun S900_MUX_PWM1 };
438*4882a593Smuzhiyun /* mfp0_18_16 */
439*4882a593Smuzhiyun static unsigned int rmii_txd0_mfp_pads[] = { ETH_TXD0 };
440*4882a593Smuzhiyun static unsigned int rmii_txd0_mfp_funcs[] = { S900_MUX_ETH_RMII,
441*4882a593Smuzhiyun S900_MUX_ETH_SMII,
442*4882a593Smuzhiyun S900_MUX_SPI2,
443*4882a593Smuzhiyun S900_MUX_UART6,
444*4882a593Smuzhiyun S900_MUX_SENS0,
445*4882a593Smuzhiyun S900_MUX_PWM0 };
446*4882a593Smuzhiyun static unsigned int rmii_txd1_mfp_pads[] = { ETH_TXD1 };
447*4882a593Smuzhiyun static unsigned int rmii_txd1_mfp_funcs[] = { S900_MUX_ETH_RMII,
448*4882a593Smuzhiyun S900_MUX_ETH_SMII,
449*4882a593Smuzhiyun S900_MUX_SPI2,
450*4882a593Smuzhiyun S900_MUX_UART6,
451*4882a593Smuzhiyun S900_MUX_SENS0,
452*4882a593Smuzhiyun S900_MUX_PWM1 };
453*4882a593Smuzhiyun /* mfp0_15_13 */
454*4882a593Smuzhiyun static unsigned int rmii_txen_mfp_pads[] = { ETH_TXEN };
455*4882a593Smuzhiyun static unsigned int rmii_txen_mfp_funcs[] = { S900_MUX_ETH_RMII,
456*4882a593Smuzhiyun S900_MUX_UART2,
457*4882a593Smuzhiyun S900_MUX_SPI3,
458*4882a593Smuzhiyun S900_MUX_RESERVED,
459*4882a593Smuzhiyun S900_MUX_RESERVED,
460*4882a593Smuzhiyun S900_MUX_PWM2,
461*4882a593Smuzhiyun S900_MUX_SENS0 };
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun static unsigned int rmii_rxer_mfp_pads[] = { ETH_RXER };
464*4882a593Smuzhiyun static unsigned int rmii_rxer_mfp_funcs[] = { S900_MUX_ETH_RMII,
465*4882a593Smuzhiyun S900_MUX_UART2,
466*4882a593Smuzhiyun S900_MUX_SPI3,
467*4882a593Smuzhiyun S900_MUX_RESERVED,
468*4882a593Smuzhiyun S900_MUX_RESERVED,
469*4882a593Smuzhiyun S900_MUX_PWM3,
470*4882a593Smuzhiyun S900_MUX_SENS0 };
471*4882a593Smuzhiyun /* mfp0_12_11 */
472*4882a593Smuzhiyun static unsigned int rmii_crs_dv_mfp_pads[] = { ETH_CRS_DV };
473*4882a593Smuzhiyun static unsigned int rmii_crs_dv_mfp_funcs[] = { S900_MUX_ETH_RMII,
474*4882a593Smuzhiyun S900_MUX_ETH_SMII,
475*4882a593Smuzhiyun S900_MUX_SPI2,
476*4882a593Smuzhiyun S900_MUX_UART4 };
477*4882a593Smuzhiyun /* mfp0_10_8 */
478*4882a593Smuzhiyun static unsigned int rmii_rxd1_mfp_pads[] = { ETH_RXD1 };
479*4882a593Smuzhiyun static unsigned int rmii_rxd1_mfp_funcs[] = { S900_MUX_ETH_RMII,
480*4882a593Smuzhiyun S900_MUX_UART2,
481*4882a593Smuzhiyun S900_MUX_SPI3,
482*4882a593Smuzhiyun S900_MUX_RESERVED,
483*4882a593Smuzhiyun S900_MUX_UART5,
484*4882a593Smuzhiyun S900_MUX_PWM0,
485*4882a593Smuzhiyun S900_MUX_SENS0 };
486*4882a593Smuzhiyun static unsigned int rmii_rxd0_mfp_pads[] = { ETH_RXD0 };
487*4882a593Smuzhiyun static unsigned int rmii_rxd0_mfp_funcs[] = { S900_MUX_ETH_RMII,
488*4882a593Smuzhiyun S900_MUX_UART2,
489*4882a593Smuzhiyun S900_MUX_SPI3,
490*4882a593Smuzhiyun S900_MUX_RESERVED,
491*4882a593Smuzhiyun S900_MUX_UART5,
492*4882a593Smuzhiyun S900_MUX_PWM1,
493*4882a593Smuzhiyun S900_MUX_SENS0 };
494*4882a593Smuzhiyun /* mfp0_7_6 */
495*4882a593Smuzhiyun static unsigned int rmii_ref_clk_mfp_pads[] = { ETH_REF_CLK };
496*4882a593Smuzhiyun static unsigned int rmii_ref_clk_mfp_funcs[] = { S900_MUX_ETH_RMII,
497*4882a593Smuzhiyun S900_MUX_UART4,
498*4882a593Smuzhiyun S900_MUX_SPI2,
499*4882a593Smuzhiyun S900_MUX_RESERVED };
500*4882a593Smuzhiyun /* mfp0_5 */
501*4882a593Smuzhiyun static unsigned int i2s_d0_mfp_pads[] = { I2S_D0 };
502*4882a593Smuzhiyun static unsigned int i2s_d0_mfp_funcs[] = { S900_MUX_I2S0,
503*4882a593Smuzhiyun S900_MUX_PCM0 };
504*4882a593Smuzhiyun static unsigned int i2s_d1_mfp_pads[] = { I2S_D1 };
505*4882a593Smuzhiyun static unsigned int i2s_d1_mfp_funcs[] = { S900_MUX_I2S1,
506*4882a593Smuzhiyun S900_MUX_PCM0 };
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* mfp0_4_3 */
509*4882a593Smuzhiyun static unsigned int i2s_lr_m_clk0_mfp_pads[] = { I2S_LRCLK0,
510*4882a593Smuzhiyun I2S_MCLK0 };
511*4882a593Smuzhiyun static unsigned int i2s_lr_m_clk0_mfp_funcs[] = { S900_MUX_I2S0,
512*4882a593Smuzhiyun S900_MUX_PCM0,
513*4882a593Smuzhiyun S900_MUX_PCM1,
514*4882a593Smuzhiyun S900_MUX_RESERVED };
515*4882a593Smuzhiyun /* mfp0_2 */
516*4882a593Smuzhiyun static unsigned int i2s_bclk0_mfp_pads[] = { I2S_BCLK0 };
517*4882a593Smuzhiyun static unsigned int i2s_bclk0_mfp_funcs[] = { S900_MUX_I2S0,
518*4882a593Smuzhiyun S900_MUX_PCM0 };
519*4882a593Smuzhiyun static unsigned int i2s_bclk1_mclk1_mfp_pads[] = { I2S_BCLK1,
520*4882a593Smuzhiyun I2S_LRCLK1,
521*4882a593Smuzhiyun I2S_MCLK1 };
522*4882a593Smuzhiyun static unsigned int i2s_bclk1_mclk1_mfp_funcs[] = { S900_MUX_I2S1,
523*4882a593Smuzhiyun S900_MUX_PCM0 };
524*4882a593Smuzhiyun /* mfp0_1_0 */
525*4882a593Smuzhiyun static unsigned int pcm1_in_out_mfp_pads[] = { PCM1_IN,
526*4882a593Smuzhiyun PCM1_OUT };
527*4882a593Smuzhiyun static unsigned int pcm1_in_out_mfp_funcs[] = { S900_MUX_PCM1,
528*4882a593Smuzhiyun S900_MUX_SPI1,
529*4882a593Smuzhiyun S900_MUX_I2C3,
530*4882a593Smuzhiyun S900_MUX_UART4 };
531*4882a593Smuzhiyun static unsigned int pcm1_clk_mfp_pads[] = { PCM1_CLK };
532*4882a593Smuzhiyun static unsigned int pcm1_clk_mfp_funcs[] = { S900_MUX_PCM1,
533*4882a593Smuzhiyun S900_MUX_SPI1,
534*4882a593Smuzhiyun S900_MUX_PWM4,
535*4882a593Smuzhiyun S900_MUX_UART4 };
536*4882a593Smuzhiyun static unsigned int pcm1_sync_mfp_pads[] = { PCM1_SYNC };
537*4882a593Smuzhiyun static unsigned int pcm1_sync_mfp_funcs[] = { S900_MUX_PCM1,
538*4882a593Smuzhiyun S900_MUX_SPI1,
539*4882a593Smuzhiyun S900_MUX_PWM5,
540*4882a593Smuzhiyun S900_MUX_UART4 };
541*4882a593Smuzhiyun /* mfp1_31_29 */
542*4882a593Smuzhiyun static unsigned int eram_a5_mfp_pads[] = { ERAM_A5 };
543*4882a593Smuzhiyun static unsigned int eram_a5_mfp_funcs[] = { S900_MUX_UART4,
544*4882a593Smuzhiyun S900_MUX_JTAG,
545*4882a593Smuzhiyun S900_MUX_ERAM,
546*4882a593Smuzhiyun S900_MUX_PWM0,
547*4882a593Smuzhiyun S900_MUX_RESERVED,
548*4882a593Smuzhiyun S900_MUX_SENS0 };
549*4882a593Smuzhiyun static unsigned int eram_a6_mfp_pads[] = { ERAM_A6 };
550*4882a593Smuzhiyun static unsigned int eram_a6_mfp_funcs[] = { S900_MUX_UART4,
551*4882a593Smuzhiyun S900_MUX_JTAG,
552*4882a593Smuzhiyun S900_MUX_ERAM,
553*4882a593Smuzhiyun S900_MUX_PWM1,
554*4882a593Smuzhiyun S900_MUX_RESERVED,
555*4882a593Smuzhiyun S900_MUX_SENS0,
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun static unsigned int eram_a7_mfp_pads[] = { ERAM_A7 };
558*4882a593Smuzhiyun static unsigned int eram_a7_mfp_funcs[] = { S900_MUX_RESERVED,
559*4882a593Smuzhiyun S900_MUX_JTAG,
560*4882a593Smuzhiyun S900_MUX_ERAM,
561*4882a593Smuzhiyun S900_MUX_RESERVED,
562*4882a593Smuzhiyun S900_MUX_RESERVED,
563*4882a593Smuzhiyun S900_MUX_SENS0 };
564*4882a593Smuzhiyun /* mfp1_28_26 */
565*4882a593Smuzhiyun static unsigned int eram_a8_mfp_pads[] = { ERAM_A8 };
566*4882a593Smuzhiyun static unsigned int eram_a8_mfp_funcs[] = { S900_MUX_RESERVED,
567*4882a593Smuzhiyun S900_MUX_JTAG,
568*4882a593Smuzhiyun S900_MUX_ERAM,
569*4882a593Smuzhiyun S900_MUX_PWM1,
570*4882a593Smuzhiyun S900_MUX_RESERVED,
571*4882a593Smuzhiyun S900_MUX_SENS0 };
572*4882a593Smuzhiyun static unsigned int eram_a9_mfp_pads[] = { ERAM_A9 };
573*4882a593Smuzhiyun static unsigned int eram_a9_mfp_funcs[] = { S900_MUX_USB20,
574*4882a593Smuzhiyun S900_MUX_UART5,
575*4882a593Smuzhiyun S900_MUX_ERAM,
576*4882a593Smuzhiyun S900_MUX_PWM2,
577*4882a593Smuzhiyun S900_MUX_RESERVED,
578*4882a593Smuzhiyun S900_MUX_SENS0 };
579*4882a593Smuzhiyun static unsigned int eram_a10_mfp_pads[] = { ERAM_A10 };
580*4882a593Smuzhiyun static unsigned int eram_a10_mfp_funcs[] = { S900_MUX_USB30,
581*4882a593Smuzhiyun S900_MUX_JTAG,
582*4882a593Smuzhiyun S900_MUX_ERAM,
583*4882a593Smuzhiyun S900_MUX_PWM3,
584*4882a593Smuzhiyun S900_MUX_RESERVED,
585*4882a593Smuzhiyun S900_MUX_SENS0,
586*4882a593Smuzhiyun S900_MUX_RESERVED,
587*4882a593Smuzhiyun S900_MUX_RESERVED };
588*4882a593Smuzhiyun /* mfp1_25_23 */
589*4882a593Smuzhiyun static unsigned int eram_a11_mfp_pads[] = { ERAM_A11 };
590*4882a593Smuzhiyun static unsigned int eram_a11_mfp_funcs[] = { S900_MUX_RESERVED,
591*4882a593Smuzhiyun S900_MUX_RESERVED,
592*4882a593Smuzhiyun S900_MUX_ERAM,
593*4882a593Smuzhiyun S900_MUX_PWM2,
594*4882a593Smuzhiyun S900_MUX_UART5,
595*4882a593Smuzhiyun S900_MUX_RESERVED,
596*4882a593Smuzhiyun S900_MUX_SENS0,
597*4882a593Smuzhiyun S900_MUX_RESERVED };
598*4882a593Smuzhiyun /* mfp1_22 */
599*4882a593Smuzhiyun static unsigned int lvds_oep_odn_mfp_pads[] = { LVDS_OEP,
600*4882a593Smuzhiyun LVDS_OEN,
601*4882a593Smuzhiyun LVDS_ODP,
602*4882a593Smuzhiyun LVDS_ODN };
603*4882a593Smuzhiyun static unsigned int lvds_oep_odn_mfp_funcs[] = { S900_MUX_LVDS,
604*4882a593Smuzhiyun S900_MUX_UART2 };
605*4882a593Smuzhiyun static unsigned int lvds_ocp_obn_mfp_pads[] = { LVDS_OCP,
606*4882a593Smuzhiyun LVDS_OCN,
607*4882a593Smuzhiyun LVDS_OBP,
608*4882a593Smuzhiyun LVDS_OBN };
609*4882a593Smuzhiyun static unsigned int lvds_ocp_obn_mfp_funcs[] = { S900_MUX_LVDS,
610*4882a593Smuzhiyun S900_MUX_PCM1 };
611*4882a593Smuzhiyun static unsigned int lvds_oap_oan_mfp_pads[] = { LVDS_OAP,
612*4882a593Smuzhiyun LVDS_OAN };
613*4882a593Smuzhiyun static unsigned int lvds_oap_oan_mfp_funcs[] = { S900_MUX_LVDS,
614*4882a593Smuzhiyun S900_MUX_ERAM };
615*4882a593Smuzhiyun /* mfp1_21 */
616*4882a593Smuzhiyun static unsigned int lvds_e_mfp_pads[] = { LVDS_EEP,
617*4882a593Smuzhiyun LVDS_EEN,
618*4882a593Smuzhiyun LVDS_EDP,
619*4882a593Smuzhiyun LVDS_EDN,
620*4882a593Smuzhiyun LVDS_ECP,
621*4882a593Smuzhiyun LVDS_ECN,
622*4882a593Smuzhiyun LVDS_EBP,
623*4882a593Smuzhiyun LVDS_EBN,
624*4882a593Smuzhiyun LVDS_EAP,
625*4882a593Smuzhiyun LVDS_EAN };
626*4882a593Smuzhiyun static unsigned int lvds_e_mfp_funcs[] = { S900_MUX_LVDS,
627*4882a593Smuzhiyun S900_MUX_ERAM };
628*4882a593Smuzhiyun /* mfp1_5_4 */
629*4882a593Smuzhiyun static unsigned int spi0_sclk_mosi_mfp_pads[] = { SPI0_SCLK,
630*4882a593Smuzhiyun SPI0_MOSI };
631*4882a593Smuzhiyun static unsigned int spi0_sclk_mosi_mfp_funcs[] = { S900_MUX_SPI0,
632*4882a593Smuzhiyun S900_MUX_ERAM,
633*4882a593Smuzhiyun S900_MUX_I2C3,
634*4882a593Smuzhiyun S900_MUX_PCM0 };
635*4882a593Smuzhiyun /* mfp1_3_1 */
636*4882a593Smuzhiyun static unsigned int spi0_ss_mfp_pads[] = { SPI0_SS };
637*4882a593Smuzhiyun static unsigned int spi0_ss_mfp_funcs[] = { S900_MUX_SPI0,
638*4882a593Smuzhiyun S900_MUX_ERAM,
639*4882a593Smuzhiyun S900_MUX_I2S1,
640*4882a593Smuzhiyun S900_MUX_PCM1,
641*4882a593Smuzhiyun S900_MUX_PCM0,
642*4882a593Smuzhiyun S900_MUX_PWM4 };
643*4882a593Smuzhiyun static unsigned int spi0_miso_mfp_pads[] = { SPI0_MISO };
644*4882a593Smuzhiyun static unsigned int spi0_miso_mfp_funcs[] = { S900_MUX_SPI0,
645*4882a593Smuzhiyun S900_MUX_ERAM,
646*4882a593Smuzhiyun S900_MUX_I2S1,
647*4882a593Smuzhiyun S900_MUX_PCM1,
648*4882a593Smuzhiyun S900_MUX_PCM0,
649*4882a593Smuzhiyun S900_MUX_PWM5 };
650*4882a593Smuzhiyun /* mfp2_23 */
651*4882a593Smuzhiyun static unsigned int uart2_rtsb_mfp_pads[] = { UART2_RTSB };
652*4882a593Smuzhiyun static unsigned int uart2_rtsb_mfp_funcs[] = { S900_MUX_UART2,
653*4882a593Smuzhiyun S900_MUX_UART0 };
654*4882a593Smuzhiyun /* mfp2_22 */
655*4882a593Smuzhiyun static unsigned int uart2_ctsb_mfp_pads[] = { UART2_CTSB };
656*4882a593Smuzhiyun static unsigned int uart2_ctsb_mfp_funcs[] = { S900_MUX_UART2,
657*4882a593Smuzhiyun S900_MUX_UART0 };
658*4882a593Smuzhiyun /* mfp2_21 */
659*4882a593Smuzhiyun static unsigned int uart3_rtsb_mfp_pads[] = { UART3_RTSB };
660*4882a593Smuzhiyun static unsigned int uart3_rtsb_mfp_funcs[] = { S900_MUX_UART3,
661*4882a593Smuzhiyun S900_MUX_UART5 };
662*4882a593Smuzhiyun /* mfp2_20 */
663*4882a593Smuzhiyun static unsigned int uart3_ctsb_mfp_pads[] = { UART3_CTSB };
664*4882a593Smuzhiyun static unsigned int uart3_ctsb_mfp_funcs[] = { S900_MUX_UART3,
665*4882a593Smuzhiyun S900_MUX_UART5 };
666*4882a593Smuzhiyun /* mfp2_19_17 */
667*4882a593Smuzhiyun static unsigned int sd0_d0_mfp_pads[] = { SD0_D0 };
668*4882a593Smuzhiyun static unsigned int sd0_d0_mfp_funcs[] = { S900_MUX_SD0,
669*4882a593Smuzhiyun S900_MUX_ERAM,
670*4882a593Smuzhiyun S900_MUX_RESERVED,
671*4882a593Smuzhiyun S900_MUX_JTAG,
672*4882a593Smuzhiyun S900_MUX_UART2,
673*4882a593Smuzhiyun S900_MUX_UART5,
674*4882a593Smuzhiyun S900_MUX_GPU };
675*4882a593Smuzhiyun /* mfp2_16_14 */
676*4882a593Smuzhiyun static unsigned int sd0_d1_mfp_pads[] = { SD0_D1 };
677*4882a593Smuzhiyun static unsigned int sd0_d1_mfp_funcs[] = { S900_MUX_SD0,
678*4882a593Smuzhiyun S900_MUX_ERAM,
679*4882a593Smuzhiyun S900_MUX_GPU,
680*4882a593Smuzhiyun S900_MUX_RESERVED,
681*4882a593Smuzhiyun S900_MUX_UART2,
682*4882a593Smuzhiyun S900_MUX_UART5 };
683*4882a593Smuzhiyun /* mfp_13_11 */
684*4882a593Smuzhiyun static unsigned int sd0_d2_d3_mfp_pads[] = { SD0_D2,
685*4882a593Smuzhiyun SD0_D3 };
686*4882a593Smuzhiyun static unsigned int sd0_d2_d3_mfp_funcs[] = { S900_MUX_SD0,
687*4882a593Smuzhiyun S900_MUX_ERAM,
688*4882a593Smuzhiyun S900_MUX_RESERVED,
689*4882a593Smuzhiyun S900_MUX_JTAG,
690*4882a593Smuzhiyun S900_MUX_UART2,
691*4882a593Smuzhiyun S900_MUX_UART1,
692*4882a593Smuzhiyun S900_MUX_GPU };
693*4882a593Smuzhiyun /* mfp2_10_9 */
694*4882a593Smuzhiyun static unsigned int sd1_d0_d3_mfp_pads[] = { SD1_D0, SD1_D1,
695*4882a593Smuzhiyun SD1_D2, SD1_D3 };
696*4882a593Smuzhiyun static unsigned int sd1_d0_d3_mfp_funcs[] = { S900_MUX_SD1,
697*4882a593Smuzhiyun S900_MUX_ERAM };
698*4882a593Smuzhiyun /* mfp2_8_7 */
699*4882a593Smuzhiyun static unsigned int sd0_cmd_mfp_pads[] = { SD0_CMD };
700*4882a593Smuzhiyun static unsigned int sd0_cmd_mfp_funcs[] = { S900_MUX_SD0,
701*4882a593Smuzhiyun S900_MUX_ERAM,
702*4882a593Smuzhiyun S900_MUX_GPU,
703*4882a593Smuzhiyun S900_MUX_JTAG };
704*4882a593Smuzhiyun /* mfp2_6_5 */
705*4882a593Smuzhiyun static unsigned int sd0_clk_mfp_pads[] = { SD0_CLK };
706*4882a593Smuzhiyun static unsigned int sd0_clk_mfp_funcs[] = { S900_MUX_SD0,
707*4882a593Smuzhiyun S900_MUX_ERAM,
708*4882a593Smuzhiyun S900_MUX_JTAG,
709*4882a593Smuzhiyun S900_MUX_GPU };
710*4882a593Smuzhiyun /* mfp2_4_3 */
711*4882a593Smuzhiyun static unsigned int sd1_cmd_clk_mfp_pads[] = { SD1_CMD, SD1_CLK };
712*4882a593Smuzhiyun static unsigned int sd1_cmd_clk_mfp_funcs[] = { S900_MUX_SD1,
713*4882a593Smuzhiyun S900_MUX_ERAM };
714*4882a593Smuzhiyun /* mfp2_2_0 */
715*4882a593Smuzhiyun static unsigned int uart0_rx_mfp_pads[] = { UART0_RX };
716*4882a593Smuzhiyun static unsigned int uart0_rx_mfp_funcs[] = { S900_MUX_UART0,
717*4882a593Smuzhiyun S900_MUX_UART2,
718*4882a593Smuzhiyun S900_MUX_SPI1,
719*4882a593Smuzhiyun S900_MUX_I2C5,
720*4882a593Smuzhiyun S900_MUX_PCM1,
721*4882a593Smuzhiyun S900_MUX_I2S1 };
722*4882a593Smuzhiyun /* mfp3_27 */
723*4882a593Smuzhiyun static unsigned int nand0_d0_ceb3_mfp_pads[] = { NAND0_D0, NAND0_D1,
724*4882a593Smuzhiyun NAND0_D2, NAND0_D3,
725*4882a593Smuzhiyun NAND0_D4, NAND0_D5,
726*4882a593Smuzhiyun NAND0_D6, NAND0_D7,
727*4882a593Smuzhiyun NAND0_DQSN, NAND0_CEB3 };
728*4882a593Smuzhiyun static unsigned int nand0_d0_ceb3_mfp_funcs[] = { S900_MUX_NAND0,
729*4882a593Smuzhiyun S900_MUX_SD2 };
730*4882a593Smuzhiyun /* mfp3_21_19 */
731*4882a593Smuzhiyun static unsigned int uart0_tx_mfp_pads[] = { UART0_TX };
732*4882a593Smuzhiyun static unsigned int uart0_tx_mfp_funcs[] = { S900_MUX_UART0,
733*4882a593Smuzhiyun S900_MUX_UART2,
734*4882a593Smuzhiyun S900_MUX_SPI1,
735*4882a593Smuzhiyun S900_MUX_I2C5,
736*4882a593Smuzhiyun S900_MUX_SPDIF,
737*4882a593Smuzhiyun S900_MUX_PCM1,
738*4882a593Smuzhiyun S900_MUX_I2S1 };
739*4882a593Smuzhiyun /* mfp3_18_16 */
740*4882a593Smuzhiyun static unsigned int i2c0_mfp_pads[] = { I2C0_SCLK, I2C0_SDATA };
741*4882a593Smuzhiyun static unsigned int i2c0_mfp_funcs[] = { S900_MUX_I2C0,
742*4882a593Smuzhiyun S900_MUX_UART2,
743*4882a593Smuzhiyun S900_MUX_I2C1,
744*4882a593Smuzhiyun S900_MUX_UART1,
745*4882a593Smuzhiyun S900_MUX_SPI1 };
746*4882a593Smuzhiyun /* mfp3_15 */
747*4882a593Smuzhiyun static unsigned int csi0_cn_cp_mfp_pads[] = { CSI0_CN, CSI0_CP };
748*4882a593Smuzhiyun static unsigned int csi0_cn_cp_mfp_funcs[] = { S900_MUX_SENS0,
749*4882a593Smuzhiyun S900_MUX_SENS0 };
750*4882a593Smuzhiyun /* mfp3_14 */
751*4882a593Smuzhiyun static unsigned int csi0_dn0_dp3_mfp_pads[] = { CSI0_DN0, CSI0_DP0,
752*4882a593Smuzhiyun CSI0_DN1, CSI0_DP1,
753*4882a593Smuzhiyun CSI0_CN, CSI0_CP,
754*4882a593Smuzhiyun CSI0_DP2, CSI0_DN2,
755*4882a593Smuzhiyun CSI0_DN3, CSI0_DP3 };
756*4882a593Smuzhiyun static unsigned int csi0_dn0_dp3_mfp_funcs[] = { S900_MUX_MIPI_CSI0,
757*4882a593Smuzhiyun S900_MUX_SENS0 };
758*4882a593Smuzhiyun /* mfp3_13 */
759*4882a593Smuzhiyun static unsigned int csi1_dn0_cp_mfp_pads[] = { CSI1_DN0, CSI1_DP0,
760*4882a593Smuzhiyun CSI1_DN1, CSI1_DP1,
761*4882a593Smuzhiyun CSI1_CN, CSI1_CP };
762*4882a593Smuzhiyun static unsigned int csi1_dn0_cp_mfp_funcs[] = { S900_MUX_MIPI_CSI1,
763*4882a593Smuzhiyun S900_MUX_SENS0 };
764*4882a593Smuzhiyun /* mfp3_12_dsi */
765*4882a593Smuzhiyun static unsigned int dsi_dp3_dn1_mfp_pads[] = { DSI_DP3, DSI_DN2,
766*4882a593Smuzhiyun DSI_DP1, DSI_DN1 };
767*4882a593Smuzhiyun static unsigned int dsi_dp3_dn1_mfp_funcs[] = { S900_MUX_MIPI_DSI,
768*4882a593Smuzhiyun S900_MUX_UART2 };
769*4882a593Smuzhiyun static unsigned int dsi_cp_dn0_mfp_pads[] = { DSI_CP, DSI_CN,
770*4882a593Smuzhiyun DSI_DP0, DSI_DN0 };
771*4882a593Smuzhiyun static unsigned int dsi_cp_dn0_mfp_funcs[] = { S900_MUX_MIPI_DSI,
772*4882a593Smuzhiyun S900_MUX_PCM1 };
773*4882a593Smuzhiyun static unsigned int dsi_dp2_dn2_mfp_pads[] = { DSI_DP2, DSI_DN2 };
774*4882a593Smuzhiyun static unsigned int dsi_dp2_dn2_mfp_funcs[] = { S900_MUX_MIPI_DSI,
775*4882a593Smuzhiyun S900_MUX_UART4 };
776*4882a593Smuzhiyun /* mfp3_11 */
777*4882a593Smuzhiyun static unsigned int nand1_d0_ceb1_mfp_pads[] = { NAND1_D0, NAND1_D1,
778*4882a593Smuzhiyun NAND1_D2, NAND1_D3,
779*4882a593Smuzhiyun NAND1_D4, NAND1_D5,
780*4882a593Smuzhiyun NAND1_D6, NAND1_D7,
781*4882a593Smuzhiyun NAND1_DQSN, NAND1_CEB1 };
782*4882a593Smuzhiyun static unsigned int nand1_d0_ceb1_mfp_funcs[] = { S900_MUX_NAND1,
783*4882a593Smuzhiyun S900_MUX_SD3 };
784*4882a593Smuzhiyun /* mfp3_10 */
785*4882a593Smuzhiyun static unsigned int nand1_ceb3_mfp_pads[] = { NAND1_CEB3 };
786*4882a593Smuzhiyun static unsigned int nand1_ceb3_mfp_funcs[] = { S900_MUX_NAND1,
787*4882a593Smuzhiyun S900_MUX_PWM0 };
788*4882a593Smuzhiyun static unsigned int nand1_ceb0_mfp_pads[] = { NAND1_CEB0 };
789*4882a593Smuzhiyun static unsigned int nand1_ceb0_mfp_funcs[] = { S900_MUX_NAND1,
790*4882a593Smuzhiyun S900_MUX_PWM1 };
791*4882a593Smuzhiyun /* mfp3_9 */
792*4882a593Smuzhiyun static unsigned int csi1_dn0_dp0_mfp_pads[] = { CSI1_DN0, CSI1_DP0 };
793*4882a593Smuzhiyun static unsigned int csi1_dn0_dp0_mfp_funcs[] = { S900_MUX_SENS0,
794*4882a593Smuzhiyun S900_MUX_SENS0 };
795*4882a593Smuzhiyun /* mfp3_8 */
796*4882a593Smuzhiyun static unsigned int uart4_rx_tx_mfp_pads[] = { UART4_RX, UART4_TX };
797*4882a593Smuzhiyun static unsigned int uart4_rx_tx_mfp_funcs[] = { S900_MUX_UART4,
798*4882a593Smuzhiyun S900_MUX_I2C4 };
799*4882a593Smuzhiyun /* PADDRV group data */
800*4882a593Smuzhiyun /* drv0 */
801*4882a593Smuzhiyun static unsigned int sgpio3_drv_pads[] = { SGPIO3 };
802*4882a593Smuzhiyun static unsigned int sgpio2_drv_pads[] = { SGPIO2 };
803*4882a593Smuzhiyun static unsigned int sgpio1_drv_pads[] = { SGPIO1 };
804*4882a593Smuzhiyun static unsigned int sgpio0_drv_pads[] = { SGPIO0 };
805*4882a593Smuzhiyun static unsigned int rmii_tx_d0_d1_drv_pads[] = { ETH_TXD0, ETH_TXD1 };
806*4882a593Smuzhiyun static unsigned int rmii_txen_rxer_drv_pads[] = { ETH_TXEN, ETH_RXER };
807*4882a593Smuzhiyun static unsigned int rmii_crs_dv_drv_pads[] = { ETH_CRS_DV };
808*4882a593Smuzhiyun static unsigned int rmii_rx_d1_d0_drv_pads[] = { ETH_RXD1, ETH_RXD0 };
809*4882a593Smuzhiyun static unsigned int rmii_ref_clk_drv_pads[] = { ETH_REF_CLK };
810*4882a593Smuzhiyun static unsigned int rmii_mdc_mdio_drv_pads[] = { ETH_MDC, ETH_MDIO };
811*4882a593Smuzhiyun static unsigned int sirq_0_1_drv_pads[] = { SIRQ0, SIRQ1 };
812*4882a593Smuzhiyun static unsigned int sirq2_drv_pads[] = { SIRQ2 };
813*4882a593Smuzhiyun static unsigned int i2s_d0_d1_drv_pads[] = { I2S_D0, I2S_D1 };
814*4882a593Smuzhiyun static unsigned int i2s_lr_m_clk0_drv_pads[] = { I2S_LRCLK0, I2S_MCLK0 };
815*4882a593Smuzhiyun static unsigned int i2s_blk1_mclk1_drv_pads[] = { I2S_BCLK0, I2S_BCLK1,
816*4882a593Smuzhiyun I2S_LRCLK1, I2S_MCLK1 };
817*4882a593Smuzhiyun static unsigned int pcm1_in_out_drv_pads[] = { PCM1_IN, PCM1_CLK,
818*4882a593Smuzhiyun PCM1_SYNC, PCM1_OUT };
819*4882a593Smuzhiyun /* drv1 */
820*4882a593Smuzhiyun static unsigned int lvds_oap_oan_drv_pads[] = { LVDS_OAP, LVDS_OAN };
821*4882a593Smuzhiyun static unsigned int lvds_oep_odn_drv_pads[] = { LVDS_OEP, LVDS_OEN,
822*4882a593Smuzhiyun LVDS_ODP, LVDS_ODN };
823*4882a593Smuzhiyun static unsigned int lvds_ocp_obn_drv_pads[] = { LVDS_OCP, LVDS_OCN,
824*4882a593Smuzhiyun LVDS_OBP, LVDS_OBN };
825*4882a593Smuzhiyun static unsigned int lvds_e_drv_pads[] = { LVDS_EEP, LVDS_EEN,
826*4882a593Smuzhiyun LVDS_EDP, LVDS_EDN,
827*4882a593Smuzhiyun LVDS_ECP, LVDS_ECN,
828*4882a593Smuzhiyun LVDS_EBP, LVDS_EBN };
829*4882a593Smuzhiyun static unsigned int sd0_d3_d0_drv_pads[] = { SD0_D3, SD0_D2,
830*4882a593Smuzhiyun SD0_D1, SD0_D0 };
831*4882a593Smuzhiyun static unsigned int sd1_d3_d0_drv_pads[] = { SD1_D3, SD1_D2,
832*4882a593Smuzhiyun SD1_D1, SD1_D0 };
833*4882a593Smuzhiyun static unsigned int sd0_sd1_cmd_clk_drv_pads[] = { SD0_CLK, SD0_CMD,
834*4882a593Smuzhiyun SD1_CLK, SD1_CMD };
835*4882a593Smuzhiyun static unsigned int spi0_sclk_mosi_drv_pads[] = { SPI0_SCLK, SPI0_MOSI };
836*4882a593Smuzhiyun static unsigned int spi0_ss_miso_drv_pads[] = { SPI0_SS, SPI0_MISO };
837*4882a593Smuzhiyun static unsigned int uart0_rx_tx_drv_pads[] = { UART0_RX, UART0_TX };
838*4882a593Smuzhiyun static unsigned int uart4_rx_tx_drv_pads[] = { UART4_RX, UART4_TX };
839*4882a593Smuzhiyun static unsigned int uart2_drv_pads[] = { UART2_RX, UART2_TX,
840*4882a593Smuzhiyun UART2_RTSB, UART2_CTSB };
841*4882a593Smuzhiyun static unsigned int uart3_drv_pads[] = { UART3_RX, UART3_TX,
842*4882a593Smuzhiyun UART3_RTSB, UART3_CTSB };
843*4882a593Smuzhiyun /* drv2 */
844*4882a593Smuzhiyun static unsigned int i2c0_drv_pads[] = { I2C0_SCLK, I2C0_SDATA };
845*4882a593Smuzhiyun static unsigned int i2c1_drv_pads[] = { I2C1_SCLK, I2C1_SDATA };
846*4882a593Smuzhiyun static unsigned int i2c2_drv_pads[] = { I2C2_SCLK, I2C2_SDATA };
847*4882a593Smuzhiyun static unsigned int sensor0_drv_pads[] = { SENSOR0_PCLK,
848*4882a593Smuzhiyun SENSOR0_CKOUT };
849*4882a593Smuzhiyun /* SR group data */
850*4882a593Smuzhiyun /* sr0 */
851*4882a593Smuzhiyun static unsigned int sgpio3_sr_pads[] = { SGPIO3 };
852*4882a593Smuzhiyun static unsigned int sgpio2_sr_pads[] = { SGPIO2 };
853*4882a593Smuzhiyun static unsigned int sgpio1_sr_pads[] = { SGPIO1 };
854*4882a593Smuzhiyun static unsigned int sgpio0_sr_pads[] = { SGPIO0 };
855*4882a593Smuzhiyun static unsigned int rmii_tx_d0_d1_sr_pads[] = { ETH_TXD0, ETH_TXD1 };
856*4882a593Smuzhiyun static unsigned int rmii_txen_rxer_sr_pads[] = { ETH_TXEN, ETH_RXER };
857*4882a593Smuzhiyun static unsigned int rmii_crs_dv_sr_pads[] = { ETH_CRS_DV };
858*4882a593Smuzhiyun static unsigned int rmii_rx_d1_d0_sr_pads[] = { ETH_RXD1, ETH_RXD0 };
859*4882a593Smuzhiyun static unsigned int rmii_ref_clk_sr_pads[] = { ETH_REF_CLK };
860*4882a593Smuzhiyun static unsigned int rmii_mdc_mdio_sr_pads[] = { ETH_MDC, ETH_MDIO };
861*4882a593Smuzhiyun static unsigned int sirq_0_1_sr_pads[] = { SIRQ0, SIRQ1 };
862*4882a593Smuzhiyun static unsigned int sirq2_sr_pads[] = { SIRQ2 };
863*4882a593Smuzhiyun static unsigned int i2s_do_d1_sr_pads[] = { I2S_D0, I2S_D1 };
864*4882a593Smuzhiyun static unsigned int i2s_lr_m_clk0_sr_pads[] = { I2S_LRCLK0, I2S_MCLK0 };
865*4882a593Smuzhiyun static unsigned int i2s_bclk0_mclk1_sr_pads[] = { I2S_BCLK0, I2S_BCLK1,
866*4882a593Smuzhiyun I2S_LRCLK1, I2S_MCLK1 };
867*4882a593Smuzhiyun static unsigned int pcm1_in_out_sr_pads[] = { PCM1_IN, PCM1_CLK,
868*4882a593Smuzhiyun PCM1_SYNC, PCM1_OUT };
869*4882a593Smuzhiyun /* sr1 */
870*4882a593Smuzhiyun static unsigned int sd1_d3_d0_sr_pads[] = { SD1_D3, SD1_D2,
871*4882a593Smuzhiyun SD1_D1, SD1_D0 };
872*4882a593Smuzhiyun static unsigned int sd0_sd1_clk_cmd_sr_pads[] = { SD0_CLK, SD0_CMD,
873*4882a593Smuzhiyun SD1_CLK, SD1_CMD };
874*4882a593Smuzhiyun static unsigned int spi0_sclk_mosi_sr_pads[] = { SPI0_SCLK, SPI0_MOSI };
875*4882a593Smuzhiyun static unsigned int spi0_ss_miso_sr_pads[] = { SPI0_SS, SPI0_MISO };
876*4882a593Smuzhiyun static unsigned int uart0_rx_tx_sr_pads[] = { UART0_RX, UART0_TX };
877*4882a593Smuzhiyun static unsigned int uart4_rx_tx_sr_pads[] = { UART4_RX, UART4_TX };
878*4882a593Smuzhiyun static unsigned int uart2_sr_pads[] = { UART2_RX, UART2_TX,
879*4882a593Smuzhiyun UART2_RTSB, UART2_CTSB };
880*4882a593Smuzhiyun static unsigned int uart3_sr_pads[] = { UART3_RX, UART3_TX,
881*4882a593Smuzhiyun UART3_RTSB, UART3_CTSB };
882*4882a593Smuzhiyun /* sr2 */
883*4882a593Smuzhiyun static unsigned int i2c0_sr_pads[] = { I2C0_SCLK, I2C0_SDATA };
884*4882a593Smuzhiyun static unsigned int i2c1_sr_pads[] = { I2C1_SCLK, I2C1_SDATA };
885*4882a593Smuzhiyun static unsigned int i2c2_sr_pads[] = { I2C2_SCLK, I2C2_SDATA };
886*4882a593Smuzhiyun static unsigned int sensor0_sr_pads[] = { SENSOR0_PCLK,
887*4882a593Smuzhiyun SENSOR0_CKOUT };
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /* Pinctrl groups */
891*4882a593Smuzhiyun static const struct owl_pingroup s900_groups[] = {
892*4882a593Smuzhiyun MUX_PG(lvds_oxx_uart4_mfp, 0, 22, 1),
893*4882a593Smuzhiyun MUX_PG(rmii_mdc_mfp, 0, 20, 2),
894*4882a593Smuzhiyun MUX_PG(rmii_mdio_mfp, 0, 20, 2),
895*4882a593Smuzhiyun MUX_PG(sirq0_mfp, 0, 19, 1),
896*4882a593Smuzhiyun MUX_PG(sirq1_mfp, 0, 19, 1),
897*4882a593Smuzhiyun MUX_PG(rmii_txd0_mfp, 0, 16, 3),
898*4882a593Smuzhiyun MUX_PG(rmii_txd1_mfp, 0, 16, 3),
899*4882a593Smuzhiyun MUX_PG(rmii_txen_mfp, 0, 13, 3),
900*4882a593Smuzhiyun MUX_PG(rmii_rxer_mfp, 0, 13, 3),
901*4882a593Smuzhiyun MUX_PG(rmii_crs_dv_mfp, 0, 11, 2),
902*4882a593Smuzhiyun MUX_PG(rmii_rxd1_mfp, 0, 8, 3),
903*4882a593Smuzhiyun MUX_PG(rmii_rxd0_mfp, 0, 8, 3),
904*4882a593Smuzhiyun MUX_PG(rmii_ref_clk_mfp, 0, 6, 2),
905*4882a593Smuzhiyun MUX_PG(i2s_d0_mfp, 0, 5, 1),
906*4882a593Smuzhiyun MUX_PG(i2s_d1_mfp, 0, 5, 1),
907*4882a593Smuzhiyun MUX_PG(i2s_lr_m_clk0_mfp, 0, 3, 2),
908*4882a593Smuzhiyun MUX_PG(i2s_bclk0_mfp, 0, 2, 1),
909*4882a593Smuzhiyun MUX_PG(i2s_bclk1_mclk1_mfp, 0, 2, 1),
910*4882a593Smuzhiyun MUX_PG(pcm1_in_out_mfp, 0, 0, 2),
911*4882a593Smuzhiyun MUX_PG(pcm1_clk_mfp, 0, 0, 2),
912*4882a593Smuzhiyun MUX_PG(pcm1_sync_mfp, 0, 0, 2),
913*4882a593Smuzhiyun MUX_PG(eram_a5_mfp, 1, 29, 3),
914*4882a593Smuzhiyun MUX_PG(eram_a6_mfp, 1, 29, 3),
915*4882a593Smuzhiyun MUX_PG(eram_a7_mfp, 1, 29, 3),
916*4882a593Smuzhiyun MUX_PG(eram_a8_mfp, 1, 26, 3),
917*4882a593Smuzhiyun MUX_PG(eram_a9_mfp, 1, 26, 3),
918*4882a593Smuzhiyun MUX_PG(eram_a10_mfp, 1, 26, 3),
919*4882a593Smuzhiyun MUX_PG(eram_a11_mfp, 1, 23, 3),
920*4882a593Smuzhiyun MUX_PG(lvds_oep_odn_mfp, 1, 22, 1),
921*4882a593Smuzhiyun MUX_PG(lvds_ocp_obn_mfp, 1, 22, 1),
922*4882a593Smuzhiyun MUX_PG(lvds_oap_oan_mfp, 1, 22, 1),
923*4882a593Smuzhiyun MUX_PG(lvds_e_mfp, 1, 21, 1),
924*4882a593Smuzhiyun MUX_PG(spi0_sclk_mosi_mfp, 1, 4, 2),
925*4882a593Smuzhiyun MUX_PG(spi0_ss_mfp, 1, 1, 3),
926*4882a593Smuzhiyun MUX_PG(spi0_miso_mfp, 1, 1, 3),
927*4882a593Smuzhiyun MUX_PG(uart2_rtsb_mfp, 2, 23, 1),
928*4882a593Smuzhiyun MUX_PG(uart2_ctsb_mfp, 2, 22, 1),
929*4882a593Smuzhiyun MUX_PG(uart3_rtsb_mfp, 2, 21, 1),
930*4882a593Smuzhiyun MUX_PG(uart3_ctsb_mfp, 2, 20, 1),
931*4882a593Smuzhiyun MUX_PG(sd0_d0_mfp, 2, 17, 3),
932*4882a593Smuzhiyun MUX_PG(sd0_d1_mfp, 2, 14, 3),
933*4882a593Smuzhiyun MUX_PG(sd0_d2_d3_mfp, 2, 11, 3),
934*4882a593Smuzhiyun MUX_PG(sd1_d0_d3_mfp, 2, 9, 2),
935*4882a593Smuzhiyun MUX_PG(sd0_cmd_mfp, 2, 7, 2),
936*4882a593Smuzhiyun MUX_PG(sd0_clk_mfp, 2, 5, 2),
937*4882a593Smuzhiyun MUX_PG(sd1_cmd_clk_mfp, 2, 3, 2),
938*4882a593Smuzhiyun MUX_PG(uart0_rx_mfp, 2, 0, 3),
939*4882a593Smuzhiyun MUX_PG(nand0_d0_ceb3_mfp, 3, 27, 1),
940*4882a593Smuzhiyun MUX_PG(uart0_tx_mfp, 3, 19, 3),
941*4882a593Smuzhiyun MUX_PG(i2c0_mfp, 3, 16, 3),
942*4882a593Smuzhiyun MUX_PG(csi0_cn_cp_mfp, 3, 15, 1),
943*4882a593Smuzhiyun MUX_PG(csi0_dn0_dp3_mfp, 3, 14, 1),
944*4882a593Smuzhiyun MUX_PG(csi1_dn0_cp_mfp, 3, 13, 1),
945*4882a593Smuzhiyun MUX_PG(dsi_dp3_dn1_mfp, 3, 12, 1),
946*4882a593Smuzhiyun MUX_PG(dsi_cp_dn0_mfp, 3, 12, 1),
947*4882a593Smuzhiyun MUX_PG(dsi_dp2_dn2_mfp, 3, 12, 1),
948*4882a593Smuzhiyun MUX_PG(nand1_d0_ceb1_mfp, 3, 11, 1),
949*4882a593Smuzhiyun MUX_PG(nand1_ceb3_mfp, 3, 10, 1),
950*4882a593Smuzhiyun MUX_PG(nand1_ceb0_mfp, 3, 10, 1),
951*4882a593Smuzhiyun MUX_PG(csi1_dn0_dp0_mfp, 3, 9, 1),
952*4882a593Smuzhiyun MUX_PG(uart4_rx_tx_mfp, 3, 8, 1),
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun DRV_PG(sgpio3_drv, 0, 30, 2),
955*4882a593Smuzhiyun DRV_PG(sgpio2_drv, 0, 28, 2),
956*4882a593Smuzhiyun DRV_PG(sgpio1_drv, 0, 26, 2),
957*4882a593Smuzhiyun DRV_PG(sgpio0_drv, 0, 24, 2),
958*4882a593Smuzhiyun DRV_PG(rmii_tx_d0_d1_drv, 0, 22, 2),
959*4882a593Smuzhiyun DRV_PG(rmii_txen_rxer_drv, 0, 20, 2),
960*4882a593Smuzhiyun DRV_PG(rmii_crs_dv_drv, 0, 18, 2),
961*4882a593Smuzhiyun DRV_PG(rmii_rx_d1_d0_drv, 0, 16, 2),
962*4882a593Smuzhiyun DRV_PG(rmii_ref_clk_drv, 0, 14, 2),
963*4882a593Smuzhiyun DRV_PG(rmii_mdc_mdio_drv, 0, 12, 2),
964*4882a593Smuzhiyun DRV_PG(sirq_0_1_drv, 0, 10, 2),
965*4882a593Smuzhiyun DRV_PG(sirq2_drv, 0, 8, 2),
966*4882a593Smuzhiyun DRV_PG(i2s_d0_d1_drv, 0, 6, 2),
967*4882a593Smuzhiyun DRV_PG(i2s_lr_m_clk0_drv, 0, 4, 2),
968*4882a593Smuzhiyun DRV_PG(i2s_blk1_mclk1_drv, 0, 2, 2),
969*4882a593Smuzhiyun DRV_PG(pcm1_in_out_drv, 0, 0, 2),
970*4882a593Smuzhiyun DRV_PG(lvds_oap_oan_drv, 1, 28, 2),
971*4882a593Smuzhiyun DRV_PG(lvds_oep_odn_drv, 1, 26, 2),
972*4882a593Smuzhiyun DRV_PG(lvds_ocp_obn_drv, 1, 24, 2),
973*4882a593Smuzhiyun DRV_PG(lvds_e_drv, 1, 22, 2),
974*4882a593Smuzhiyun DRV_PG(sd0_d3_d0_drv, 1, 20, 2),
975*4882a593Smuzhiyun DRV_PG(sd1_d3_d0_drv, 1, 18, 2),
976*4882a593Smuzhiyun DRV_PG(sd0_sd1_cmd_clk_drv, 1, 16, 2),
977*4882a593Smuzhiyun DRV_PG(spi0_sclk_mosi_drv, 1, 14, 2),
978*4882a593Smuzhiyun DRV_PG(spi0_ss_miso_drv, 1, 12, 2),
979*4882a593Smuzhiyun DRV_PG(uart0_rx_tx_drv, 1, 10, 2),
980*4882a593Smuzhiyun DRV_PG(uart4_rx_tx_drv, 1, 8, 2),
981*4882a593Smuzhiyun DRV_PG(uart2_drv, 1, 6, 2),
982*4882a593Smuzhiyun DRV_PG(uart3_drv, 1, 4, 2),
983*4882a593Smuzhiyun DRV_PG(i2c0_drv, 2, 30, 2),
984*4882a593Smuzhiyun DRV_PG(i2c1_drv, 2, 28, 2),
985*4882a593Smuzhiyun DRV_PG(i2c2_drv, 2, 26, 2),
986*4882a593Smuzhiyun DRV_PG(sensor0_drv, 2, 20, 2),
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun SR_PG(sgpio3_sr, 0, 15, 1),
989*4882a593Smuzhiyun SR_PG(sgpio2_sr, 0, 14, 1),
990*4882a593Smuzhiyun SR_PG(sgpio1_sr, 0, 13, 1),
991*4882a593Smuzhiyun SR_PG(sgpio0_sr, 0, 12, 1),
992*4882a593Smuzhiyun SR_PG(rmii_tx_d0_d1_sr, 0, 11, 1),
993*4882a593Smuzhiyun SR_PG(rmii_txen_rxer_sr, 0, 10, 1),
994*4882a593Smuzhiyun SR_PG(rmii_crs_dv_sr, 0, 9, 1),
995*4882a593Smuzhiyun SR_PG(rmii_rx_d1_d0_sr, 0, 8, 1),
996*4882a593Smuzhiyun SR_PG(rmii_ref_clk_sr, 0, 7, 1),
997*4882a593Smuzhiyun SR_PG(rmii_mdc_mdio_sr, 0, 6, 1),
998*4882a593Smuzhiyun SR_PG(sirq_0_1_sr, 0, 5, 1),
999*4882a593Smuzhiyun SR_PG(sirq2_sr, 0, 4, 1),
1000*4882a593Smuzhiyun SR_PG(i2s_do_d1_sr, 0, 3, 1),
1001*4882a593Smuzhiyun SR_PG(i2s_lr_m_clk0_sr, 0, 2, 1),
1002*4882a593Smuzhiyun SR_PG(i2s_bclk0_mclk1_sr, 0, 1, 1),
1003*4882a593Smuzhiyun SR_PG(pcm1_in_out_sr, 0, 0, 1),
1004*4882a593Smuzhiyun SR_PG(sd1_d3_d0_sr, 1, 25, 1),
1005*4882a593Smuzhiyun SR_PG(sd0_sd1_clk_cmd_sr, 1, 24, 1),
1006*4882a593Smuzhiyun SR_PG(spi0_sclk_mosi_sr, 1, 23, 1),
1007*4882a593Smuzhiyun SR_PG(spi0_ss_miso_sr, 1, 22, 1),
1008*4882a593Smuzhiyun SR_PG(uart0_rx_tx_sr, 1, 21, 1),
1009*4882a593Smuzhiyun SR_PG(uart4_rx_tx_sr, 1, 20, 1),
1010*4882a593Smuzhiyun SR_PG(uart2_sr, 1, 19, 1),
1011*4882a593Smuzhiyun SR_PG(uart3_sr, 1, 18, 1),
1012*4882a593Smuzhiyun SR_PG(i2c0_sr, 2, 31, 1),
1013*4882a593Smuzhiyun SR_PG(i2c1_sr, 2, 30, 1),
1014*4882a593Smuzhiyun SR_PG(i2c2_sr, 2, 29, 1),
1015*4882a593Smuzhiyun SR_PG(sensor0_sr, 2, 25, 1)
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun static const char * const eram_groups[] = {
1019*4882a593Smuzhiyun "lvds_oxx_uart4_mfp",
1020*4882a593Smuzhiyun "eram_a5_mfp",
1021*4882a593Smuzhiyun "eram_a6_mfp",
1022*4882a593Smuzhiyun "eram_a7_mfp",
1023*4882a593Smuzhiyun "eram_a8_mfp",
1024*4882a593Smuzhiyun "eram_a9_mfp",
1025*4882a593Smuzhiyun "eram_a10_mfp",
1026*4882a593Smuzhiyun "eram_a11_mfp",
1027*4882a593Smuzhiyun "lvds_oap_oan_mfp",
1028*4882a593Smuzhiyun "lvds_e_mfp",
1029*4882a593Smuzhiyun "spi0_sclk_mosi_mfp",
1030*4882a593Smuzhiyun "spi0_ss_mfp",
1031*4882a593Smuzhiyun "spi0_miso_mfp",
1032*4882a593Smuzhiyun "sd0_d0_mfp",
1033*4882a593Smuzhiyun "sd0_d1_mfp",
1034*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1035*4882a593Smuzhiyun "sd1_d0_d3_mfp",
1036*4882a593Smuzhiyun "sd0_cmd_mfp",
1037*4882a593Smuzhiyun "sd0_clk_mfp",
1038*4882a593Smuzhiyun "sd1_cmd_clk_mfp",
1039*4882a593Smuzhiyun };
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun static const char * const eth_rmii_groups[] = {
1042*4882a593Smuzhiyun "rmii_mdc_mfp",
1043*4882a593Smuzhiyun "rmii_mdio_mfp",
1044*4882a593Smuzhiyun "rmii_txd0_mfp",
1045*4882a593Smuzhiyun "rmii_txd1_mfp",
1046*4882a593Smuzhiyun "rmii_txen_mfp",
1047*4882a593Smuzhiyun "rmii_rxer_mfp",
1048*4882a593Smuzhiyun "rmii_crs_dv_mfp",
1049*4882a593Smuzhiyun "rmii_rxd1_mfp",
1050*4882a593Smuzhiyun "rmii_rxd0_mfp",
1051*4882a593Smuzhiyun "rmii_ref_clk_mfp",
1052*4882a593Smuzhiyun "eth_smi_dummy",
1053*4882a593Smuzhiyun };
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun static const char * const eth_smii_groups[] = {
1056*4882a593Smuzhiyun "rmii_txd0_mfp",
1057*4882a593Smuzhiyun "rmii_txd1_mfp",
1058*4882a593Smuzhiyun "rmii_crs_dv_mfp",
1059*4882a593Smuzhiyun "eth_smi_dummy",
1060*4882a593Smuzhiyun };
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun static const char * const spi0_groups[] = {
1063*4882a593Smuzhiyun "spi0_sclk_mosi_mfp",
1064*4882a593Smuzhiyun "spi0_ss_mfp",
1065*4882a593Smuzhiyun "spi0_miso_mfp",
1066*4882a593Smuzhiyun "spi0_sclk_mosi_mfp",
1067*4882a593Smuzhiyun "spi0_ss_mfp",
1068*4882a593Smuzhiyun "spi0_miso_mfp",
1069*4882a593Smuzhiyun };
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun static const char * const spi1_groups[] = {
1072*4882a593Smuzhiyun "pcm1_in_out_mfp",
1073*4882a593Smuzhiyun "pcm1_clk_mfp",
1074*4882a593Smuzhiyun "pcm1_sync_mfp",
1075*4882a593Smuzhiyun "uart0_rx_mfp",
1076*4882a593Smuzhiyun "uart0_tx_mfp",
1077*4882a593Smuzhiyun "i2c0_mfp",
1078*4882a593Smuzhiyun };
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun static const char * const spi2_groups[] = {
1081*4882a593Smuzhiyun "rmii_txd0_mfp",
1082*4882a593Smuzhiyun "rmii_txd1_mfp",
1083*4882a593Smuzhiyun "rmii_crs_dv_mfp",
1084*4882a593Smuzhiyun "rmii_ref_clk_mfp",
1085*4882a593Smuzhiyun };
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun static const char * const spi3_groups[] = {
1088*4882a593Smuzhiyun "rmii_txen_mfp",
1089*4882a593Smuzhiyun "rmii_rxer_mfp",
1090*4882a593Smuzhiyun };
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun static const char * const sens0_groups[] = {
1093*4882a593Smuzhiyun "rmii_txd0_mfp",
1094*4882a593Smuzhiyun "rmii_txd1_mfp",
1095*4882a593Smuzhiyun "rmii_txen_mfp",
1096*4882a593Smuzhiyun "rmii_rxer_mfp",
1097*4882a593Smuzhiyun "rmii_rxd1_mfp",
1098*4882a593Smuzhiyun "rmii_rxd0_mfp",
1099*4882a593Smuzhiyun "eram_a5_mfp",
1100*4882a593Smuzhiyun "eram_a6_mfp",
1101*4882a593Smuzhiyun "eram_a7_mfp",
1102*4882a593Smuzhiyun "eram_a8_mfp",
1103*4882a593Smuzhiyun "eram_a9_mfp",
1104*4882a593Smuzhiyun "csi0_cn_cp_mfp",
1105*4882a593Smuzhiyun "csi0_dn0_dp3_mfp",
1106*4882a593Smuzhiyun "csi1_dn0_cp_mfp",
1107*4882a593Smuzhiyun "csi1_dn0_dp0_mfp",
1108*4882a593Smuzhiyun };
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun static const char * const uart0_groups[] = {
1111*4882a593Smuzhiyun "uart2_rtsb_mfp",
1112*4882a593Smuzhiyun "uart2_ctsb_mfp",
1113*4882a593Smuzhiyun "uart0_rx_mfp",
1114*4882a593Smuzhiyun "uart0_tx_mfp",
1115*4882a593Smuzhiyun };
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun static const char * const uart1_groups[] = {
1118*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1119*4882a593Smuzhiyun "i2c0_mfp",
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun static const char * const uart2_groups[] = {
1123*4882a593Smuzhiyun "rmii_mdc_mfp",
1124*4882a593Smuzhiyun "rmii_mdio_mfp",
1125*4882a593Smuzhiyun "rmii_txen_mfp",
1126*4882a593Smuzhiyun "rmii_rxer_mfp",
1127*4882a593Smuzhiyun "rmii_rxd1_mfp",
1128*4882a593Smuzhiyun "rmii_rxd0_mfp",
1129*4882a593Smuzhiyun "lvds_oep_odn_mfp",
1130*4882a593Smuzhiyun "uart2_rtsb_mfp",
1131*4882a593Smuzhiyun "uart2_ctsb_mfp",
1132*4882a593Smuzhiyun "sd0_d0_mfp",
1133*4882a593Smuzhiyun "sd0_d1_mfp",
1134*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1135*4882a593Smuzhiyun "uart0_rx_mfp",
1136*4882a593Smuzhiyun "uart0_tx_mfp_pads",
1137*4882a593Smuzhiyun "i2c0_mfp_pads",
1138*4882a593Smuzhiyun "dsi_dp3_dn1_mfp",
1139*4882a593Smuzhiyun "uart2_dummy"
1140*4882a593Smuzhiyun };
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun static const char * const uart3_groups[] = {
1143*4882a593Smuzhiyun "uart3_rtsb_mfp",
1144*4882a593Smuzhiyun "uart3_ctsb_mfp",
1145*4882a593Smuzhiyun "uart3_dummy"
1146*4882a593Smuzhiyun };
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun static const char * const uart4_groups[] = {
1149*4882a593Smuzhiyun "lvds_oxx_uart4_mfp",
1150*4882a593Smuzhiyun "rmii_crs_dv_mfp",
1151*4882a593Smuzhiyun "rmii_ref_clk_mfp",
1152*4882a593Smuzhiyun "pcm1_in_out_mfp",
1153*4882a593Smuzhiyun "pcm1_clk_mfp",
1154*4882a593Smuzhiyun "pcm1_sync_mfp",
1155*4882a593Smuzhiyun "eram_a5_mfp",
1156*4882a593Smuzhiyun "eram_a6_mfp",
1157*4882a593Smuzhiyun "dsi_dp2_dn2_mfp",
1158*4882a593Smuzhiyun "uart4_rx_tx_mfp_pads",
1159*4882a593Smuzhiyun "uart4_dummy"
1160*4882a593Smuzhiyun };
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun static const char * const uart5_groups[] = {
1163*4882a593Smuzhiyun "rmii_rxd1_mfp",
1164*4882a593Smuzhiyun "rmii_rxd0_mfp",
1165*4882a593Smuzhiyun "eram_a9_mfp",
1166*4882a593Smuzhiyun "eram_a11_mfp",
1167*4882a593Smuzhiyun "uart3_rtsb_mfp",
1168*4882a593Smuzhiyun "uart3_ctsb_mfp",
1169*4882a593Smuzhiyun "sd0_d0_mfp",
1170*4882a593Smuzhiyun "sd0_d1_mfp",
1171*4882a593Smuzhiyun };
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun static const char * const uart6_groups[] = {
1174*4882a593Smuzhiyun "rmii_txd0_mfp",
1175*4882a593Smuzhiyun "rmii_txd1_mfp",
1176*4882a593Smuzhiyun };
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun static const char * const i2s0_groups[] = {
1179*4882a593Smuzhiyun "i2s_d0_mfp",
1180*4882a593Smuzhiyun "i2s_lr_m_clk0_mfp",
1181*4882a593Smuzhiyun "i2s_bclk0_mfp",
1182*4882a593Smuzhiyun "i2s0_dummy",
1183*4882a593Smuzhiyun };
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun static const char * const i2s1_groups[] = {
1186*4882a593Smuzhiyun "i2s_d1_mfp",
1187*4882a593Smuzhiyun "i2s_bclk1_mclk1_mfp",
1188*4882a593Smuzhiyun "spi0_ss_mfp",
1189*4882a593Smuzhiyun "spi0_miso_mfp",
1190*4882a593Smuzhiyun "uart0_rx_mfp",
1191*4882a593Smuzhiyun "uart0_tx_mfp",
1192*4882a593Smuzhiyun "i2s1_dummy",
1193*4882a593Smuzhiyun };
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun static const char * const pcm0_groups[] = {
1196*4882a593Smuzhiyun "i2s_d0_mfp",
1197*4882a593Smuzhiyun "i2s_d1_mfp",
1198*4882a593Smuzhiyun "i2s_lr_m_clk0_mfp",
1199*4882a593Smuzhiyun "i2s_bclk0_mfp",
1200*4882a593Smuzhiyun "i2s_bclk1_mclk1_mfp",
1201*4882a593Smuzhiyun "spi0_sclk_mosi_mfp",
1202*4882a593Smuzhiyun "spi0_ss_mfp",
1203*4882a593Smuzhiyun "spi0_miso_mfp",
1204*4882a593Smuzhiyun };
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun static const char * const pcm1_groups[] = {
1207*4882a593Smuzhiyun "i2s_lr_m_clk0_mfp",
1208*4882a593Smuzhiyun "pcm1_in_out_mfp",
1209*4882a593Smuzhiyun "pcm1_clk_mfp",
1210*4882a593Smuzhiyun "pcm1_sync_mfp",
1211*4882a593Smuzhiyun "lvds_oep_odn_mfp",
1212*4882a593Smuzhiyun "spi0_ss_mfp",
1213*4882a593Smuzhiyun "spi0_miso_mfp",
1214*4882a593Smuzhiyun "uart0_rx_mfp",
1215*4882a593Smuzhiyun "uart0_tx_mfp",
1216*4882a593Smuzhiyun "dsi_cp_dn0_mfp",
1217*4882a593Smuzhiyun "pcm1_dummy",
1218*4882a593Smuzhiyun };
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun static const char * const jtag_groups[] = {
1221*4882a593Smuzhiyun "eram_a5_mfp",
1222*4882a593Smuzhiyun "eram_a6_mfp",
1223*4882a593Smuzhiyun "eram_a7_mfp",
1224*4882a593Smuzhiyun "eram_a8_mfp",
1225*4882a593Smuzhiyun "eram_a10_mfp",
1226*4882a593Smuzhiyun "eram_a10_mfp",
1227*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1228*4882a593Smuzhiyun "sd0_cmd_mfp",
1229*4882a593Smuzhiyun "sd0_clk_mfp",
1230*4882a593Smuzhiyun };
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun static const char * const pwm0_groups[] = {
1233*4882a593Smuzhiyun "sirq0_mfp",
1234*4882a593Smuzhiyun "rmii_txd0_mfp",
1235*4882a593Smuzhiyun "rmii_rxd1_mfp",
1236*4882a593Smuzhiyun "eram_a5_mfp",
1237*4882a593Smuzhiyun "nand1_ceb3_mfp",
1238*4882a593Smuzhiyun };
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun static const char * const pwm1_groups[] = {
1241*4882a593Smuzhiyun "sirq1_mfp",
1242*4882a593Smuzhiyun "rmii_txd1_mfp",
1243*4882a593Smuzhiyun "rmii_rxd0_mfp",
1244*4882a593Smuzhiyun "eram_a6_mfp",
1245*4882a593Smuzhiyun "eram_a8_mfp",
1246*4882a593Smuzhiyun "nand1_ceb0_mfp",
1247*4882a593Smuzhiyun };
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun static const char * const pwm2_groups[] = {
1250*4882a593Smuzhiyun "rmii_mdc_mfp",
1251*4882a593Smuzhiyun "rmii_txen_mfp",
1252*4882a593Smuzhiyun "eram_a9_mfp",
1253*4882a593Smuzhiyun "eram_a11_mfp",
1254*4882a593Smuzhiyun };
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun static const char * const pwm3_groups[] = {
1257*4882a593Smuzhiyun "rmii_mdio_mfp",
1258*4882a593Smuzhiyun "rmii_rxer_mfp",
1259*4882a593Smuzhiyun "eram_a10_mfp",
1260*4882a593Smuzhiyun };
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun static const char * const pwm4_groups[] = {
1263*4882a593Smuzhiyun "pcm1_clk_mfp",
1264*4882a593Smuzhiyun "spi0_ss_mfp",
1265*4882a593Smuzhiyun };
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun static const char * const pwm5_groups[] = {
1268*4882a593Smuzhiyun "pcm1_sync_mfp",
1269*4882a593Smuzhiyun "spi0_miso_mfp",
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun static const char * const sd0_groups[] = {
1273*4882a593Smuzhiyun "sd0_d0_mfp",
1274*4882a593Smuzhiyun "sd0_d1_mfp",
1275*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1276*4882a593Smuzhiyun "sd0_cmd_mfp",
1277*4882a593Smuzhiyun "sd0_clk_mfp",
1278*4882a593Smuzhiyun };
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun static const char * const sd1_groups[] = {
1281*4882a593Smuzhiyun "sd1_d0_d3_mfp",
1282*4882a593Smuzhiyun "sd1_cmd_clk_mfp",
1283*4882a593Smuzhiyun "sd1_dummy",
1284*4882a593Smuzhiyun };
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun static const char * const sd2_groups[] = {
1287*4882a593Smuzhiyun "nand0_d0_ceb3_mfp",
1288*4882a593Smuzhiyun };
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun static const char * const sd3_groups[] = {
1291*4882a593Smuzhiyun "nand1_d0_ceb1_mfp",
1292*4882a593Smuzhiyun };
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun static const char * const i2c0_groups[] = {
1295*4882a593Smuzhiyun "i2c0_mfp",
1296*4882a593Smuzhiyun };
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun static const char * const i2c1_groups[] = {
1299*4882a593Smuzhiyun "i2c0_mfp",
1300*4882a593Smuzhiyun "i2c1_dummy"
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun static const char * const i2c2_groups[] = {
1304*4882a593Smuzhiyun "i2c2_dummy"
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun static const char * const i2c3_groups[] = {
1308*4882a593Smuzhiyun "pcm1_in_out_mfp",
1309*4882a593Smuzhiyun "spi0_sclk_mosi_mfp",
1310*4882a593Smuzhiyun };
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun static const char * const i2c4_groups[] = {
1313*4882a593Smuzhiyun "uart4_rx_tx_mfp",
1314*4882a593Smuzhiyun };
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun static const char * const i2c5_groups[] = {
1317*4882a593Smuzhiyun "uart0_rx_mfp",
1318*4882a593Smuzhiyun "uart0_tx_mfp",
1319*4882a593Smuzhiyun };
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun static const char * const lvds_groups[] = {
1323*4882a593Smuzhiyun "lvds_oep_odn_mfp",
1324*4882a593Smuzhiyun "lvds_ocp_obn_mfp",
1325*4882a593Smuzhiyun "lvds_oap_oan_mfp",
1326*4882a593Smuzhiyun "lvds_e_mfp",
1327*4882a593Smuzhiyun };
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun static const char * const usb20_groups[] = {
1330*4882a593Smuzhiyun "eram_a9_mfp",
1331*4882a593Smuzhiyun };
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun static const char * const usb30_groups[] = {
1334*4882a593Smuzhiyun "eram_a10_mfp",
1335*4882a593Smuzhiyun };
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun static const char * const gpu_groups[] = {
1338*4882a593Smuzhiyun "sd0_d0_mfp",
1339*4882a593Smuzhiyun "sd0_d1_mfp",
1340*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1341*4882a593Smuzhiyun "sd0_cmd_mfp",
1342*4882a593Smuzhiyun "sd0_clk_mfp",
1343*4882a593Smuzhiyun };
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun static const char * const mipi_csi0_groups[] = {
1346*4882a593Smuzhiyun "csi0_dn0_dp3_mfp",
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun static const char * const mipi_csi1_groups[] = {
1350*4882a593Smuzhiyun "csi1_dn0_cp_mfp",
1351*4882a593Smuzhiyun };
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun static const char * const mipi_dsi_groups[] = {
1354*4882a593Smuzhiyun "dsi_dp3_dn1_mfp",
1355*4882a593Smuzhiyun "dsi_cp_dn0_mfp",
1356*4882a593Smuzhiyun "dsi_dp2_dn2_mfp",
1357*4882a593Smuzhiyun "mipi_dsi_dummy",
1358*4882a593Smuzhiyun };
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun static const char * const nand0_groups[] = {
1361*4882a593Smuzhiyun "nand0_d0_ceb3_mfp",
1362*4882a593Smuzhiyun "nand0_dummy",
1363*4882a593Smuzhiyun };
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun static const char * const nand1_groups[] = {
1366*4882a593Smuzhiyun "nand1_d0_ceb1_mfp",
1367*4882a593Smuzhiyun "nand1_ceb3_mfp",
1368*4882a593Smuzhiyun "nand1_ceb0_mfp",
1369*4882a593Smuzhiyun "nand1_dummy",
1370*4882a593Smuzhiyun };
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun static const char * const spdif_groups[] = {
1373*4882a593Smuzhiyun "uart0_tx_mfp",
1374*4882a593Smuzhiyun };
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun static const char * const sirq0_groups[] = {
1377*4882a593Smuzhiyun "sirq0_mfp",
1378*4882a593Smuzhiyun "sirq0_dummy",
1379*4882a593Smuzhiyun };
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun static const char * const sirq1_groups[] = {
1382*4882a593Smuzhiyun "sirq1_mfp",
1383*4882a593Smuzhiyun "sirq1_dummy",
1384*4882a593Smuzhiyun };
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun static const char * const sirq2_groups[] = {
1387*4882a593Smuzhiyun "sirq2_dummy",
1388*4882a593Smuzhiyun };
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun static const struct owl_pinmux_func s900_functions[] = {
1391*4882a593Smuzhiyun [S900_MUX_ERAM] = FUNCTION(eram),
1392*4882a593Smuzhiyun [S900_MUX_ETH_RMII] = FUNCTION(eth_rmii),
1393*4882a593Smuzhiyun [S900_MUX_ETH_SMII] = FUNCTION(eth_smii),
1394*4882a593Smuzhiyun [S900_MUX_SPI0] = FUNCTION(spi0),
1395*4882a593Smuzhiyun [S900_MUX_SPI1] = FUNCTION(spi1),
1396*4882a593Smuzhiyun [S900_MUX_SPI2] = FUNCTION(spi2),
1397*4882a593Smuzhiyun [S900_MUX_SPI3] = FUNCTION(spi3),
1398*4882a593Smuzhiyun [S900_MUX_SENS0] = FUNCTION(sens0),
1399*4882a593Smuzhiyun [S900_MUX_UART0] = FUNCTION(uart0),
1400*4882a593Smuzhiyun [S900_MUX_UART1] = FUNCTION(uart1),
1401*4882a593Smuzhiyun [S900_MUX_UART2] = FUNCTION(uart2),
1402*4882a593Smuzhiyun [S900_MUX_UART3] = FUNCTION(uart3),
1403*4882a593Smuzhiyun [S900_MUX_UART4] = FUNCTION(uart4),
1404*4882a593Smuzhiyun [S900_MUX_UART5] = FUNCTION(uart5),
1405*4882a593Smuzhiyun [S900_MUX_UART6] = FUNCTION(uart6),
1406*4882a593Smuzhiyun [S900_MUX_I2S0] = FUNCTION(i2s0),
1407*4882a593Smuzhiyun [S900_MUX_I2S1] = FUNCTION(i2s1),
1408*4882a593Smuzhiyun [S900_MUX_PCM0] = FUNCTION(pcm0),
1409*4882a593Smuzhiyun [S900_MUX_PCM1] = FUNCTION(pcm1),
1410*4882a593Smuzhiyun [S900_MUX_JTAG] = FUNCTION(jtag),
1411*4882a593Smuzhiyun [S900_MUX_PWM0] = FUNCTION(pwm0),
1412*4882a593Smuzhiyun [S900_MUX_PWM1] = FUNCTION(pwm1),
1413*4882a593Smuzhiyun [S900_MUX_PWM2] = FUNCTION(pwm2),
1414*4882a593Smuzhiyun [S900_MUX_PWM3] = FUNCTION(pwm3),
1415*4882a593Smuzhiyun [S900_MUX_PWM4] = FUNCTION(pwm4),
1416*4882a593Smuzhiyun [S900_MUX_PWM5] = FUNCTION(pwm5),
1417*4882a593Smuzhiyun [S900_MUX_SD0] = FUNCTION(sd0),
1418*4882a593Smuzhiyun [S900_MUX_SD1] = FUNCTION(sd1),
1419*4882a593Smuzhiyun [S900_MUX_SD2] = FUNCTION(sd2),
1420*4882a593Smuzhiyun [S900_MUX_SD3] = FUNCTION(sd3),
1421*4882a593Smuzhiyun [S900_MUX_I2C0] = FUNCTION(i2c0),
1422*4882a593Smuzhiyun [S900_MUX_I2C1] = FUNCTION(i2c1),
1423*4882a593Smuzhiyun [S900_MUX_I2C2] = FUNCTION(i2c2),
1424*4882a593Smuzhiyun [S900_MUX_I2C3] = FUNCTION(i2c3),
1425*4882a593Smuzhiyun [S900_MUX_I2C4] = FUNCTION(i2c4),
1426*4882a593Smuzhiyun [S900_MUX_I2C5] = FUNCTION(i2c5),
1427*4882a593Smuzhiyun [S900_MUX_LVDS] = FUNCTION(lvds),
1428*4882a593Smuzhiyun [S900_MUX_USB30] = FUNCTION(usb30),
1429*4882a593Smuzhiyun [S900_MUX_USB20] = FUNCTION(usb20),
1430*4882a593Smuzhiyun [S900_MUX_GPU] = FUNCTION(gpu),
1431*4882a593Smuzhiyun [S900_MUX_MIPI_CSI0] = FUNCTION(mipi_csi0),
1432*4882a593Smuzhiyun [S900_MUX_MIPI_CSI1] = FUNCTION(mipi_csi1),
1433*4882a593Smuzhiyun [S900_MUX_MIPI_DSI] = FUNCTION(mipi_dsi),
1434*4882a593Smuzhiyun [S900_MUX_NAND0] = FUNCTION(nand0),
1435*4882a593Smuzhiyun [S900_MUX_NAND1] = FUNCTION(nand1),
1436*4882a593Smuzhiyun [S900_MUX_SPDIF] = FUNCTION(spdif),
1437*4882a593Smuzhiyun [S900_MUX_SIRQ0] = FUNCTION(sirq0),
1438*4882a593Smuzhiyun [S900_MUX_SIRQ1] = FUNCTION(sirq1),
1439*4882a593Smuzhiyun [S900_MUX_SIRQ2] = FUNCTION(sirq2)
1440*4882a593Smuzhiyun };
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun /* PAD_PULLCTL0 */
1443*4882a593Smuzhiyun static PAD_PULLCTL_CONF(ETH_RXER, 0, 18, 2);
1444*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SIRQ0, 0, 16, 2);
1445*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SIRQ1, 0, 14, 2);
1446*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SIRQ2, 0, 12, 2);
1447*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C0_SDATA, 0, 10, 2);
1448*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C0_SCLK, 0, 8, 2);
1449*4882a593Smuzhiyun static PAD_PULLCTL_CONF(ERAM_A5, 0, 6, 2);
1450*4882a593Smuzhiyun static PAD_PULLCTL_CONF(ERAM_A6, 0, 4, 2);
1451*4882a593Smuzhiyun static PAD_PULLCTL_CONF(ERAM_A7, 0, 2, 2);
1452*4882a593Smuzhiyun static PAD_PULLCTL_CONF(ERAM_A10, 0, 0, 2);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun /* PAD_PULLCTL1 */
1455*4882a593Smuzhiyun static PAD_PULLCTL_CONF(PCM1_IN, 1, 30, 2);
1456*4882a593Smuzhiyun static PAD_PULLCTL_CONF(PCM1_OUT, 1, 28, 2);
1457*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_D0, 1, 26, 2);
1458*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_D1, 1, 24, 2);
1459*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_D2, 1, 22, 2);
1460*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_D3, 1, 20, 2);
1461*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_CMD, 1, 18, 2);
1462*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_CLK, 1, 16, 2);
1463*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD1_CMD, 1, 14, 2);
1464*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD1_D0, 1, 12, 2);
1465*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD1_D1, 1, 10, 2);
1466*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD1_D2, 1, 8, 2);
1467*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD1_D3, 1, 6, 2);
1468*4882a593Smuzhiyun static PAD_PULLCTL_CONF(UART0_RX, 1, 4, 2);
1469*4882a593Smuzhiyun static PAD_PULLCTL_CONF(UART0_TX, 1, 2, 2);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun /* PAD_PULLCTL2 */
1472*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C2_SDATA, 2, 26, 2);
1473*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C2_SCLK, 2, 24, 2);
1474*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SPI0_SCLK, 2, 22, 2);
1475*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SPI0_MOSI, 2, 20, 2);
1476*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C1_SDATA, 2, 18, 2);
1477*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C1_SCLK, 2, 16, 2);
1478*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND0_D0, 2, 15, 1);
1479*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND0_D1, 2, 15, 1);
1480*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND0_D2, 2, 15, 1);
1481*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND0_D3, 2, 15, 1);
1482*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND0_D4, 2, 15, 1);
1483*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND0_D5, 2, 15, 1);
1484*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND0_D6, 2, 15, 1);
1485*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND0_D7, 2, 15, 1);
1486*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND0_DQSN, 2, 14, 1);
1487*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND0_DQS, 2, 13, 1);
1488*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND1_D0, 2, 12, 1);
1489*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND1_D1, 2, 12, 1);
1490*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND1_D2, 2, 12, 1);
1491*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND1_D3, 2, 12, 1);
1492*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND1_D4, 2, 12, 1);
1493*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND1_D5, 2, 12, 1);
1494*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND1_D6, 2, 12, 1);
1495*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND1_D7, 2, 12, 1);
1496*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND1_DQSN, 2, 11, 1);
1497*4882a593Smuzhiyun static PAD_PULLCTL_CONF(NAND1_DQS, 2, 10, 1);
1498*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SGPIO2, 2, 8, 2);
1499*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SGPIO3, 2, 6, 2);
1500*4882a593Smuzhiyun static PAD_PULLCTL_CONF(UART4_RX, 2, 4, 2);
1501*4882a593Smuzhiyun static PAD_PULLCTL_CONF(UART4_TX, 2, 2, 2);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun /* PAD_ST0 */
1504*4882a593Smuzhiyun static PAD_ST_CONF(I2C0_SDATA, 0, 30, 1);
1505*4882a593Smuzhiyun static PAD_ST_CONF(UART0_RX, 0, 29, 1);
1506*4882a593Smuzhiyun static PAD_ST_CONF(ETH_MDC, 0, 28, 1);
1507*4882a593Smuzhiyun static PAD_ST_CONF(I2S_MCLK1, 0, 23, 1);
1508*4882a593Smuzhiyun static PAD_ST_CONF(ETH_REF_CLK, 0, 22, 1);
1509*4882a593Smuzhiyun static PAD_ST_CONF(ETH_TXEN, 0, 21, 1);
1510*4882a593Smuzhiyun static PAD_ST_CONF(ETH_TXD0, 0, 20, 1);
1511*4882a593Smuzhiyun static PAD_ST_CONF(I2S_LRCLK1, 0, 19, 1);
1512*4882a593Smuzhiyun static PAD_ST_CONF(SGPIO2, 0, 18, 1);
1513*4882a593Smuzhiyun static PAD_ST_CONF(SGPIO3, 0, 17, 1);
1514*4882a593Smuzhiyun static PAD_ST_CONF(UART4_TX, 0, 16, 1);
1515*4882a593Smuzhiyun static PAD_ST_CONF(I2S_D1, 0, 15, 1);
1516*4882a593Smuzhiyun static PAD_ST_CONF(UART0_TX, 0, 14, 1);
1517*4882a593Smuzhiyun static PAD_ST_CONF(SPI0_SCLK, 0, 13, 1);
1518*4882a593Smuzhiyun static PAD_ST_CONF(SD0_CLK, 0, 12, 1);
1519*4882a593Smuzhiyun static PAD_ST_CONF(ERAM_A5, 0, 11, 1);
1520*4882a593Smuzhiyun static PAD_ST_CONF(I2C0_SCLK, 0, 7, 1);
1521*4882a593Smuzhiyun static PAD_ST_CONF(ERAM_A9, 0, 6, 1);
1522*4882a593Smuzhiyun static PAD_ST_CONF(LVDS_OEP, 0, 5, 1);
1523*4882a593Smuzhiyun static PAD_ST_CONF(LVDS_ODN, 0, 4, 1);
1524*4882a593Smuzhiyun static PAD_ST_CONF(LVDS_OAP, 0, 3, 1);
1525*4882a593Smuzhiyun static PAD_ST_CONF(I2S_BCLK1, 0, 2, 1);
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun /* PAD_ST1 */
1528*4882a593Smuzhiyun static PAD_ST_CONF(I2S_LRCLK0, 1, 29, 1);
1529*4882a593Smuzhiyun static PAD_ST_CONF(UART4_RX, 1, 28, 1);
1530*4882a593Smuzhiyun static PAD_ST_CONF(UART3_CTSB, 1, 27, 1);
1531*4882a593Smuzhiyun static PAD_ST_CONF(UART3_RTSB, 1, 26, 1);
1532*4882a593Smuzhiyun static PAD_ST_CONF(UART3_RX, 1, 25, 1);
1533*4882a593Smuzhiyun static PAD_ST_CONF(UART2_RTSB, 1, 24, 1);
1534*4882a593Smuzhiyun static PAD_ST_CONF(UART2_CTSB, 1, 23, 1);
1535*4882a593Smuzhiyun static PAD_ST_CONF(UART2_RX, 1, 22, 1);
1536*4882a593Smuzhiyun static PAD_ST_CONF(ETH_RXD0, 1, 21, 1);
1537*4882a593Smuzhiyun static PAD_ST_CONF(ETH_RXD1, 1, 20, 1);
1538*4882a593Smuzhiyun static PAD_ST_CONF(ETH_CRS_DV, 1, 19, 1);
1539*4882a593Smuzhiyun static PAD_ST_CONF(ETH_RXER, 1, 18, 1);
1540*4882a593Smuzhiyun static PAD_ST_CONF(ETH_TXD1, 1, 17, 1);
1541*4882a593Smuzhiyun static PAD_ST_CONF(LVDS_OCP, 1, 16, 1);
1542*4882a593Smuzhiyun static PAD_ST_CONF(LVDS_OBP, 1, 15, 1);
1543*4882a593Smuzhiyun static PAD_ST_CONF(LVDS_OBN, 1, 14, 1);
1544*4882a593Smuzhiyun static PAD_ST_CONF(PCM1_OUT, 1, 12, 1);
1545*4882a593Smuzhiyun static PAD_ST_CONF(PCM1_CLK, 1, 11, 1);
1546*4882a593Smuzhiyun static PAD_ST_CONF(PCM1_IN, 1, 10, 1);
1547*4882a593Smuzhiyun static PAD_ST_CONF(PCM1_SYNC, 1, 9, 1);
1548*4882a593Smuzhiyun static PAD_ST_CONF(I2C1_SCLK, 1, 8, 1);
1549*4882a593Smuzhiyun static PAD_ST_CONF(I2C1_SDATA, 1, 7, 1);
1550*4882a593Smuzhiyun static PAD_ST_CONF(I2C2_SCLK, 1, 6, 1);
1551*4882a593Smuzhiyun static PAD_ST_CONF(I2C2_SDATA, 1, 5, 1);
1552*4882a593Smuzhiyun static PAD_ST_CONF(SPI0_MOSI, 1, 4, 1);
1553*4882a593Smuzhiyun static PAD_ST_CONF(SPI0_MISO, 1, 3, 1);
1554*4882a593Smuzhiyun static PAD_ST_CONF(SPI0_SS, 1, 2, 1);
1555*4882a593Smuzhiyun static PAD_ST_CONF(I2S_BCLK0, 1, 1, 1);
1556*4882a593Smuzhiyun static PAD_ST_CONF(I2S_MCLK0, 1, 0, 1);
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun /* Pad info table */
1559*4882a593Smuzhiyun static const struct owl_padinfo s900_padinfo[NUM_PADS] = {
1560*4882a593Smuzhiyun [ETH_TXD0] = PAD_INFO_ST(ETH_TXD0),
1561*4882a593Smuzhiyun [ETH_TXD1] = PAD_INFO_ST(ETH_TXD1),
1562*4882a593Smuzhiyun [ETH_TXEN] = PAD_INFO_ST(ETH_TXEN),
1563*4882a593Smuzhiyun [ETH_RXER] = PAD_INFO_PULLCTL_ST(ETH_RXER),
1564*4882a593Smuzhiyun [ETH_CRS_DV] = PAD_INFO_ST(ETH_CRS_DV),
1565*4882a593Smuzhiyun [ETH_RXD1] = PAD_INFO_ST(ETH_RXD1),
1566*4882a593Smuzhiyun [ETH_RXD0] = PAD_INFO_ST(ETH_RXD0),
1567*4882a593Smuzhiyun [ETH_REF_CLK] = PAD_INFO_ST(ETH_REF_CLK),
1568*4882a593Smuzhiyun [ETH_MDC] = PAD_INFO_ST(ETH_MDC),
1569*4882a593Smuzhiyun [ETH_MDIO] = PAD_INFO(ETH_MDIO),
1570*4882a593Smuzhiyun [SIRQ0] = PAD_INFO_PULLCTL(SIRQ0),
1571*4882a593Smuzhiyun [SIRQ1] = PAD_INFO_PULLCTL(SIRQ1),
1572*4882a593Smuzhiyun [SIRQ2] = PAD_INFO_PULLCTL(SIRQ2),
1573*4882a593Smuzhiyun [I2S_D0] = PAD_INFO(I2S_D0),
1574*4882a593Smuzhiyun [I2S_BCLK0] = PAD_INFO_ST(I2S_BCLK0),
1575*4882a593Smuzhiyun [I2S_LRCLK0] = PAD_INFO_ST(I2S_LRCLK0),
1576*4882a593Smuzhiyun [I2S_MCLK0] = PAD_INFO_ST(I2S_MCLK0),
1577*4882a593Smuzhiyun [I2S_D1] = PAD_INFO_ST(I2S_D1),
1578*4882a593Smuzhiyun [I2S_BCLK1] = PAD_INFO_ST(I2S_BCLK1),
1579*4882a593Smuzhiyun [I2S_LRCLK1] = PAD_INFO_ST(I2S_LRCLK1),
1580*4882a593Smuzhiyun [I2S_MCLK1] = PAD_INFO_ST(I2S_MCLK1),
1581*4882a593Smuzhiyun [PCM1_IN] = PAD_INFO_PULLCTL_ST(PCM1_IN),
1582*4882a593Smuzhiyun [PCM1_CLK] = PAD_INFO_ST(PCM1_CLK),
1583*4882a593Smuzhiyun [PCM1_SYNC] = PAD_INFO_ST(PCM1_SYNC),
1584*4882a593Smuzhiyun [PCM1_OUT] = PAD_INFO_PULLCTL_ST(PCM1_OUT),
1585*4882a593Smuzhiyun [ERAM_A5] = PAD_INFO_PULLCTL_ST(ERAM_A5),
1586*4882a593Smuzhiyun [ERAM_A6] = PAD_INFO_PULLCTL(ERAM_A6),
1587*4882a593Smuzhiyun [ERAM_A7] = PAD_INFO_PULLCTL(ERAM_A7),
1588*4882a593Smuzhiyun [ERAM_A8] = PAD_INFO(ERAM_A8),
1589*4882a593Smuzhiyun [ERAM_A9] = PAD_INFO_ST(ERAM_A9),
1590*4882a593Smuzhiyun [ERAM_A10] = PAD_INFO_PULLCTL(ERAM_A10),
1591*4882a593Smuzhiyun [ERAM_A11] = PAD_INFO(ERAM_A11),
1592*4882a593Smuzhiyun [LVDS_OEP] = PAD_INFO_ST(LVDS_OEP),
1593*4882a593Smuzhiyun [LVDS_OEN] = PAD_INFO(LVDS_OEN),
1594*4882a593Smuzhiyun [LVDS_ODP] = PAD_INFO(LVDS_ODP),
1595*4882a593Smuzhiyun [LVDS_ODN] = PAD_INFO_ST(LVDS_ODN),
1596*4882a593Smuzhiyun [LVDS_OCP] = PAD_INFO_ST(LVDS_OCP),
1597*4882a593Smuzhiyun [LVDS_OCN] = PAD_INFO(LVDS_OCN),
1598*4882a593Smuzhiyun [LVDS_OBP] = PAD_INFO_ST(LVDS_OBP),
1599*4882a593Smuzhiyun [LVDS_OBN] = PAD_INFO_ST(LVDS_OBN),
1600*4882a593Smuzhiyun [LVDS_OAP] = PAD_INFO_ST(LVDS_OAP),
1601*4882a593Smuzhiyun [LVDS_OAN] = PAD_INFO(LVDS_OAN),
1602*4882a593Smuzhiyun [LVDS_EEP] = PAD_INFO(LVDS_EEP),
1603*4882a593Smuzhiyun [LVDS_EEN] = PAD_INFO(LVDS_EEN),
1604*4882a593Smuzhiyun [LVDS_EDP] = PAD_INFO(LVDS_EDP),
1605*4882a593Smuzhiyun [LVDS_EDN] = PAD_INFO(LVDS_EDN),
1606*4882a593Smuzhiyun [LVDS_ECP] = PAD_INFO(LVDS_ECP),
1607*4882a593Smuzhiyun [LVDS_ECN] = PAD_INFO(LVDS_ECN),
1608*4882a593Smuzhiyun [LVDS_EBP] = PAD_INFO(LVDS_EBP),
1609*4882a593Smuzhiyun [LVDS_EBN] = PAD_INFO(LVDS_EBN),
1610*4882a593Smuzhiyun [LVDS_EAP] = PAD_INFO(LVDS_EAP),
1611*4882a593Smuzhiyun [LVDS_EAN] = PAD_INFO(LVDS_EAN),
1612*4882a593Smuzhiyun [SD0_D0] = PAD_INFO_PULLCTL(SD0_D0),
1613*4882a593Smuzhiyun [SD0_D1] = PAD_INFO_PULLCTL(SD0_D1),
1614*4882a593Smuzhiyun [SD0_D2] = PAD_INFO_PULLCTL(SD0_D2),
1615*4882a593Smuzhiyun [SD0_D3] = PAD_INFO_PULLCTL(SD0_D3),
1616*4882a593Smuzhiyun [SD1_D0] = PAD_INFO_PULLCTL(SD1_D0),
1617*4882a593Smuzhiyun [SD1_D1] = PAD_INFO_PULLCTL(SD1_D1),
1618*4882a593Smuzhiyun [SD1_D2] = PAD_INFO_PULLCTL(SD1_D2),
1619*4882a593Smuzhiyun [SD1_D3] = PAD_INFO_PULLCTL(SD1_D3),
1620*4882a593Smuzhiyun [SD0_CMD] = PAD_INFO_PULLCTL(SD0_CMD),
1621*4882a593Smuzhiyun [SD0_CLK] = PAD_INFO_PULLCTL_ST(SD0_CLK),
1622*4882a593Smuzhiyun [SD1_CMD] = PAD_INFO_PULLCTL(SD1_CMD),
1623*4882a593Smuzhiyun [SD1_CLK] = PAD_INFO(SD1_CLK),
1624*4882a593Smuzhiyun [SPI0_SCLK] = PAD_INFO_PULLCTL_ST(SPI0_SCLK),
1625*4882a593Smuzhiyun [SPI0_SS] = PAD_INFO_ST(SPI0_SS),
1626*4882a593Smuzhiyun [SPI0_MISO] = PAD_INFO_ST(SPI0_MISO),
1627*4882a593Smuzhiyun [SPI0_MOSI] = PAD_INFO_PULLCTL_ST(SPI0_MOSI),
1628*4882a593Smuzhiyun [UART0_RX] = PAD_INFO_PULLCTL_ST(UART0_RX),
1629*4882a593Smuzhiyun [UART0_TX] = PAD_INFO_PULLCTL_ST(UART0_TX),
1630*4882a593Smuzhiyun [UART2_RX] = PAD_INFO_ST(UART2_RX),
1631*4882a593Smuzhiyun [UART2_TX] = PAD_INFO(UART2_TX),
1632*4882a593Smuzhiyun [UART2_RTSB] = PAD_INFO_ST(UART2_RTSB),
1633*4882a593Smuzhiyun [UART2_CTSB] = PAD_INFO_ST(UART2_CTSB),
1634*4882a593Smuzhiyun [UART3_RX] = PAD_INFO_ST(UART3_RX),
1635*4882a593Smuzhiyun [UART3_TX] = PAD_INFO(UART3_TX),
1636*4882a593Smuzhiyun [UART3_RTSB] = PAD_INFO_ST(UART3_RTSB),
1637*4882a593Smuzhiyun [UART3_CTSB] = PAD_INFO_ST(UART3_CTSB),
1638*4882a593Smuzhiyun [UART4_RX] = PAD_INFO_PULLCTL_ST(UART4_RX),
1639*4882a593Smuzhiyun [UART4_TX] = PAD_INFO_PULLCTL_ST(UART4_TX),
1640*4882a593Smuzhiyun [I2C0_SCLK] = PAD_INFO_PULLCTL_ST(I2C0_SCLK),
1641*4882a593Smuzhiyun [I2C0_SDATA] = PAD_INFO_PULLCTL_ST(I2C0_SDATA),
1642*4882a593Smuzhiyun [I2C1_SCLK] = PAD_INFO_PULLCTL_ST(I2C1_SCLK),
1643*4882a593Smuzhiyun [I2C1_SDATA] = PAD_INFO_PULLCTL_ST(I2C1_SDATA),
1644*4882a593Smuzhiyun [I2C2_SCLK] = PAD_INFO_PULLCTL_ST(I2C2_SCLK),
1645*4882a593Smuzhiyun [I2C2_SDATA] = PAD_INFO_PULLCTL_ST(I2C2_SDATA),
1646*4882a593Smuzhiyun [CSI0_DN0] = PAD_INFO(CSI0_DN0),
1647*4882a593Smuzhiyun [CSI0_DP0] = PAD_INFO(CSI0_DP0),
1648*4882a593Smuzhiyun [CSI0_DN1] = PAD_INFO(CSI0_DN1),
1649*4882a593Smuzhiyun [CSI0_DP1] = PAD_INFO(CSI0_DP1),
1650*4882a593Smuzhiyun [CSI0_CN] = PAD_INFO(CSI0_CN),
1651*4882a593Smuzhiyun [CSI0_CP] = PAD_INFO(CSI0_CP),
1652*4882a593Smuzhiyun [CSI0_DN2] = PAD_INFO(CSI0_DN2),
1653*4882a593Smuzhiyun [CSI0_DP2] = PAD_INFO(CSI0_DP2),
1654*4882a593Smuzhiyun [CSI0_DN3] = PAD_INFO(CSI0_DN3),
1655*4882a593Smuzhiyun [CSI0_DP3] = PAD_INFO(CSI0_DP3),
1656*4882a593Smuzhiyun [DSI_DP3] = PAD_INFO(DSI_DP3),
1657*4882a593Smuzhiyun [DSI_DN3] = PAD_INFO(DSI_DN3),
1658*4882a593Smuzhiyun [DSI_DP1] = PAD_INFO(DSI_DP1),
1659*4882a593Smuzhiyun [DSI_DN1] = PAD_INFO(DSI_DN1),
1660*4882a593Smuzhiyun [DSI_CP] = PAD_INFO(DSI_CP),
1661*4882a593Smuzhiyun [DSI_CN] = PAD_INFO(DSI_CN),
1662*4882a593Smuzhiyun [DSI_DP0] = PAD_INFO(DSI_DP0),
1663*4882a593Smuzhiyun [DSI_DN0] = PAD_INFO(DSI_DN0),
1664*4882a593Smuzhiyun [DSI_DP2] = PAD_INFO(DSI_DP2),
1665*4882a593Smuzhiyun [DSI_DN2] = PAD_INFO(DSI_DN2),
1666*4882a593Smuzhiyun [SENSOR0_PCLK] = PAD_INFO(SENSOR0_PCLK),
1667*4882a593Smuzhiyun [CSI1_DN0] = PAD_INFO(CSI1_DN0),
1668*4882a593Smuzhiyun [CSI1_DP0] = PAD_INFO(CSI1_DP0),
1669*4882a593Smuzhiyun [CSI1_DN1] = PAD_INFO(CSI1_DN1),
1670*4882a593Smuzhiyun [CSI1_DP1] = PAD_INFO(CSI1_DP1),
1671*4882a593Smuzhiyun [CSI1_CN] = PAD_INFO(CSI1_CN),
1672*4882a593Smuzhiyun [CSI1_CP] = PAD_INFO(CSI1_CP),
1673*4882a593Smuzhiyun [SENSOR0_CKOUT] = PAD_INFO(SENSOR0_CKOUT),
1674*4882a593Smuzhiyun [NAND0_D0] = PAD_INFO_PULLCTL(NAND0_D0),
1675*4882a593Smuzhiyun [NAND0_D1] = PAD_INFO_PULLCTL(NAND0_D1),
1676*4882a593Smuzhiyun [NAND0_D2] = PAD_INFO_PULLCTL(NAND0_D2),
1677*4882a593Smuzhiyun [NAND0_D3] = PAD_INFO_PULLCTL(NAND0_D3),
1678*4882a593Smuzhiyun [NAND0_D4] = PAD_INFO_PULLCTL(NAND0_D4),
1679*4882a593Smuzhiyun [NAND0_D5] = PAD_INFO_PULLCTL(NAND0_D5),
1680*4882a593Smuzhiyun [NAND0_D6] = PAD_INFO_PULLCTL(NAND0_D6),
1681*4882a593Smuzhiyun [NAND0_D7] = PAD_INFO_PULLCTL(NAND0_D7),
1682*4882a593Smuzhiyun [NAND0_DQS] = PAD_INFO_PULLCTL(NAND0_DQS),
1683*4882a593Smuzhiyun [NAND0_DQSN] = PAD_INFO_PULLCTL(NAND0_DQSN),
1684*4882a593Smuzhiyun [NAND0_ALE] = PAD_INFO(NAND0_ALE),
1685*4882a593Smuzhiyun [NAND0_CLE] = PAD_INFO(NAND0_CLE),
1686*4882a593Smuzhiyun [NAND0_CEB0] = PAD_INFO(NAND0_CEB0),
1687*4882a593Smuzhiyun [NAND0_CEB1] = PAD_INFO(NAND0_CEB1),
1688*4882a593Smuzhiyun [NAND0_CEB2] = PAD_INFO(NAND0_CEB2),
1689*4882a593Smuzhiyun [NAND0_CEB3] = PAD_INFO(NAND0_CEB3),
1690*4882a593Smuzhiyun [NAND1_D0] = PAD_INFO_PULLCTL(NAND1_D0),
1691*4882a593Smuzhiyun [NAND1_D1] = PAD_INFO_PULLCTL(NAND1_D1),
1692*4882a593Smuzhiyun [NAND1_D2] = PAD_INFO_PULLCTL(NAND1_D2),
1693*4882a593Smuzhiyun [NAND1_D3] = PAD_INFO_PULLCTL(NAND1_D3),
1694*4882a593Smuzhiyun [NAND1_D4] = PAD_INFO_PULLCTL(NAND1_D4),
1695*4882a593Smuzhiyun [NAND1_D5] = PAD_INFO_PULLCTL(NAND1_D5),
1696*4882a593Smuzhiyun [NAND1_D6] = PAD_INFO_PULLCTL(NAND1_D6),
1697*4882a593Smuzhiyun [NAND1_D7] = PAD_INFO_PULLCTL(NAND1_D7),
1698*4882a593Smuzhiyun [NAND1_DQS] = PAD_INFO_PULLCTL(NAND1_DQS),
1699*4882a593Smuzhiyun [NAND1_DQSN] = PAD_INFO_PULLCTL(NAND1_DQSN),
1700*4882a593Smuzhiyun [NAND1_ALE] = PAD_INFO(NAND1_ALE),
1701*4882a593Smuzhiyun [NAND1_CLE] = PAD_INFO(NAND1_CLE),
1702*4882a593Smuzhiyun [NAND1_CEB0] = PAD_INFO(NAND1_CEB0),
1703*4882a593Smuzhiyun [NAND1_CEB1] = PAD_INFO(NAND1_CEB1),
1704*4882a593Smuzhiyun [NAND1_CEB2] = PAD_INFO(NAND1_CEB2),
1705*4882a593Smuzhiyun [NAND1_CEB3] = PAD_INFO(NAND1_CEB3),
1706*4882a593Smuzhiyun [SGPIO0] = PAD_INFO(SGPIO0),
1707*4882a593Smuzhiyun [SGPIO1] = PAD_INFO(SGPIO1),
1708*4882a593Smuzhiyun [SGPIO2] = PAD_INFO_PULLCTL_ST(SGPIO2),
1709*4882a593Smuzhiyun [SGPIO3] = PAD_INFO_PULLCTL_ST(SGPIO3)
1710*4882a593Smuzhiyun };
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun static const struct owl_gpio_port s900_gpio_ports[] = {
1713*4882a593Smuzhiyun OWL_GPIO_PORT(A, 0x0000, 32, 0x0, 0x4, 0x8, 0x204, 0x208, 0x20C, 0x240, 0),
1714*4882a593Smuzhiyun OWL_GPIO_PORT(B, 0x000C, 32, 0x0, 0x4, 0x8, 0x534, 0x204, 0x208, 0x23C, 0),
1715*4882a593Smuzhiyun OWL_GPIO_PORT(C, 0x0018, 12, 0x0, 0x4, 0x8, 0x52C, 0x200, 0x204, 0x238, 0),
1716*4882a593Smuzhiyun OWL_GPIO_PORT(D, 0x0024, 30, 0x0, 0x4, 0x8, 0x524, 0x1FC, 0x200, 0x234, 0),
1717*4882a593Smuzhiyun OWL_GPIO_PORT(E, 0x0030, 32, 0x0, 0x4, 0x8, 0x51C, 0x1F8, 0x1FC, 0x230, 0),
1718*4882a593Smuzhiyun OWL_GPIO_PORT(F, 0x00F0, 8, 0x0, 0x4, 0x8, 0x460, 0x140, 0x144, 0x178, 0)
1719*4882a593Smuzhiyun };
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun enum s900_pinconf_pull {
1722*4882a593Smuzhiyun OWL_PINCONF_PULL_HIZ,
1723*4882a593Smuzhiyun OWL_PINCONF_PULL_DOWN,
1724*4882a593Smuzhiyun OWL_PINCONF_PULL_UP,
1725*4882a593Smuzhiyun OWL_PINCONF_PULL_HOLD,
1726*4882a593Smuzhiyun };
1727*4882a593Smuzhiyun
s900_pad_pinconf_arg2val(const struct owl_padinfo * info,unsigned int param,u32 * arg)1728*4882a593Smuzhiyun static int s900_pad_pinconf_arg2val(const struct owl_padinfo *info,
1729*4882a593Smuzhiyun unsigned int param,
1730*4882a593Smuzhiyun u32 *arg)
1731*4882a593Smuzhiyun {
1732*4882a593Smuzhiyun switch (param) {
1733*4882a593Smuzhiyun case PIN_CONFIG_BIAS_BUS_HOLD:
1734*4882a593Smuzhiyun *arg = OWL_PINCONF_PULL_HOLD;
1735*4882a593Smuzhiyun break;
1736*4882a593Smuzhiyun case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
1737*4882a593Smuzhiyun *arg = OWL_PINCONF_PULL_HIZ;
1738*4882a593Smuzhiyun break;
1739*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
1740*4882a593Smuzhiyun *arg = OWL_PINCONF_PULL_DOWN;
1741*4882a593Smuzhiyun break;
1742*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
1743*4882a593Smuzhiyun *arg = OWL_PINCONF_PULL_UP;
1744*4882a593Smuzhiyun break;
1745*4882a593Smuzhiyun case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
1746*4882a593Smuzhiyun *arg = (*arg >= 1 ? 1 : 0);
1747*4882a593Smuzhiyun break;
1748*4882a593Smuzhiyun default:
1749*4882a593Smuzhiyun return -ENOTSUPP;
1750*4882a593Smuzhiyun }
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun return 0;
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun
s900_pad_pinconf_val2arg(const struct owl_padinfo * padinfo,unsigned int param,u32 * arg)1755*4882a593Smuzhiyun static int s900_pad_pinconf_val2arg(const struct owl_padinfo *padinfo,
1756*4882a593Smuzhiyun unsigned int param,
1757*4882a593Smuzhiyun u32 *arg)
1758*4882a593Smuzhiyun {
1759*4882a593Smuzhiyun switch (param) {
1760*4882a593Smuzhiyun case PIN_CONFIG_BIAS_BUS_HOLD:
1761*4882a593Smuzhiyun *arg = *arg == OWL_PINCONF_PULL_HOLD;
1762*4882a593Smuzhiyun break;
1763*4882a593Smuzhiyun case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
1764*4882a593Smuzhiyun *arg = *arg == OWL_PINCONF_PULL_HIZ;
1765*4882a593Smuzhiyun break;
1766*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
1767*4882a593Smuzhiyun *arg = *arg == OWL_PINCONF_PULL_DOWN;
1768*4882a593Smuzhiyun break;
1769*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
1770*4882a593Smuzhiyun *arg = *arg == OWL_PINCONF_PULL_UP;
1771*4882a593Smuzhiyun break;
1772*4882a593Smuzhiyun case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
1773*4882a593Smuzhiyun *arg = *arg == 1;
1774*4882a593Smuzhiyun break;
1775*4882a593Smuzhiyun default:
1776*4882a593Smuzhiyun return -ENOTSUPP;
1777*4882a593Smuzhiyun }
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun return 0;
1780*4882a593Smuzhiyun }
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun static struct owl_pinctrl_soc_data s900_pinctrl_data = {
1783*4882a593Smuzhiyun .padinfo = s900_padinfo,
1784*4882a593Smuzhiyun .pins = (const struct pinctrl_pin_desc *)s900_pads,
1785*4882a593Smuzhiyun .npins = ARRAY_SIZE(s900_pads),
1786*4882a593Smuzhiyun .functions = s900_functions,
1787*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(s900_functions),
1788*4882a593Smuzhiyun .groups = s900_groups,
1789*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(s900_groups),
1790*4882a593Smuzhiyun .ngpios = NUM_GPIOS,
1791*4882a593Smuzhiyun .ports = s900_gpio_ports,
1792*4882a593Smuzhiyun .nports = ARRAY_SIZE(s900_gpio_ports),
1793*4882a593Smuzhiyun .padctl_arg2val = s900_pad_pinconf_arg2val,
1794*4882a593Smuzhiyun .padctl_val2arg = s900_pad_pinconf_val2arg,
1795*4882a593Smuzhiyun };
1796*4882a593Smuzhiyun
s900_pinctrl_probe(struct platform_device * pdev)1797*4882a593Smuzhiyun static int s900_pinctrl_probe(struct platform_device *pdev)
1798*4882a593Smuzhiyun {
1799*4882a593Smuzhiyun return owl_pinctrl_probe(pdev, &s900_pinctrl_data);
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun static const struct of_device_id s900_pinctrl_of_match[] = {
1803*4882a593Smuzhiyun { .compatible = "actions,s900-pinctrl", },
1804*4882a593Smuzhiyun { }
1805*4882a593Smuzhiyun };
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun static struct platform_driver s900_pinctrl_driver = {
1808*4882a593Smuzhiyun .driver = {
1809*4882a593Smuzhiyun .name = "pinctrl-s900",
1810*4882a593Smuzhiyun .of_match_table = of_match_ptr(s900_pinctrl_of_match),
1811*4882a593Smuzhiyun },
1812*4882a593Smuzhiyun .probe = s900_pinctrl_probe,
1813*4882a593Smuzhiyun };
1814*4882a593Smuzhiyun
s900_pinctrl_init(void)1815*4882a593Smuzhiyun static int __init s900_pinctrl_init(void)
1816*4882a593Smuzhiyun {
1817*4882a593Smuzhiyun return platform_driver_register(&s900_pinctrl_driver);
1818*4882a593Smuzhiyun }
1819*4882a593Smuzhiyun arch_initcall(s900_pinctrl_init);
1820*4882a593Smuzhiyun
s900_pinctrl_exit(void)1821*4882a593Smuzhiyun static void __exit s900_pinctrl_exit(void)
1822*4882a593Smuzhiyun {
1823*4882a593Smuzhiyun platform_driver_unregister(&s900_pinctrl_driver);
1824*4882a593Smuzhiyun }
1825*4882a593Smuzhiyun module_exit(s900_pinctrl_exit);
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun MODULE_AUTHOR("Actions Semi Inc.");
1828*4882a593Smuzhiyun MODULE_AUTHOR("Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>");
1829*4882a593Smuzhiyun MODULE_DESCRIPTION("Actions Semi S900 SoC Pinctrl Driver");
1830*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1831