1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Actions Semi Owl S700 Pinctrl driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014 Actions Semi Inc.
6*4882a593Smuzhiyun * Author: David Liu <liuwei@actions-semi.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Author: Pathiban Nallathambi <pn@denx.de>
9*4882a593Smuzhiyun * Author: Saravanan Sekar <sravanhome@gmail.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
17*4882a593Smuzhiyun #include "pinctrl-owl.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Pinctrl registers offset */
20*4882a593Smuzhiyun #define MFCTL0 (0x0040)
21*4882a593Smuzhiyun #define MFCTL1 (0x0044)
22*4882a593Smuzhiyun #define MFCTL2 (0x0048)
23*4882a593Smuzhiyun #define MFCTL3 (0x004C)
24*4882a593Smuzhiyun #define PAD_PULLCTL0 (0x0060)
25*4882a593Smuzhiyun #define PAD_PULLCTL1 (0x0064)
26*4882a593Smuzhiyun #define PAD_PULLCTL2 (0x0068)
27*4882a593Smuzhiyun #define PAD_ST0 (0x006C)
28*4882a593Smuzhiyun #define PAD_ST1 (0x0070)
29*4882a593Smuzhiyun #define PAD_CTL (0x0074)
30*4882a593Smuzhiyun #define PAD_DRV0 (0x0080)
31*4882a593Smuzhiyun #define PAD_DRV1 (0x0084)
32*4882a593Smuzhiyun #define PAD_DRV2 (0x0088)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun * Most pins affected by the pinmux can also be GPIOs. Define these first.
36*4882a593Smuzhiyun * These must match how the GPIO driver names/numbers its pins.
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun #define _GPIOA(offset) (offset)
39*4882a593Smuzhiyun #define _GPIOB(offset) (32 + (offset))
40*4882a593Smuzhiyun #define _GPIOC(offset) (64 + (offset))
41*4882a593Smuzhiyun #define _GPIOD(offset) (96 + (offset))
42*4882a593Smuzhiyun #define _GPIOE(offset) (128 + (offset))
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* All non-GPIO pins follow */
45*4882a593Smuzhiyun #define NUM_GPIOS (_GPIOE(7) + 1)
46*4882a593Smuzhiyun #define _PIN(offset) (NUM_GPIOS + (offset))
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* Ethernet MAC */
49*4882a593Smuzhiyun #define ETH_TXD0 _GPIOA(14)
50*4882a593Smuzhiyun #define ETH_TXD1 _GPIOA(15)
51*4882a593Smuzhiyun #define ETH_TXD2 _GPIOE(4)
52*4882a593Smuzhiyun #define ETH_TXD3 _GPIOE(5)
53*4882a593Smuzhiyun #define ETH_TXEN _GPIOA(16)
54*4882a593Smuzhiyun #define ETH_RXER _GPIOA(17)
55*4882a593Smuzhiyun #define ETH_CRS_DV _GPIOA(18)
56*4882a593Smuzhiyun #define ETH_RXD1 _GPIOA(19)
57*4882a593Smuzhiyun #define ETH_RXD0 _GPIOA(20)
58*4882a593Smuzhiyun #define ETH_RXD2 _GPIOE(6)
59*4882a593Smuzhiyun #define ETH_RXD3 _GPIOE(7)
60*4882a593Smuzhiyun #define ETH_REF_CLK _GPIOA(21)
61*4882a593Smuzhiyun #define ETH_MDC _GPIOA(22)
62*4882a593Smuzhiyun #define ETH_MDIO _GPIOA(23)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* SIRQ */
65*4882a593Smuzhiyun #define SIRQ0 _GPIOA(24)
66*4882a593Smuzhiyun #define SIRQ1 _GPIOA(25)
67*4882a593Smuzhiyun #define SIRQ2 _GPIOA(26)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* I2S */
70*4882a593Smuzhiyun #define I2S_D0 _GPIOA(27)
71*4882a593Smuzhiyun #define I2S_BCLK0 _GPIOA(28)
72*4882a593Smuzhiyun #define I2S_LRCLK0 _GPIOA(29)
73*4882a593Smuzhiyun #define I2S_MCLK0 _GPIOA(30)
74*4882a593Smuzhiyun #define I2S_D1 _GPIOA(31)
75*4882a593Smuzhiyun #define I2S_BCLK1 _GPIOB(0)
76*4882a593Smuzhiyun #define I2S_LRCLK1 _GPIOB(1)
77*4882a593Smuzhiyun #define I2S_MCLK1 _GPIOB(2)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* PCM1 */
80*4882a593Smuzhiyun #define PCM1_IN _GPIOD(28)
81*4882a593Smuzhiyun #define PCM1_CLK _GPIOD(29)
82*4882a593Smuzhiyun #define PCM1_SYNC _GPIOD(30)
83*4882a593Smuzhiyun #define PCM1_OUT _GPIOD(31)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* KEY */
86*4882a593Smuzhiyun #define KS_IN0 _GPIOB(3)
87*4882a593Smuzhiyun #define KS_IN1 _GPIOB(4)
88*4882a593Smuzhiyun #define KS_IN2 _GPIOB(5)
89*4882a593Smuzhiyun #define KS_IN3 _GPIOB(6)
90*4882a593Smuzhiyun #define KS_OUT0 _GPIOB(7)
91*4882a593Smuzhiyun #define KS_OUT1 _GPIOB(8)
92*4882a593Smuzhiyun #define KS_OUT2 _GPIOB(9)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* LVDS */
95*4882a593Smuzhiyun #define LVDS_OEP _GPIOB(10)
96*4882a593Smuzhiyun #define LVDS_OEN _GPIOB(11)
97*4882a593Smuzhiyun #define LVDS_ODP _GPIOB(12)
98*4882a593Smuzhiyun #define LVDS_ODN _GPIOB(13)
99*4882a593Smuzhiyun #define LVDS_OCP _GPIOB(14)
100*4882a593Smuzhiyun #define LVDS_OCN _GPIOB(15)
101*4882a593Smuzhiyun #define LVDS_OBP _GPIOB(16)
102*4882a593Smuzhiyun #define LVDS_OBN _GPIOB(17)
103*4882a593Smuzhiyun #define LVDS_OAP _GPIOB(18)
104*4882a593Smuzhiyun #define LVDS_OAN _GPIOB(19)
105*4882a593Smuzhiyun #define LVDS_EEP _GPIOB(20)
106*4882a593Smuzhiyun #define LVDS_EEN _GPIOB(21)
107*4882a593Smuzhiyun #define LVDS_EDP _GPIOB(22)
108*4882a593Smuzhiyun #define LVDS_EDN _GPIOB(23)
109*4882a593Smuzhiyun #define LVDS_ECP _GPIOB(24)
110*4882a593Smuzhiyun #define LVDS_ECN _GPIOB(25)
111*4882a593Smuzhiyun #define LVDS_EBP _GPIOB(26)
112*4882a593Smuzhiyun #define LVDS_EBN _GPIOB(27)
113*4882a593Smuzhiyun #define LVDS_EAP _GPIOB(28)
114*4882a593Smuzhiyun #define LVDS_EAN _GPIOB(29)
115*4882a593Smuzhiyun #define LCD0_D18 _GPIOB(30)
116*4882a593Smuzhiyun #define LCD0_D2 _GPIOB(31)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* DSI */
119*4882a593Smuzhiyun #define DSI_DP3 _GPIOC(0)
120*4882a593Smuzhiyun #define DSI_DN3 _GPIOC(1)
121*4882a593Smuzhiyun #define DSI_DP1 _GPIOC(2)
122*4882a593Smuzhiyun #define DSI_DN1 _GPIOC(3)
123*4882a593Smuzhiyun #define DSI_CP _GPIOC(4)
124*4882a593Smuzhiyun #define DSI_CN _GPIOC(5)
125*4882a593Smuzhiyun #define DSI_DP0 _GPIOC(6)
126*4882a593Smuzhiyun #define DSI_DN0 _GPIOC(7)
127*4882a593Smuzhiyun #define DSI_DP2 _GPIOC(8)
128*4882a593Smuzhiyun #define DSI_DN2 _GPIOC(9)
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* SD */
131*4882a593Smuzhiyun #define SD0_D0 _GPIOC(10)
132*4882a593Smuzhiyun #define SD0_D1 _GPIOC(11)
133*4882a593Smuzhiyun #define SD0_D2 _GPIOC(12)
134*4882a593Smuzhiyun #define SD0_D3 _GPIOC(13)
135*4882a593Smuzhiyun #define SD0_D4 _GPIOC(14)
136*4882a593Smuzhiyun #define SD0_D5 _GPIOC(15)
137*4882a593Smuzhiyun #define SD0_D6 _GPIOC(16)
138*4882a593Smuzhiyun #define SD0_D7 _GPIOC(17)
139*4882a593Smuzhiyun #define SD0_CMD _GPIOC(18)
140*4882a593Smuzhiyun #define SD0_CLK _GPIOC(19)
141*4882a593Smuzhiyun #define SD1_CMD _GPIOC(20)
142*4882a593Smuzhiyun #define SD1_CLK _GPIOC(21)
143*4882a593Smuzhiyun #define SD1_D0 SD0_D4
144*4882a593Smuzhiyun #define SD1_D1 SD0_D5
145*4882a593Smuzhiyun #define SD1_D2 SD0_D6
146*4882a593Smuzhiyun #define SD1_D3 SD0_D7
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* SPI */
149*4882a593Smuzhiyun #define SPI0_SS _GPIOC(23)
150*4882a593Smuzhiyun #define SPI0_MISO _GPIOC(24)
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* UART for console */
153*4882a593Smuzhiyun #define UART0_RX _GPIOC(26)
154*4882a593Smuzhiyun #define UART0_TX _GPIOC(27)
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* UART for Bluetooth */
157*4882a593Smuzhiyun #define UART2_RX _GPIOD(18)
158*4882a593Smuzhiyun #define UART2_TX _GPIOD(19)
159*4882a593Smuzhiyun #define UART2_RTSB _GPIOD(20)
160*4882a593Smuzhiyun #define UART2_CTSB _GPIOD(21)
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* UART for 3G */
163*4882a593Smuzhiyun #define UART3_RX _GPIOD(22)
164*4882a593Smuzhiyun #define UART3_TX _GPIOD(23)
165*4882a593Smuzhiyun #define UART3_RTSB _GPIOD(24)
166*4882a593Smuzhiyun #define UART3_CTSB _GPIOD(25)
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* I2C */
169*4882a593Smuzhiyun #define I2C0_SCLK _GPIOC(28)
170*4882a593Smuzhiyun #define I2C0_SDATA _GPIOC(29)
171*4882a593Smuzhiyun #define I2C1_SCLK _GPIOE(0)
172*4882a593Smuzhiyun #define I2C1_SDATA _GPIOE(1)
173*4882a593Smuzhiyun #define I2C2_SCLK _GPIOE(2)
174*4882a593Smuzhiyun #define I2C2_SDATA _GPIOE(3)
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* CSI*/
177*4882a593Smuzhiyun #define CSI_DN0 _PIN(0)
178*4882a593Smuzhiyun #define CSI_DP0 _PIN(1)
179*4882a593Smuzhiyun #define CSI_DN1 _PIN(2)
180*4882a593Smuzhiyun #define CSI_DP1 _PIN(3)
181*4882a593Smuzhiyun #define CSI_CN _PIN(4)
182*4882a593Smuzhiyun #define CSI_CP _PIN(5)
183*4882a593Smuzhiyun #define CSI_DN2 _PIN(6)
184*4882a593Smuzhiyun #define CSI_DP2 _PIN(7)
185*4882a593Smuzhiyun #define CSI_DN3 _PIN(8)
186*4882a593Smuzhiyun #define CSI_DP3 _PIN(9)
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Sensor */
189*4882a593Smuzhiyun #define SENSOR0_PCLK _GPIOC(31)
190*4882a593Smuzhiyun #define SENSOR0_CKOUT _GPIOD(10)
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* NAND (1.8v / 3.3v) */
193*4882a593Smuzhiyun #define DNAND_D0 _PIN(10)
194*4882a593Smuzhiyun #define DNAND_D1 _PIN(11)
195*4882a593Smuzhiyun #define DNAND_D2 _PIN(12)
196*4882a593Smuzhiyun #define DNAND_D3 _PIN(13)
197*4882a593Smuzhiyun #define DNAND_D4 _PIN(14)
198*4882a593Smuzhiyun #define DNAND_D5 _PIN(15)
199*4882a593Smuzhiyun #define DNAND_D6 _PIN(16)
200*4882a593Smuzhiyun #define DNAND_D7 _PIN(17)
201*4882a593Smuzhiyun #define DNAND_WRB _PIN(18)
202*4882a593Smuzhiyun #define DNAND_RDB _PIN(19)
203*4882a593Smuzhiyun #define DNAND_RDBN _PIN(20)
204*4882a593Smuzhiyun #define DNAND_DQS _GPIOA(12)
205*4882a593Smuzhiyun #define DNAND_DQSN _GPIOA(13)
206*4882a593Smuzhiyun #define DNAND_RB0 _PIN(21)
207*4882a593Smuzhiyun #define DNAND_ALE _GPIOD(12)
208*4882a593Smuzhiyun #define DNAND_CLE _GPIOD(13)
209*4882a593Smuzhiyun #define DNAND_CEB0 _GPIOD(14)
210*4882a593Smuzhiyun #define DNAND_CEB1 _GPIOD(15)
211*4882a593Smuzhiyun #define DNAND_CEB2 _GPIOD(16)
212*4882a593Smuzhiyun #define DNAND_CEB3 _GPIOD(17)
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* System */
215*4882a593Smuzhiyun #define PORB _PIN(22)
216*4882a593Smuzhiyun #define CLKO_25M _PIN(23)
217*4882a593Smuzhiyun #define BSEL _PIN(24)
218*4882a593Smuzhiyun #define PKG0 _PIN(25)
219*4882a593Smuzhiyun #define PKG1 _PIN(26)
220*4882a593Smuzhiyun #define PKG2 _PIN(27)
221*4882a593Smuzhiyun #define PKG3 _PIN(28)
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define _FIRSTPAD _GPIOA(0)
224*4882a593Smuzhiyun #define _LASTPAD PKG3
225*4882a593Smuzhiyun #define NUM_PADS (_PIN(28) + 1)
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* Pad names for the pinmux subsystem */
228*4882a593Smuzhiyun static const struct pinctrl_pin_desc s700_pads[] = {
229*4882a593Smuzhiyun PINCTRL_PIN(ETH_TXD0, "eth_txd0"),
230*4882a593Smuzhiyun PINCTRL_PIN(ETH_TXD1, "eth_txd1"),
231*4882a593Smuzhiyun PINCTRL_PIN(ETH_TXD2, "eth_txd2"),
232*4882a593Smuzhiyun PINCTRL_PIN(ETH_TXD3, "eth_txd3"),
233*4882a593Smuzhiyun PINCTRL_PIN(ETH_TXEN, "eth_txen"),
234*4882a593Smuzhiyun PINCTRL_PIN(ETH_RXER, "eth_rxer"),
235*4882a593Smuzhiyun PINCTRL_PIN(ETH_CRS_DV, "eth_crs_dv"),
236*4882a593Smuzhiyun PINCTRL_PIN(ETH_RXD1, "eth_rxd1"),
237*4882a593Smuzhiyun PINCTRL_PIN(ETH_RXD0, "eth_rxd0"),
238*4882a593Smuzhiyun PINCTRL_PIN(ETH_RXD2, "eth_rxd2"),
239*4882a593Smuzhiyun PINCTRL_PIN(ETH_RXD3, "eth_rxd3"),
240*4882a593Smuzhiyun PINCTRL_PIN(ETH_REF_CLK, "eth_ref_clk"),
241*4882a593Smuzhiyun PINCTRL_PIN(ETH_MDC, "eth_mdc"),
242*4882a593Smuzhiyun PINCTRL_PIN(ETH_MDIO, "eth_mdio"),
243*4882a593Smuzhiyun PINCTRL_PIN(SIRQ0, "sirq0"),
244*4882a593Smuzhiyun PINCTRL_PIN(SIRQ1, "sirq1"),
245*4882a593Smuzhiyun PINCTRL_PIN(SIRQ2, "sirq2"),
246*4882a593Smuzhiyun PINCTRL_PIN(I2S_D0, "i2s_d0"),
247*4882a593Smuzhiyun PINCTRL_PIN(I2S_BCLK0, "i2s_bclk0"),
248*4882a593Smuzhiyun PINCTRL_PIN(I2S_LRCLK0, "i2s_lrclk0"),
249*4882a593Smuzhiyun PINCTRL_PIN(I2S_MCLK0, "i2s_mclk0"),
250*4882a593Smuzhiyun PINCTRL_PIN(I2S_D1, "i2s_d1"),
251*4882a593Smuzhiyun PINCTRL_PIN(I2S_BCLK1, "i2s_bclk1"),
252*4882a593Smuzhiyun PINCTRL_PIN(I2S_LRCLK1, "i2s_lrclk1"),
253*4882a593Smuzhiyun PINCTRL_PIN(I2S_MCLK1, "i2s_mclk1"),
254*4882a593Smuzhiyun PINCTRL_PIN(PCM1_IN, "pcm1_in"),
255*4882a593Smuzhiyun PINCTRL_PIN(PCM1_CLK, "pcm1_clk"),
256*4882a593Smuzhiyun PINCTRL_PIN(PCM1_SYNC, "pcm1_sync"),
257*4882a593Smuzhiyun PINCTRL_PIN(PCM1_OUT, "pcm1_out"),
258*4882a593Smuzhiyun PINCTRL_PIN(KS_IN0, "ks_in0"),
259*4882a593Smuzhiyun PINCTRL_PIN(KS_IN1, "ks_in1"),
260*4882a593Smuzhiyun PINCTRL_PIN(KS_IN2, "ks_in2"),
261*4882a593Smuzhiyun PINCTRL_PIN(KS_IN3, "ks_in3"),
262*4882a593Smuzhiyun PINCTRL_PIN(KS_OUT0, "ks_out0"),
263*4882a593Smuzhiyun PINCTRL_PIN(KS_OUT1, "ks_out1"),
264*4882a593Smuzhiyun PINCTRL_PIN(KS_OUT2, "ks_out2"),
265*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OEP, "lvds_oep"),
266*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OEN, "lvds_oen"),
267*4882a593Smuzhiyun PINCTRL_PIN(LVDS_ODP, "lvds_odp"),
268*4882a593Smuzhiyun PINCTRL_PIN(LVDS_ODN, "lvds_odn"),
269*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OCP, "lvds_ocp"),
270*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OCN, "lvds_ocn"),
271*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OBP, "lvds_obp"),
272*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OBN, "lvds_obn"),
273*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OAP, "lvds_oap"),
274*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OAN, "lvds_oan"),
275*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EEP, "lvds_eep"),
276*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EEN, "lvds_een"),
277*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EDP, "lvds_edp"),
278*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EDN, "lvds_edn"),
279*4882a593Smuzhiyun PINCTRL_PIN(LVDS_ECP, "lvds_ecp"),
280*4882a593Smuzhiyun PINCTRL_PIN(LVDS_ECN, "lvds_ecn"),
281*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EBP, "lvds_ebp"),
282*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EBN, "lvds_ebn"),
283*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EAP, "lvds_eap"),
284*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EAN, "lvds_ean"),
285*4882a593Smuzhiyun PINCTRL_PIN(LCD0_D18, "lcd0_d18"),
286*4882a593Smuzhiyun PINCTRL_PIN(LCD0_D2, "lcd0_d2"),
287*4882a593Smuzhiyun PINCTRL_PIN(DSI_DP3, "dsi_dp3"),
288*4882a593Smuzhiyun PINCTRL_PIN(DSI_DN3, "dsi_dn3"),
289*4882a593Smuzhiyun PINCTRL_PIN(DSI_DP1, "dsi_dp1"),
290*4882a593Smuzhiyun PINCTRL_PIN(DSI_DN1, "dsi_dn1"),
291*4882a593Smuzhiyun PINCTRL_PIN(DSI_CP, "dsi_cp"),
292*4882a593Smuzhiyun PINCTRL_PIN(DSI_CN, "dsi_cn"),
293*4882a593Smuzhiyun PINCTRL_PIN(DSI_DP0, "dsi_dp0"),
294*4882a593Smuzhiyun PINCTRL_PIN(DSI_DN0, "dsi_dn0"),
295*4882a593Smuzhiyun PINCTRL_PIN(DSI_DP2, "dsi_dp2"),
296*4882a593Smuzhiyun PINCTRL_PIN(DSI_DN2, "dsi_dn2"),
297*4882a593Smuzhiyun PINCTRL_PIN(SD0_D0, "sd0_d0"),
298*4882a593Smuzhiyun PINCTRL_PIN(SD0_D1, "sd0_d1"),
299*4882a593Smuzhiyun PINCTRL_PIN(SD0_D2, "sd0_d2"),
300*4882a593Smuzhiyun PINCTRL_PIN(SD0_D3, "sd0_d3"),
301*4882a593Smuzhiyun PINCTRL_PIN(SD1_D0, "sd1_d0"),
302*4882a593Smuzhiyun PINCTRL_PIN(SD1_D1, "sd1_d1"),
303*4882a593Smuzhiyun PINCTRL_PIN(SD1_D2, "sd1_d2"),
304*4882a593Smuzhiyun PINCTRL_PIN(SD1_D3, "sd1_d3"),
305*4882a593Smuzhiyun PINCTRL_PIN(SD0_CMD, "sd0_cmd"),
306*4882a593Smuzhiyun PINCTRL_PIN(SD0_CLK, "sd0_clk"),
307*4882a593Smuzhiyun PINCTRL_PIN(SD1_CMD, "sd1_cmd"),
308*4882a593Smuzhiyun PINCTRL_PIN(SD1_CLK, "sd1_clk"),
309*4882a593Smuzhiyun PINCTRL_PIN(SPI0_SS, "spi0_ss"),
310*4882a593Smuzhiyun PINCTRL_PIN(SPI0_MISO, "spi0_miso"),
311*4882a593Smuzhiyun PINCTRL_PIN(UART0_RX, "uart0_rx"),
312*4882a593Smuzhiyun PINCTRL_PIN(UART0_TX, "uart0_tx"),
313*4882a593Smuzhiyun PINCTRL_PIN(UART2_RX, "uart2_rx"),
314*4882a593Smuzhiyun PINCTRL_PIN(UART2_TX, "uart2_tx"),
315*4882a593Smuzhiyun PINCTRL_PIN(UART2_RTSB, "uart2_rtsb"),
316*4882a593Smuzhiyun PINCTRL_PIN(UART2_CTSB, "uart2_ctsb"),
317*4882a593Smuzhiyun PINCTRL_PIN(UART3_RX, "uart3_rx"),
318*4882a593Smuzhiyun PINCTRL_PIN(UART3_TX, "uart3_tx"),
319*4882a593Smuzhiyun PINCTRL_PIN(UART3_RTSB, "uart3_rtsb"),
320*4882a593Smuzhiyun PINCTRL_PIN(UART3_CTSB, "uart3_ctsb"),
321*4882a593Smuzhiyun PINCTRL_PIN(I2C0_SCLK, "i2c0_sclk"),
322*4882a593Smuzhiyun PINCTRL_PIN(I2C0_SDATA, "i2c0_sdata"),
323*4882a593Smuzhiyun PINCTRL_PIN(I2C1_SCLK, "i2c1_sclk"),
324*4882a593Smuzhiyun PINCTRL_PIN(I2C1_SDATA, "i2c1_sdata"),
325*4882a593Smuzhiyun PINCTRL_PIN(I2C2_SCLK, "i2c2_sclk"),
326*4882a593Smuzhiyun PINCTRL_PIN(I2C2_SDATA, "i2c2_sdata"),
327*4882a593Smuzhiyun PINCTRL_PIN(CSI_DN0, "csi_dn0"),
328*4882a593Smuzhiyun PINCTRL_PIN(CSI_DP0, "csi_dp0"),
329*4882a593Smuzhiyun PINCTRL_PIN(CSI_DN1, "csi_dn1"),
330*4882a593Smuzhiyun PINCTRL_PIN(CSI_DP1, "csi_dp1"),
331*4882a593Smuzhiyun PINCTRL_PIN(CSI_CN, "csi_cn"),
332*4882a593Smuzhiyun PINCTRL_PIN(CSI_CP, "csi_cp"),
333*4882a593Smuzhiyun PINCTRL_PIN(CSI_DN2, "csi_dn2"),
334*4882a593Smuzhiyun PINCTRL_PIN(CSI_DP2, "csi_dp2"),
335*4882a593Smuzhiyun PINCTRL_PIN(CSI_DN3, "csi_dn3"),
336*4882a593Smuzhiyun PINCTRL_PIN(CSI_DP3, "csi_dp3"),
337*4882a593Smuzhiyun PINCTRL_PIN(SENSOR0_PCLK, "sensor0_pclk"),
338*4882a593Smuzhiyun PINCTRL_PIN(SENSOR0_CKOUT, "sensor0_ckout"),
339*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D0, "dnand_d0"),
340*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D1, "dnand_d1"),
341*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D2, "dnand_d2"),
342*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D3, "dnand_d3"),
343*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D4, "dnand_d4"),
344*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D5, "dnand_d5"),
345*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D6, "dnand_d6"),
346*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D7, "dnand_d7"),
347*4882a593Smuzhiyun PINCTRL_PIN(DNAND_WRB, "dnand_wrb"),
348*4882a593Smuzhiyun PINCTRL_PIN(DNAND_RDB, "dnand_rdb"),
349*4882a593Smuzhiyun PINCTRL_PIN(DNAND_RDBN, "dnand_rdbn"),
350*4882a593Smuzhiyun PINCTRL_PIN(DNAND_DQS, "dnand_dqs"),
351*4882a593Smuzhiyun PINCTRL_PIN(DNAND_DQSN, "dnand_dqsn"),
352*4882a593Smuzhiyun PINCTRL_PIN(DNAND_RB0, "dnand_rb0"),
353*4882a593Smuzhiyun PINCTRL_PIN(DNAND_ALE, "dnand_ale"),
354*4882a593Smuzhiyun PINCTRL_PIN(DNAND_CLE, "dnand_cle"),
355*4882a593Smuzhiyun PINCTRL_PIN(DNAND_CEB0, "dnand_ceb0"),
356*4882a593Smuzhiyun PINCTRL_PIN(DNAND_CEB1, "dnand_ceb1"),
357*4882a593Smuzhiyun PINCTRL_PIN(DNAND_CEB2, "dnand_ceb2"),
358*4882a593Smuzhiyun PINCTRL_PIN(DNAND_CEB3, "dnand_ceb3"),
359*4882a593Smuzhiyun PINCTRL_PIN(PORB, "porb"),
360*4882a593Smuzhiyun PINCTRL_PIN(CLKO_25M, "clko_25m"),
361*4882a593Smuzhiyun PINCTRL_PIN(BSEL, "bsel"),
362*4882a593Smuzhiyun PINCTRL_PIN(PKG0, "pkg0"),
363*4882a593Smuzhiyun PINCTRL_PIN(PKG1, "pkg1"),
364*4882a593Smuzhiyun PINCTRL_PIN(PKG2, "pkg2"),
365*4882a593Smuzhiyun PINCTRL_PIN(PKG3, "pkg3"),
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun enum s700_pinmux_functions {
369*4882a593Smuzhiyun S700_MUX_NOR,
370*4882a593Smuzhiyun S700_MUX_ETH_RGMII,
371*4882a593Smuzhiyun S700_MUX_ETH_SGMII,
372*4882a593Smuzhiyun S700_MUX_SPI0,
373*4882a593Smuzhiyun S700_MUX_SPI1,
374*4882a593Smuzhiyun S700_MUX_SPI2,
375*4882a593Smuzhiyun S700_MUX_SPI3,
376*4882a593Smuzhiyun S700_MUX_SENS0,
377*4882a593Smuzhiyun S700_MUX_SENS1,
378*4882a593Smuzhiyun S700_MUX_UART0,
379*4882a593Smuzhiyun S700_MUX_UART1,
380*4882a593Smuzhiyun S700_MUX_UART2,
381*4882a593Smuzhiyun S700_MUX_UART3,
382*4882a593Smuzhiyun S700_MUX_UART4,
383*4882a593Smuzhiyun S700_MUX_UART5,
384*4882a593Smuzhiyun S700_MUX_UART6,
385*4882a593Smuzhiyun S700_MUX_I2S0,
386*4882a593Smuzhiyun S700_MUX_I2S1,
387*4882a593Smuzhiyun S700_MUX_PCM1,
388*4882a593Smuzhiyun S700_MUX_PCM0,
389*4882a593Smuzhiyun S700_MUX_KS,
390*4882a593Smuzhiyun S700_MUX_JTAG,
391*4882a593Smuzhiyun S700_MUX_PWM0,
392*4882a593Smuzhiyun S700_MUX_PWM1,
393*4882a593Smuzhiyun S700_MUX_PWM2,
394*4882a593Smuzhiyun S700_MUX_PWM3,
395*4882a593Smuzhiyun S700_MUX_PWM4,
396*4882a593Smuzhiyun S700_MUX_PWM5,
397*4882a593Smuzhiyun S700_MUX_P0,
398*4882a593Smuzhiyun S700_MUX_SD0,
399*4882a593Smuzhiyun S700_MUX_SD1,
400*4882a593Smuzhiyun S700_MUX_SD2,
401*4882a593Smuzhiyun S700_MUX_I2C0,
402*4882a593Smuzhiyun S700_MUX_I2C1,
403*4882a593Smuzhiyun S700_MUX_I2C2,
404*4882a593Smuzhiyun S700_MUX_I2C3,
405*4882a593Smuzhiyun S700_MUX_DSI,
406*4882a593Smuzhiyun S700_MUX_LVDS,
407*4882a593Smuzhiyun S700_MUX_USB30,
408*4882a593Smuzhiyun S700_MUX_CLKO_25M,
409*4882a593Smuzhiyun S700_MUX_MIPI_CSI,
410*4882a593Smuzhiyun S700_MUX_NAND,
411*4882a593Smuzhiyun S700_MUX_SPDIF,
412*4882a593Smuzhiyun S700_MUX_SIRQ0,
413*4882a593Smuzhiyun S700_MUX_SIRQ1,
414*4882a593Smuzhiyun S700_MUX_SIRQ2,
415*4882a593Smuzhiyun S700_MUX_BT,
416*4882a593Smuzhiyun S700_MUX_LCD0,
417*4882a593Smuzhiyun S700_MUX_RESERVED,
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* mfp0_31_30 reserved */
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* rgmii_txd23 */
423*4882a593Smuzhiyun static unsigned int rgmii_txd23_mfp_pads[] = { ETH_TXD2, ETH_TXD3};
424*4882a593Smuzhiyun static unsigned int rgmii_txd23_mfp_funcs[] = { S700_MUX_ETH_RGMII,
425*4882a593Smuzhiyun S700_MUX_I2C1,
426*4882a593Smuzhiyun S700_MUX_UART3 };
427*4882a593Smuzhiyun /* rgmii_rxd2 */
428*4882a593Smuzhiyun static unsigned int rgmii_rxd2_mfp_pads[] = { ETH_RXD2 };
429*4882a593Smuzhiyun static unsigned int rgmii_rxd2_mfp_funcs[] = { S700_MUX_ETH_RGMII,
430*4882a593Smuzhiyun S700_MUX_PWM0,
431*4882a593Smuzhiyun S700_MUX_UART3 };
432*4882a593Smuzhiyun /* rgmii_rxd3 */
433*4882a593Smuzhiyun static unsigned int rgmii_rxd3_mfp_pads[] = { ETH_RXD3};
434*4882a593Smuzhiyun static unsigned int rgmii_rxd3_mfp_funcs[] = { S700_MUX_ETH_RGMII,
435*4882a593Smuzhiyun S700_MUX_PWM2,
436*4882a593Smuzhiyun S700_MUX_UART3 };
437*4882a593Smuzhiyun /* lcd0_d18 */
438*4882a593Smuzhiyun static unsigned int lcd0_d18_mfp_pads[] = { LCD0_D18 };
439*4882a593Smuzhiyun static unsigned int lcd0_d18_mfp_funcs[] = { S700_MUX_NOR,
440*4882a593Smuzhiyun S700_MUX_SENS1,
441*4882a593Smuzhiyun S700_MUX_PWM2,
442*4882a593Smuzhiyun S700_MUX_PWM4,
443*4882a593Smuzhiyun S700_MUX_LCD0 };
444*4882a593Smuzhiyun /* rgmii_txd01 */
445*4882a593Smuzhiyun static unsigned int rgmii_txd01_mfp_pads[] = { ETH_CRS_DV };
446*4882a593Smuzhiyun static unsigned int rgmii_txd01_mfp_funcs[] = { S700_MUX_ETH_RGMII,
447*4882a593Smuzhiyun S700_MUX_RESERVED,
448*4882a593Smuzhiyun S700_MUX_SPI2,
449*4882a593Smuzhiyun S700_MUX_UART4,
450*4882a593Smuzhiyun S700_MUX_PWM4 };
451*4882a593Smuzhiyun /* rgmii_txd0 */
452*4882a593Smuzhiyun static unsigned int rgmii_txd0_mfp_pads[] = { ETH_TXD0 };
453*4882a593Smuzhiyun static unsigned int rgmii_txd0_mfp_funcs[] = { S700_MUX_ETH_RGMII,
454*4882a593Smuzhiyun S700_MUX_ETH_SGMII,
455*4882a593Smuzhiyun S700_MUX_SPI2,
456*4882a593Smuzhiyun S700_MUX_UART6,
457*4882a593Smuzhiyun S700_MUX_PWM4 };
458*4882a593Smuzhiyun /* rgmii_txd1 */
459*4882a593Smuzhiyun static unsigned int rgmii_txd1_mfp_pads[] = { ETH_TXD1 };
460*4882a593Smuzhiyun static unsigned int rgmii_txd1_mfp_funcs[] = { S700_MUX_ETH_RGMII,
461*4882a593Smuzhiyun S700_MUX_ETH_SGMII,
462*4882a593Smuzhiyun S700_MUX_SPI2,
463*4882a593Smuzhiyun S700_MUX_UART6,
464*4882a593Smuzhiyun S700_MUX_PWM5 };
465*4882a593Smuzhiyun /* rgmii_txen */
466*4882a593Smuzhiyun static unsigned int rgmii_txen_mfp_pads[] = { ETH_TXEN };
467*4882a593Smuzhiyun static unsigned int rgmii_txen_mfp_funcs[] = { S700_MUX_ETH_RGMII,
468*4882a593Smuzhiyun S700_MUX_UART2,
469*4882a593Smuzhiyun S700_MUX_SPI3,
470*4882a593Smuzhiyun S700_MUX_PWM0 };
471*4882a593Smuzhiyun /* rgmii_rxen */
472*4882a593Smuzhiyun static unsigned int rgmii_rxen_mfp_pads[] = { ETH_RXER };
473*4882a593Smuzhiyun static unsigned int rgmii_rxen_mfp_funcs[] = { S700_MUX_ETH_RGMII,
474*4882a593Smuzhiyun S700_MUX_UART2,
475*4882a593Smuzhiyun S700_MUX_SPI3,
476*4882a593Smuzhiyun S700_MUX_PWM1 };
477*4882a593Smuzhiyun /* mfp0_12_11 reserved */
478*4882a593Smuzhiyun /* rgmii_rxd1*/
479*4882a593Smuzhiyun static unsigned int rgmii_rxd1_mfp_pads[] = { ETH_RXD1 };
480*4882a593Smuzhiyun static unsigned int rgmii_rxd1_mfp_funcs[] = { S700_MUX_ETH_RGMII,
481*4882a593Smuzhiyun S700_MUX_UART2,
482*4882a593Smuzhiyun S700_MUX_SPI3,
483*4882a593Smuzhiyun S700_MUX_PWM2,
484*4882a593Smuzhiyun S700_MUX_UART5,
485*4882a593Smuzhiyun S700_MUX_ETH_SGMII };
486*4882a593Smuzhiyun /* rgmii_rxd0 */
487*4882a593Smuzhiyun static unsigned int rgmii_rxd0_mfp_pads[] = { ETH_RXD0 };
488*4882a593Smuzhiyun static unsigned int rgmii_rxd0_mfp_funcs[] = { S700_MUX_ETH_RGMII,
489*4882a593Smuzhiyun S700_MUX_UART2,
490*4882a593Smuzhiyun S700_MUX_SPI3,
491*4882a593Smuzhiyun S700_MUX_PWM3,
492*4882a593Smuzhiyun S700_MUX_UART5,
493*4882a593Smuzhiyun S700_MUX_ETH_SGMII };
494*4882a593Smuzhiyun /* rgmii_ref_clk */
495*4882a593Smuzhiyun static unsigned int rgmii_ref_clk_mfp_pads[] = { ETH_REF_CLK };
496*4882a593Smuzhiyun static unsigned int rgmii_ref_clk_mfp_funcs[] = { S700_MUX_ETH_RGMII,
497*4882a593Smuzhiyun S700_MUX_UART4,
498*4882a593Smuzhiyun S700_MUX_SPI2,
499*4882a593Smuzhiyun S700_MUX_RESERVED,
500*4882a593Smuzhiyun S700_MUX_ETH_SGMII };
501*4882a593Smuzhiyun /* i2s_d0 */
502*4882a593Smuzhiyun static unsigned int i2s_d0_mfp_pads[] = { I2S_D0 };
503*4882a593Smuzhiyun static unsigned int i2s_d0_mfp_funcs[] = { S700_MUX_I2S0,
504*4882a593Smuzhiyun S700_MUX_NOR };
505*4882a593Smuzhiyun /* i2s_pcm1 */
506*4882a593Smuzhiyun static unsigned int i2s_pcm1_mfp_pads[] = { I2S_LRCLK0,
507*4882a593Smuzhiyun I2S_MCLK0 };
508*4882a593Smuzhiyun static unsigned int i2s_pcm1_mfp_funcs[] = { S700_MUX_I2S0,
509*4882a593Smuzhiyun S700_MUX_NOR,
510*4882a593Smuzhiyun S700_MUX_PCM1,
511*4882a593Smuzhiyun S700_MUX_BT };
512*4882a593Smuzhiyun /* i2s0_pcm0 */
513*4882a593Smuzhiyun static unsigned int i2s0_pcm0_mfp_pads[] = { I2S_BCLK0 };
514*4882a593Smuzhiyun static unsigned int i2s0_pcm0_mfp_funcs[] = { S700_MUX_I2S0,
515*4882a593Smuzhiyun S700_MUX_NOR,
516*4882a593Smuzhiyun S700_MUX_PCM0,
517*4882a593Smuzhiyun S700_MUX_BT };
518*4882a593Smuzhiyun /* i2s1_pcm0 */
519*4882a593Smuzhiyun static unsigned int i2s1_pcm0_mfp_pads[] = { I2S_BCLK1,
520*4882a593Smuzhiyun I2S_LRCLK1,
521*4882a593Smuzhiyun I2S_MCLK1 };
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static unsigned int i2s1_pcm0_mfp_funcs[] = { S700_MUX_I2S1,
524*4882a593Smuzhiyun S700_MUX_NOR,
525*4882a593Smuzhiyun S700_MUX_PCM0,
526*4882a593Smuzhiyun S700_MUX_BT };
527*4882a593Smuzhiyun /* i2s_d1 */
528*4882a593Smuzhiyun static unsigned int i2s_d1_mfp_pads[] = { I2S_D1 };
529*4882a593Smuzhiyun static unsigned int i2s_d1_mfp_funcs[] = { S700_MUX_I2S1,
530*4882a593Smuzhiyun S700_MUX_NOR };
531*4882a593Smuzhiyun /* ks_in2 */
532*4882a593Smuzhiyun static unsigned int ks_in2_mfp_pads[] = { KS_IN2 };
533*4882a593Smuzhiyun static unsigned int ks_in2_mfp_funcs[] = { S700_MUX_KS,
534*4882a593Smuzhiyun S700_MUX_JTAG,
535*4882a593Smuzhiyun S700_MUX_NOR,
536*4882a593Smuzhiyun S700_MUX_BT,
537*4882a593Smuzhiyun S700_MUX_PWM0,
538*4882a593Smuzhiyun S700_MUX_SENS1,
539*4882a593Smuzhiyun S700_MUX_PWM0,
540*4882a593Smuzhiyun S700_MUX_P0 };
541*4882a593Smuzhiyun /* ks_in1 */
542*4882a593Smuzhiyun static unsigned int ks_in1_mfp_pads[] = { KS_IN1 };
543*4882a593Smuzhiyun static unsigned int ks_in1_mfp_funcs[] = { S700_MUX_KS,
544*4882a593Smuzhiyun S700_MUX_JTAG,
545*4882a593Smuzhiyun S700_MUX_NOR,
546*4882a593Smuzhiyun S700_MUX_BT,
547*4882a593Smuzhiyun S700_MUX_PWM5,
548*4882a593Smuzhiyun S700_MUX_SENS1,
549*4882a593Smuzhiyun S700_MUX_PWM1,
550*4882a593Smuzhiyun S700_MUX_USB30 };
551*4882a593Smuzhiyun /* ks_in0 */
552*4882a593Smuzhiyun static unsigned int ks_in0_mfp_pads[] = { KS_IN0 };
553*4882a593Smuzhiyun static unsigned int ks_in0_mfp_funcs[] = { S700_MUX_KS,
554*4882a593Smuzhiyun S700_MUX_JTAG,
555*4882a593Smuzhiyun S700_MUX_NOR,
556*4882a593Smuzhiyun S700_MUX_BT,
557*4882a593Smuzhiyun S700_MUX_PWM4,
558*4882a593Smuzhiyun S700_MUX_SENS1,
559*4882a593Smuzhiyun S700_MUX_PWM4,
560*4882a593Smuzhiyun S700_MUX_P0 };
561*4882a593Smuzhiyun /* ks_in3 */
562*4882a593Smuzhiyun static unsigned int ks_in3_mfp_pads[] = { KS_IN3 };
563*4882a593Smuzhiyun static unsigned int ks_in3_mfp_funcs[] = { S700_MUX_KS,
564*4882a593Smuzhiyun S700_MUX_JTAG,
565*4882a593Smuzhiyun S700_MUX_NOR,
566*4882a593Smuzhiyun S700_MUX_PWM1,
567*4882a593Smuzhiyun S700_MUX_BT,
568*4882a593Smuzhiyun S700_MUX_SENS1 };
569*4882a593Smuzhiyun /* ks_out0 */
570*4882a593Smuzhiyun static unsigned int ks_out0_mfp_pads[] = { KS_OUT0 };
571*4882a593Smuzhiyun static unsigned int ks_out0_mfp_funcs[] = { S700_MUX_KS,
572*4882a593Smuzhiyun S700_MUX_UART5,
573*4882a593Smuzhiyun S700_MUX_NOR,
574*4882a593Smuzhiyun S700_MUX_PWM2,
575*4882a593Smuzhiyun S700_MUX_BT,
576*4882a593Smuzhiyun S700_MUX_SENS1,
577*4882a593Smuzhiyun S700_MUX_SD0,
578*4882a593Smuzhiyun S700_MUX_UART4 };
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun /* ks_out1 */
581*4882a593Smuzhiyun static unsigned int ks_out1_mfp_pads[] = { KS_OUT1 };
582*4882a593Smuzhiyun static unsigned int ks_out1_mfp_funcs[] = { S700_MUX_KS,
583*4882a593Smuzhiyun S700_MUX_JTAG,
584*4882a593Smuzhiyun S700_MUX_NOR,
585*4882a593Smuzhiyun S700_MUX_PWM3,
586*4882a593Smuzhiyun S700_MUX_BT,
587*4882a593Smuzhiyun S700_MUX_SENS1,
588*4882a593Smuzhiyun S700_MUX_SD0,
589*4882a593Smuzhiyun S700_MUX_UART4 };
590*4882a593Smuzhiyun /* ks_out2 */
591*4882a593Smuzhiyun static unsigned int ks_out2_mfp_pads[] = { KS_OUT2 };
592*4882a593Smuzhiyun static unsigned int ks_out2_mfp_funcs[] = { S700_MUX_SD0,
593*4882a593Smuzhiyun S700_MUX_KS,
594*4882a593Smuzhiyun S700_MUX_NOR,
595*4882a593Smuzhiyun S700_MUX_PWM2,
596*4882a593Smuzhiyun S700_MUX_UART5,
597*4882a593Smuzhiyun S700_MUX_SENS1,
598*4882a593Smuzhiyun S700_MUX_BT };
599*4882a593Smuzhiyun /* lvds_o_pn */
600*4882a593Smuzhiyun static unsigned int lvds_o_pn_mfp_pads[] = { LVDS_OEP,
601*4882a593Smuzhiyun LVDS_OEN,
602*4882a593Smuzhiyun LVDS_ODP,
603*4882a593Smuzhiyun LVDS_ODN,
604*4882a593Smuzhiyun LVDS_OCP,
605*4882a593Smuzhiyun LVDS_OCN,
606*4882a593Smuzhiyun LVDS_OBP,
607*4882a593Smuzhiyun LVDS_OBN,
608*4882a593Smuzhiyun LVDS_OAP,
609*4882a593Smuzhiyun LVDS_OAN };
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun static unsigned int lvds_o_pn_mfp_funcs[] = { S700_MUX_LVDS,
612*4882a593Smuzhiyun S700_MUX_BT,
613*4882a593Smuzhiyun S700_MUX_LCD0 };
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* dsi_dn0 */
616*4882a593Smuzhiyun static unsigned int dsi_dn0_mfp_pads[] = { DSI_DN0 };
617*4882a593Smuzhiyun static unsigned int dsi_dn0_mfp_funcs[] = { S700_MUX_DSI,
618*4882a593Smuzhiyun S700_MUX_UART2,
619*4882a593Smuzhiyun S700_MUX_SPI0 };
620*4882a593Smuzhiyun /* dsi_dp2 */
621*4882a593Smuzhiyun static unsigned int dsi_dp2_mfp_pads[] = { DSI_DP2 };
622*4882a593Smuzhiyun static unsigned int dsi_dp2_mfp_funcs[] = { S700_MUX_DSI,
623*4882a593Smuzhiyun S700_MUX_UART2,
624*4882a593Smuzhiyun S700_MUX_SPI0,
625*4882a593Smuzhiyun S700_MUX_SD1 };
626*4882a593Smuzhiyun /* lcd0_d2 */
627*4882a593Smuzhiyun static unsigned int lcd0_d2_mfp_pads[] = { LCD0_D2 };
628*4882a593Smuzhiyun static unsigned int lcd0_d2_mfp_funcs[] = { S700_MUX_NOR,
629*4882a593Smuzhiyun S700_MUX_SD0,
630*4882a593Smuzhiyun S700_MUX_RESERVED,
631*4882a593Smuzhiyun S700_MUX_PWM3,
632*4882a593Smuzhiyun S700_MUX_LCD0 };
633*4882a593Smuzhiyun /* dsi_dp3 */
634*4882a593Smuzhiyun static unsigned int dsi_dp3_mfp_pads[] = { DSI_DP3 };
635*4882a593Smuzhiyun static unsigned int dsi_dp3_mfp_funcs[] = { S700_MUX_DSI,
636*4882a593Smuzhiyun S700_MUX_SD0,
637*4882a593Smuzhiyun S700_MUX_SD1,
638*4882a593Smuzhiyun S700_MUX_LCD0 };
639*4882a593Smuzhiyun /* dsi_dn3 */
640*4882a593Smuzhiyun static unsigned int dsi_dn3_mfp_pads[] = { DSI_DN3 };
641*4882a593Smuzhiyun static unsigned int dsi_dn3_mfp_funcs[] = { S700_MUX_DSI,
642*4882a593Smuzhiyun S700_MUX_SD0,
643*4882a593Smuzhiyun S700_MUX_SD1,
644*4882a593Smuzhiyun S700_MUX_LCD0 };
645*4882a593Smuzhiyun /* dsi_dp0 */
646*4882a593Smuzhiyun static unsigned int dsi_dp0_mfp_pads[] = { DSI_DP0 };
647*4882a593Smuzhiyun static unsigned int dsi_dp0_mfp_funcs[] = { S700_MUX_DSI,
648*4882a593Smuzhiyun S700_MUX_RESERVED,
649*4882a593Smuzhiyun S700_MUX_SD0,
650*4882a593Smuzhiyun S700_MUX_UART2,
651*4882a593Smuzhiyun S700_MUX_SPI0 };
652*4882a593Smuzhiyun /* lvds_ee_pn */
653*4882a593Smuzhiyun static unsigned int lvds_ee_pn_mfp_pads[] = { LVDS_EEP,
654*4882a593Smuzhiyun LVDS_EEN };
655*4882a593Smuzhiyun static unsigned int lvds_ee_pn_mfp_funcs[] = { S700_MUX_LVDS,
656*4882a593Smuzhiyun S700_MUX_NOR,
657*4882a593Smuzhiyun S700_MUX_BT,
658*4882a593Smuzhiyun S700_MUX_LCD0 };
659*4882a593Smuzhiyun /* uart2_rx_tx */
660*4882a593Smuzhiyun static unsigned int uart2_rx_tx_mfp_pads[] = { UART2_RX,
661*4882a593Smuzhiyun UART2_TX };
662*4882a593Smuzhiyun static unsigned int uart2_rx_tx_mfp_funcs[] = { S700_MUX_UART2,
663*4882a593Smuzhiyun S700_MUX_NOR,
664*4882a593Smuzhiyun S700_MUX_SPI0,
665*4882a593Smuzhiyun S700_MUX_PCM0 };
666*4882a593Smuzhiyun /* spi0_i2c_pcm */
667*4882a593Smuzhiyun static unsigned int spi0_i2c_pcm_mfp_pads[] = { SPI0_SS,
668*4882a593Smuzhiyun SPI0_MISO };
669*4882a593Smuzhiyun static unsigned int spi0_i2c_pcm_mfp_funcs[] = { S700_MUX_SPI0,
670*4882a593Smuzhiyun S700_MUX_NOR,
671*4882a593Smuzhiyun S700_MUX_I2S1,
672*4882a593Smuzhiyun S700_MUX_PCM1,
673*4882a593Smuzhiyun S700_MUX_PCM0,
674*4882a593Smuzhiyun S700_MUX_I2C2 };
675*4882a593Smuzhiyun /* mfp2_31 reserved */
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /* dsi_dnp1_cp_d2 */
678*4882a593Smuzhiyun static unsigned int dsi_dnp1_cp_d2_mfp_pads[] = { DSI_DP1,
679*4882a593Smuzhiyun DSI_CP,
680*4882a593Smuzhiyun DSI_CN };
681*4882a593Smuzhiyun static unsigned int dsi_dnp1_cp_d2_mfp_funcs[] = { S700_MUX_DSI,
682*4882a593Smuzhiyun S700_MUX_LCD0,
683*4882a593Smuzhiyun S700_MUX_RESERVED };
684*4882a593Smuzhiyun /* dsi_dnp1_cp_d17 */
685*4882a593Smuzhiyun static unsigned int dsi_dnp1_cp_d17_mfp_pads[] = { DSI_DP1,
686*4882a593Smuzhiyun DSI_CP,
687*4882a593Smuzhiyun DSI_CN };
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun static unsigned int dsi_dnp1_cp_d17_mfp_funcs[] = { S700_MUX_DSI,
690*4882a593Smuzhiyun S700_MUX_RESERVED,
691*4882a593Smuzhiyun S700_MUX_LCD0 };
692*4882a593Smuzhiyun /* lvds_e_pn */
693*4882a593Smuzhiyun static unsigned int lvds_e_pn_mfp_pads[] = { LVDS_EDP,
694*4882a593Smuzhiyun LVDS_EDN,
695*4882a593Smuzhiyun LVDS_ECP,
696*4882a593Smuzhiyun LVDS_ECN,
697*4882a593Smuzhiyun LVDS_EBP,
698*4882a593Smuzhiyun LVDS_EBN,
699*4882a593Smuzhiyun LVDS_EAP,
700*4882a593Smuzhiyun LVDS_EAN };
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun static unsigned int lvds_e_pn_mfp_funcs[] = { S700_MUX_LVDS,
703*4882a593Smuzhiyun S700_MUX_NOR,
704*4882a593Smuzhiyun S700_MUX_LCD0 };
705*4882a593Smuzhiyun /* dsi_dn2 */
706*4882a593Smuzhiyun static unsigned int dsi_dn2_mfp_pads[] = { DSI_DN2 };
707*4882a593Smuzhiyun static unsigned int dsi_dn2_mfp_funcs[] = { S700_MUX_DSI,
708*4882a593Smuzhiyun S700_MUX_RESERVED,
709*4882a593Smuzhiyun S700_MUX_SD1,
710*4882a593Smuzhiyun S700_MUX_UART2,
711*4882a593Smuzhiyun S700_MUX_SPI0 };
712*4882a593Smuzhiyun /* uart2_rtsb */
713*4882a593Smuzhiyun static unsigned int uart2_rtsb_mfp_pads[] = { UART2_RTSB };
714*4882a593Smuzhiyun static unsigned int uart2_rtsb_mfp_funcs[] = { S700_MUX_UART2,
715*4882a593Smuzhiyun S700_MUX_UART0 };
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* uart2_ctsb */
718*4882a593Smuzhiyun static unsigned int uart2_ctsb_mfp_pads[] = { UART2_CTSB };
719*4882a593Smuzhiyun static unsigned int uart2_ctsb_mfp_funcs[] = { S700_MUX_UART2,
720*4882a593Smuzhiyun S700_MUX_UART0 };
721*4882a593Smuzhiyun /* uart3_rtsb */
722*4882a593Smuzhiyun static unsigned int uart3_rtsb_mfp_pads[] = { UART3_RTSB };
723*4882a593Smuzhiyun static unsigned int uart3_rtsb_mfp_funcs[] = { S700_MUX_UART3,
724*4882a593Smuzhiyun S700_MUX_UART5 };
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* uart3_ctsb */
727*4882a593Smuzhiyun static unsigned int uart3_ctsb_mfp_pads[] = { UART3_CTSB };
728*4882a593Smuzhiyun static unsigned int uart3_ctsb_mfp_funcs[] = { S700_MUX_UART3,
729*4882a593Smuzhiyun S700_MUX_UART5 };
730*4882a593Smuzhiyun /* sd0_d0 */
731*4882a593Smuzhiyun static unsigned int sd0_d0_mfp_pads[] = { SD0_D0 };
732*4882a593Smuzhiyun static unsigned int sd0_d0_mfp_funcs[] = { S700_MUX_SD0,
733*4882a593Smuzhiyun S700_MUX_NOR,
734*4882a593Smuzhiyun S700_MUX_RESERVED,
735*4882a593Smuzhiyun S700_MUX_JTAG,
736*4882a593Smuzhiyun S700_MUX_UART2,
737*4882a593Smuzhiyun S700_MUX_UART5 };
738*4882a593Smuzhiyun /* sd0_d1 */
739*4882a593Smuzhiyun static unsigned int sd0_d1_mfp_pads[] = { SD0_D1 };
740*4882a593Smuzhiyun static unsigned int sd0_d1_mfp_funcs[] = { S700_MUX_SD0,
741*4882a593Smuzhiyun S700_MUX_NOR,
742*4882a593Smuzhiyun S700_MUX_RESERVED,
743*4882a593Smuzhiyun S700_MUX_RESERVED,
744*4882a593Smuzhiyun S700_MUX_UART2,
745*4882a593Smuzhiyun S700_MUX_UART5 };
746*4882a593Smuzhiyun /* sd0_d2_d3 */
747*4882a593Smuzhiyun static unsigned int sd0_d2_d3_mfp_pads[] = { SD0_D2,
748*4882a593Smuzhiyun SD0_D3 };
749*4882a593Smuzhiyun static unsigned int sd0_d2_d3_mfp_funcs[] = { S700_MUX_SD0,
750*4882a593Smuzhiyun S700_MUX_NOR,
751*4882a593Smuzhiyun S700_MUX_RESERVED,
752*4882a593Smuzhiyun S700_MUX_JTAG,
753*4882a593Smuzhiyun S700_MUX_UART2,
754*4882a593Smuzhiyun S700_MUX_UART1 };
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* sd1_d0_d3 */
757*4882a593Smuzhiyun static unsigned int sd1_d0_d3_mfp_pads[] = { SD1_D0,
758*4882a593Smuzhiyun SD1_D1,
759*4882a593Smuzhiyun SD1_D2,
760*4882a593Smuzhiyun SD1_D3 };
761*4882a593Smuzhiyun static unsigned int sd1_d0_d3_mfp_funcs[] = { S700_MUX_SD0,
762*4882a593Smuzhiyun S700_MUX_NOR,
763*4882a593Smuzhiyun S700_MUX_RESERVED,
764*4882a593Smuzhiyun S700_MUX_SD1 };
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /* sd0_cmd */
767*4882a593Smuzhiyun static unsigned int sd0_cmd_mfp_pads[] = { SD0_CMD };
768*4882a593Smuzhiyun static unsigned int sd0_cmd_mfp_funcs[] = { S700_MUX_SD0,
769*4882a593Smuzhiyun S700_MUX_NOR,
770*4882a593Smuzhiyun S700_MUX_RESERVED,
771*4882a593Smuzhiyun S700_MUX_JTAG };
772*4882a593Smuzhiyun /* sd0_clk */
773*4882a593Smuzhiyun static unsigned int sd0_clk_mfp_pads[] = { SD0_CLK };
774*4882a593Smuzhiyun static unsigned int sd0_clk_mfp_funcs[] = { S700_MUX_SD0,
775*4882a593Smuzhiyun S700_MUX_RESERVED,
776*4882a593Smuzhiyun S700_MUX_JTAG };
777*4882a593Smuzhiyun /* sd1_cmd */
778*4882a593Smuzhiyun static unsigned int sd1_cmd_mfp_pads[] = { SD1_CMD };
779*4882a593Smuzhiyun static unsigned int sd1_cmd_mfp_funcs[] = { S700_MUX_SD1,
780*4882a593Smuzhiyun S700_MUX_NOR };
781*4882a593Smuzhiyun /* uart0_rx */
782*4882a593Smuzhiyun static unsigned int uart0_rx_mfp_pads[] = { UART0_RX };
783*4882a593Smuzhiyun static unsigned int uart0_rx_mfp_funcs[] = { S700_MUX_UART0,
784*4882a593Smuzhiyun S700_MUX_UART2,
785*4882a593Smuzhiyun S700_MUX_SPI1,
786*4882a593Smuzhiyun S700_MUX_I2C0,
787*4882a593Smuzhiyun S700_MUX_PCM1,
788*4882a593Smuzhiyun S700_MUX_I2S1 };
789*4882a593Smuzhiyun /* dnand_data_wr1 reserved */
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /* clko_25m */
792*4882a593Smuzhiyun static unsigned int clko_25m_mfp_pads[] = { CLKO_25M };
793*4882a593Smuzhiyun static unsigned int clko_25m_mfp_funcs[] = { S700_MUX_RESERVED,
794*4882a593Smuzhiyun S700_MUX_CLKO_25M };
795*4882a593Smuzhiyun /* csi_cn_cp */
796*4882a593Smuzhiyun static unsigned int csi_cn_cp_mfp_pads[] = { CSI_CN,
797*4882a593Smuzhiyun CSI_CP };
798*4882a593Smuzhiyun static unsigned int csi_cn_cp_mfp_funcs[] = { S700_MUX_MIPI_CSI,
799*4882a593Smuzhiyun S700_MUX_SENS0 };
800*4882a593Smuzhiyun /* dnand_acle_ce07_24 reserved */
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* sens0_ckout */
803*4882a593Smuzhiyun static unsigned int sens0_ckout_mfp_pads[] = { SENSOR0_CKOUT };
804*4882a593Smuzhiyun static unsigned int sens0_ckout_mfp_funcs[] = { S700_MUX_SENS0,
805*4882a593Smuzhiyun S700_MUX_NOR,
806*4882a593Smuzhiyun S700_MUX_SENS1,
807*4882a593Smuzhiyun S700_MUX_PWM1 };
808*4882a593Smuzhiyun /* uart0_tx */
809*4882a593Smuzhiyun static unsigned int uart0_tx_mfp_pads[] = { UART0_TX };
810*4882a593Smuzhiyun static unsigned int uart0_tx_mfp_funcs[] = { S700_MUX_UART0,
811*4882a593Smuzhiyun S700_MUX_UART2,
812*4882a593Smuzhiyun S700_MUX_SPI1,
813*4882a593Smuzhiyun S700_MUX_I2C0,
814*4882a593Smuzhiyun S700_MUX_SPDIF,
815*4882a593Smuzhiyun S700_MUX_PCM1,
816*4882a593Smuzhiyun S700_MUX_I2S1 };
817*4882a593Smuzhiyun /* i2c0_mfp */
818*4882a593Smuzhiyun static unsigned int i2c0_mfp_pads[] = { I2C0_SCLK,
819*4882a593Smuzhiyun I2C0_SDATA };
820*4882a593Smuzhiyun static unsigned int i2c0_mfp_funcs[] = { S700_MUX_I2C0,
821*4882a593Smuzhiyun S700_MUX_UART2,
822*4882a593Smuzhiyun S700_MUX_I2C1,
823*4882a593Smuzhiyun S700_MUX_UART1,
824*4882a593Smuzhiyun S700_MUX_SPI1 };
825*4882a593Smuzhiyun /* csi_dn_dp */
826*4882a593Smuzhiyun static unsigned int csi_dn_dp_mfp_pads[] = { CSI_DN0,
827*4882a593Smuzhiyun CSI_DN1,
828*4882a593Smuzhiyun CSI_DN2,
829*4882a593Smuzhiyun CSI_DN3,
830*4882a593Smuzhiyun CSI_DP0,
831*4882a593Smuzhiyun CSI_DP1,
832*4882a593Smuzhiyun CSI_DP2,
833*4882a593Smuzhiyun CSI_DP3 };
834*4882a593Smuzhiyun static unsigned int csi_dn_dp_mfp_funcs[] = { S700_MUX_MIPI_CSI,
835*4882a593Smuzhiyun S700_MUX_SENS0 };
836*4882a593Smuzhiyun /* sen0_pclk */
837*4882a593Smuzhiyun static unsigned int sen0_pclk_mfp_pads[] = { SENSOR0_PCLK };
838*4882a593Smuzhiyun static unsigned int sen0_pclk_mfp_funcs[] = { S700_MUX_SENS0,
839*4882a593Smuzhiyun S700_MUX_NOR,
840*4882a593Smuzhiyun S700_MUX_PWM0 };
841*4882a593Smuzhiyun /* pcm1_in */
842*4882a593Smuzhiyun static unsigned int pcm1_in_mfp_pads[] = { PCM1_IN };
843*4882a593Smuzhiyun static unsigned int pcm1_in_mfp_funcs[] = { S700_MUX_PCM1,
844*4882a593Smuzhiyun S700_MUX_SENS1,
845*4882a593Smuzhiyun S700_MUX_BT,
846*4882a593Smuzhiyun S700_MUX_PWM4 };
847*4882a593Smuzhiyun /* pcm1_clk */
848*4882a593Smuzhiyun static unsigned int pcm1_clk_mfp_pads[] = { PCM1_CLK };
849*4882a593Smuzhiyun static unsigned int pcm1_clk_mfp_funcs[] = { S700_MUX_PCM1,
850*4882a593Smuzhiyun S700_MUX_SENS1,
851*4882a593Smuzhiyun S700_MUX_BT,
852*4882a593Smuzhiyun S700_MUX_PWM5 };
853*4882a593Smuzhiyun /* pcm1_sync */
854*4882a593Smuzhiyun static unsigned int pcm1_sync_mfp_pads[] = { PCM1_SYNC };
855*4882a593Smuzhiyun static unsigned int pcm1_sync_mfp_funcs[] = { S700_MUX_PCM1,
856*4882a593Smuzhiyun S700_MUX_SENS1,
857*4882a593Smuzhiyun S700_MUX_BT,
858*4882a593Smuzhiyun S700_MUX_I2C3 };
859*4882a593Smuzhiyun /* pcm1_out */
860*4882a593Smuzhiyun static unsigned int pcm1_out_mfp_pads[] = { PCM1_OUT };
861*4882a593Smuzhiyun static unsigned int pcm1_out_mfp_funcs[] = { S700_MUX_PCM1,
862*4882a593Smuzhiyun S700_MUX_SENS1,
863*4882a593Smuzhiyun S700_MUX_BT,
864*4882a593Smuzhiyun S700_MUX_I2C3 };
865*4882a593Smuzhiyun /* dnand_data_wr */
866*4882a593Smuzhiyun static unsigned int dnand_data_wr_mfp_pads[] = { DNAND_D0,
867*4882a593Smuzhiyun DNAND_D1,
868*4882a593Smuzhiyun DNAND_D2,
869*4882a593Smuzhiyun DNAND_D3,
870*4882a593Smuzhiyun DNAND_D4,
871*4882a593Smuzhiyun DNAND_D5,
872*4882a593Smuzhiyun DNAND_D6,
873*4882a593Smuzhiyun DNAND_D7,
874*4882a593Smuzhiyun DNAND_RDB,
875*4882a593Smuzhiyun DNAND_RDBN };
876*4882a593Smuzhiyun static unsigned int dnand_data_wr_mfp_funcs[] = { S700_MUX_NAND,
877*4882a593Smuzhiyun S700_MUX_SD2 };
878*4882a593Smuzhiyun /* dnand_acle_ce0 */
879*4882a593Smuzhiyun static unsigned int dnand_acle_ce0_mfp_pads[] = { DNAND_ALE,
880*4882a593Smuzhiyun DNAND_CLE,
881*4882a593Smuzhiyun DNAND_CEB0,
882*4882a593Smuzhiyun DNAND_CEB1 };
883*4882a593Smuzhiyun static unsigned int dnand_acle_ce0_mfp_funcs[] = { S700_MUX_NAND,
884*4882a593Smuzhiyun S700_MUX_SPI2 };
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun /* nand_ceb2 */
887*4882a593Smuzhiyun static unsigned int nand_ceb2_mfp_pads[] = { DNAND_CEB2 };
888*4882a593Smuzhiyun static unsigned int nand_ceb2_mfp_funcs[] = { S700_MUX_NAND,
889*4882a593Smuzhiyun S700_MUX_PWM5 };
890*4882a593Smuzhiyun /* nand_ceb3 */
891*4882a593Smuzhiyun static unsigned int nand_ceb3_mfp_pads[] = { DNAND_CEB3 };
892*4882a593Smuzhiyun static unsigned int nand_ceb3_mfp_funcs[] = { S700_MUX_NAND,
893*4882a593Smuzhiyun S700_MUX_PWM4 };
894*4882a593Smuzhiyun /*****End MFP group data****************************/
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /*****PADDRV group data****************************/
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun /*PAD_DRV0*/
899*4882a593Smuzhiyun static unsigned int sirq_drv_pads[] = { SIRQ0,
900*4882a593Smuzhiyun SIRQ1,
901*4882a593Smuzhiyun SIRQ2 };
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun static unsigned int rgmii_txd23_drv_pads[] = { ETH_TXD2,
904*4882a593Smuzhiyun ETH_TXD3 };
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun static unsigned int rgmii_rxd23_drv_pads[] = { ETH_RXD2,
907*4882a593Smuzhiyun ETH_RXD3 };
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun static unsigned int rgmii_txd01_txen_drv_pads[] = { ETH_TXD0,
910*4882a593Smuzhiyun ETH_TXD1,
911*4882a593Smuzhiyun ETH_TXEN };
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun static unsigned int rgmii_rxer_drv_pads[] = { ETH_RXER };
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun static unsigned int rgmii_crs_drv_pads[] = { ETH_CRS_DV };
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun static unsigned int rgmii_rxd10_drv_pads[] = { ETH_RXD0,
918*4882a593Smuzhiyun ETH_RXD1 };
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun static unsigned int rgmii_ref_clk_drv_pads[] = { ETH_REF_CLK };
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun static unsigned int smi_mdc_mdio_drv_pads[] = { ETH_MDC,
923*4882a593Smuzhiyun ETH_MDIO };
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun static unsigned int i2s_d0_drv_pads[] = { I2S_D0 };
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun static unsigned int i2s_bclk0_drv_pads[] = { I2S_BCLK0 };
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun static unsigned int i2s3_drv_pads[] = { I2S_LRCLK0,
930*4882a593Smuzhiyun I2S_MCLK0,
931*4882a593Smuzhiyun I2S_D1 };
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun static unsigned int i2s13_drv_pads[] = { I2S_BCLK1,
934*4882a593Smuzhiyun I2S_LRCLK1,
935*4882a593Smuzhiyun I2S_MCLK1 };
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun static unsigned int pcm1_drv_pads[] = { PCM1_IN,
938*4882a593Smuzhiyun PCM1_CLK,
939*4882a593Smuzhiyun PCM1_SYNC,
940*4882a593Smuzhiyun PCM1_OUT };
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun static unsigned int ks_in_drv_pads[] = { KS_IN0,
943*4882a593Smuzhiyun KS_IN1,
944*4882a593Smuzhiyun KS_IN2,
945*4882a593Smuzhiyun KS_IN3 };
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /*PAD_DRV1*/
948*4882a593Smuzhiyun static unsigned int ks_out_drv_pads[] = { KS_OUT0,
949*4882a593Smuzhiyun KS_OUT1,
950*4882a593Smuzhiyun KS_OUT2 };
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun static unsigned int lvds_all_drv_pads[] = { LVDS_OEP,
953*4882a593Smuzhiyun LVDS_OEN,
954*4882a593Smuzhiyun LVDS_ODP,
955*4882a593Smuzhiyun LVDS_ODN,
956*4882a593Smuzhiyun LVDS_OCP,
957*4882a593Smuzhiyun LVDS_OCN,
958*4882a593Smuzhiyun LVDS_OBP,
959*4882a593Smuzhiyun LVDS_OBN,
960*4882a593Smuzhiyun LVDS_OAP,
961*4882a593Smuzhiyun LVDS_OAN,
962*4882a593Smuzhiyun LVDS_EEP,
963*4882a593Smuzhiyun LVDS_EEN,
964*4882a593Smuzhiyun LVDS_EDP,
965*4882a593Smuzhiyun LVDS_EDN,
966*4882a593Smuzhiyun LVDS_ECP,
967*4882a593Smuzhiyun LVDS_ECN,
968*4882a593Smuzhiyun LVDS_EBP,
969*4882a593Smuzhiyun LVDS_EBN,
970*4882a593Smuzhiyun LVDS_EAP,
971*4882a593Smuzhiyun LVDS_EAN };
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun static unsigned int lcd_d18_d2_drv_pads[] = { LCD0_D18,
974*4882a593Smuzhiyun LCD0_D2 };
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun static unsigned int dsi_all_drv_pads[] = { DSI_DP0,
977*4882a593Smuzhiyun DSI_DN0,
978*4882a593Smuzhiyun DSI_DP2,
979*4882a593Smuzhiyun DSI_DN2,
980*4882a593Smuzhiyun DSI_DP3,
981*4882a593Smuzhiyun DSI_DN3,
982*4882a593Smuzhiyun DSI_DP1,
983*4882a593Smuzhiyun DSI_DN1,
984*4882a593Smuzhiyun DSI_CP,
985*4882a593Smuzhiyun DSI_CN };
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun static unsigned int sd0_d0_d3_drv_pads[] = { SD0_D0,
988*4882a593Smuzhiyun SD0_D1,
989*4882a593Smuzhiyun SD0_D2,
990*4882a593Smuzhiyun SD0_D3 };
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun static unsigned int sd0_cmd_drv_pads[] = { SD0_CMD };
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun static unsigned int sd0_clk_drv_pads[] = { SD0_CLK };
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun static unsigned int spi0_all_drv_pads[] = { SPI0_SS,
997*4882a593Smuzhiyun SPI0_MISO };
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /*PAD_DRV2*/
1000*4882a593Smuzhiyun static unsigned int uart0_rx_drv_pads[] = { UART0_RX };
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun static unsigned int uart0_tx_drv_pads[] = { UART0_TX };
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun static unsigned int uart2_all_drv_pads[] = { UART2_RX,
1005*4882a593Smuzhiyun UART2_TX,
1006*4882a593Smuzhiyun UART2_RTSB,
1007*4882a593Smuzhiyun UART2_CTSB };
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun static unsigned int i2c0_all_drv_pads[] = { I2C0_SCLK,
1010*4882a593Smuzhiyun I2C0_SDATA };
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun static unsigned int i2c12_all_drv_pads[] = { I2C1_SCLK,
1013*4882a593Smuzhiyun I2C1_SDATA,
1014*4882a593Smuzhiyun I2C2_SCLK,
1015*4882a593Smuzhiyun I2C2_SDATA };
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun static unsigned int sens0_pclk_drv_pads[] = { SENSOR0_PCLK };
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun static unsigned int sens0_ckout_drv_pads[] = { SENSOR0_CKOUT };
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun static unsigned int uart3_all_drv_pads[] = { UART3_RX,
1022*4882a593Smuzhiyun UART3_TX,
1023*4882a593Smuzhiyun UART3_RTSB,
1024*4882a593Smuzhiyun UART3_CTSB };
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* all pinctrl groups of S700 board */
1027*4882a593Smuzhiyun static const struct owl_pingroup s700_groups[] = {
1028*4882a593Smuzhiyun MUX_PG(rgmii_txd23_mfp, 0, 28, 2),
1029*4882a593Smuzhiyun MUX_PG(rgmii_rxd2_mfp, 0, 26, 2),
1030*4882a593Smuzhiyun MUX_PG(rgmii_rxd3_mfp, 0, 26, 2),
1031*4882a593Smuzhiyun MUX_PG(lcd0_d18_mfp, 0, 23, 3),
1032*4882a593Smuzhiyun MUX_PG(rgmii_txd01_mfp, 0, 20, 3),
1033*4882a593Smuzhiyun MUX_PG(rgmii_txd0_mfp, 0, 16, 3),
1034*4882a593Smuzhiyun MUX_PG(rgmii_txd1_mfp, 0, 16, 3),
1035*4882a593Smuzhiyun MUX_PG(rgmii_txen_mfp, 0, 13, 3),
1036*4882a593Smuzhiyun MUX_PG(rgmii_rxen_mfp, 0, 13, 3),
1037*4882a593Smuzhiyun MUX_PG(rgmii_rxd1_mfp, 0, 8, 3),
1038*4882a593Smuzhiyun MUX_PG(rgmii_rxd0_mfp, 0, 8, 3),
1039*4882a593Smuzhiyun MUX_PG(rgmii_ref_clk_mfp, 0, 6, 2),
1040*4882a593Smuzhiyun MUX_PG(i2s_d0_mfp, 0, 5, 1),
1041*4882a593Smuzhiyun MUX_PG(i2s_pcm1_mfp, 0, 3, 2),
1042*4882a593Smuzhiyun MUX_PG(i2s0_pcm0_mfp, 0, 1, 2),
1043*4882a593Smuzhiyun MUX_PG(i2s1_pcm0_mfp, 0, 1, 2),
1044*4882a593Smuzhiyun MUX_PG(i2s_d1_mfp, 0, 0, 1),
1045*4882a593Smuzhiyun MUX_PG(ks_in2_mfp, 1, 29, 3),
1046*4882a593Smuzhiyun MUX_PG(ks_in1_mfp, 1, 29, 3),
1047*4882a593Smuzhiyun MUX_PG(ks_in0_mfp, 1, 29, 3),
1048*4882a593Smuzhiyun MUX_PG(ks_in3_mfp, 1, 26, 3),
1049*4882a593Smuzhiyun MUX_PG(ks_out0_mfp, 1, 26, 3),
1050*4882a593Smuzhiyun MUX_PG(ks_out1_mfp, 1, 26, 3),
1051*4882a593Smuzhiyun MUX_PG(ks_out2_mfp, 1, 23, 3),
1052*4882a593Smuzhiyun MUX_PG(lvds_o_pn_mfp, 1, 21, 2),
1053*4882a593Smuzhiyun MUX_PG(dsi_dn0_mfp, 1, 19, 2),
1054*4882a593Smuzhiyun MUX_PG(dsi_dp2_mfp, 1, 17, 2),
1055*4882a593Smuzhiyun MUX_PG(lcd0_d2_mfp, 1, 14, 3),
1056*4882a593Smuzhiyun MUX_PG(dsi_dp3_mfp, 1, 12, 2),
1057*4882a593Smuzhiyun MUX_PG(dsi_dn3_mfp, 1, 10, 2),
1058*4882a593Smuzhiyun MUX_PG(dsi_dp0_mfp, 1, 7, 3),
1059*4882a593Smuzhiyun MUX_PG(lvds_ee_pn_mfp, 1, 5, 2),
1060*4882a593Smuzhiyun MUX_PG(uart2_rx_tx_mfp, 1, 3, 2),
1061*4882a593Smuzhiyun MUX_PG(spi0_i2c_pcm_mfp, 1, 0, 3),
1062*4882a593Smuzhiyun MUX_PG(dsi_dnp1_cp_d2_mfp, 2, 29, 2),
1063*4882a593Smuzhiyun MUX_PG(dsi_dnp1_cp_d17_mfp, 2, 29, 2),
1064*4882a593Smuzhiyun MUX_PG(lvds_e_pn_mfp, 2, 27, 2),
1065*4882a593Smuzhiyun MUX_PG(dsi_dn2_mfp, 2, 24, 3),
1066*4882a593Smuzhiyun MUX_PG(uart2_rtsb_mfp, 2, 23, 1),
1067*4882a593Smuzhiyun MUX_PG(uart2_ctsb_mfp, 2, 22, 1),
1068*4882a593Smuzhiyun MUX_PG(uart3_rtsb_mfp, 2, 21, 1),
1069*4882a593Smuzhiyun MUX_PG(uart3_ctsb_mfp, 2, 20, 1),
1070*4882a593Smuzhiyun MUX_PG(sd0_d0_mfp, 2, 17, 3),
1071*4882a593Smuzhiyun MUX_PG(sd0_d1_mfp, 2, 14, 3),
1072*4882a593Smuzhiyun MUX_PG(sd0_d2_d3_mfp, 2, 11, 3),
1073*4882a593Smuzhiyun MUX_PG(sd1_d0_d3_mfp, 2, 9, 2),
1074*4882a593Smuzhiyun MUX_PG(sd0_cmd_mfp, 2, 7, 2),
1075*4882a593Smuzhiyun MUX_PG(sd0_clk_mfp, 2, 5, 2),
1076*4882a593Smuzhiyun MUX_PG(sd1_cmd_mfp, 2, 3, 2),
1077*4882a593Smuzhiyun MUX_PG(uart0_rx_mfp, 2, 0, 3),
1078*4882a593Smuzhiyun MUX_PG(clko_25m_mfp, 3, 30, 1),
1079*4882a593Smuzhiyun MUX_PG(csi_cn_cp_mfp, 3, 28, 2),
1080*4882a593Smuzhiyun MUX_PG(sens0_ckout_mfp, 3, 22, 2),
1081*4882a593Smuzhiyun MUX_PG(uart0_tx_mfp, 3, 19, 3),
1082*4882a593Smuzhiyun MUX_PG(i2c0_mfp, 3, 16, 3),
1083*4882a593Smuzhiyun MUX_PG(csi_dn_dp_mfp, 3, 14, 2),
1084*4882a593Smuzhiyun MUX_PG(sen0_pclk_mfp, 3, 12, 2),
1085*4882a593Smuzhiyun MUX_PG(pcm1_in_mfp, 3, 10, 2),
1086*4882a593Smuzhiyun MUX_PG(pcm1_clk_mfp, 3, 8, 2),
1087*4882a593Smuzhiyun MUX_PG(pcm1_sync_mfp, 3, 6, 2),
1088*4882a593Smuzhiyun MUX_PG(pcm1_out_mfp, 3, 4, 2),
1089*4882a593Smuzhiyun MUX_PG(dnand_data_wr_mfp, 3, 3, 1),
1090*4882a593Smuzhiyun MUX_PG(dnand_acle_ce0_mfp, 3, 2, 1),
1091*4882a593Smuzhiyun MUX_PG(nand_ceb2_mfp, 3, 0, 2),
1092*4882a593Smuzhiyun MUX_PG(nand_ceb3_mfp, 3, 0, 2),
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun DRV_PG(sirq_drv, 0, 28, 2),
1095*4882a593Smuzhiyun DRV_PG(rgmii_txd23_drv, 0, 26, 2),
1096*4882a593Smuzhiyun DRV_PG(rgmii_rxd23_drv, 0, 24, 2),
1097*4882a593Smuzhiyun DRV_PG(rgmii_txd01_txen_drv, 0, 22, 2),
1098*4882a593Smuzhiyun DRV_PG(rgmii_rxer_drv, 0, 20, 2),
1099*4882a593Smuzhiyun DRV_PG(rgmii_crs_drv, 0, 18, 2),
1100*4882a593Smuzhiyun DRV_PG(rgmii_rxd10_drv, 0, 16, 2),
1101*4882a593Smuzhiyun DRV_PG(rgmii_ref_clk_drv, 0, 14, 2),
1102*4882a593Smuzhiyun DRV_PG(smi_mdc_mdio_drv, 0, 12, 2),
1103*4882a593Smuzhiyun DRV_PG(i2s_d0_drv, 0, 10, 2),
1104*4882a593Smuzhiyun DRV_PG(i2s_bclk0_drv, 0, 8, 2),
1105*4882a593Smuzhiyun DRV_PG(i2s3_drv, 0, 6, 2),
1106*4882a593Smuzhiyun DRV_PG(i2s13_drv, 0, 4, 2),
1107*4882a593Smuzhiyun DRV_PG(pcm1_drv, 0, 2, 2),
1108*4882a593Smuzhiyun DRV_PG(ks_in_drv, 0, 0, 2),
1109*4882a593Smuzhiyun DRV_PG(ks_out_drv, 1, 30, 2),
1110*4882a593Smuzhiyun DRV_PG(lvds_all_drv, 1, 28, 2),
1111*4882a593Smuzhiyun DRV_PG(lcd_d18_d2_drv, 1, 26, 2),
1112*4882a593Smuzhiyun DRV_PG(dsi_all_drv, 1, 24, 2),
1113*4882a593Smuzhiyun DRV_PG(sd0_d0_d3_drv, 1, 22, 2),
1114*4882a593Smuzhiyun DRV_PG(sd0_cmd_drv, 1, 18, 2),
1115*4882a593Smuzhiyun DRV_PG(sd0_clk_drv, 1, 16, 2),
1116*4882a593Smuzhiyun DRV_PG(spi0_all_drv, 1, 10, 2),
1117*4882a593Smuzhiyun DRV_PG(uart0_rx_drv, 2, 30, 2),
1118*4882a593Smuzhiyun DRV_PG(uart0_tx_drv, 2, 28, 2),
1119*4882a593Smuzhiyun DRV_PG(uart2_all_drv, 2, 26, 2),
1120*4882a593Smuzhiyun DRV_PG(i2c0_all_drv, 2, 23, 2),
1121*4882a593Smuzhiyun DRV_PG(i2c12_all_drv, 2, 21, 2),
1122*4882a593Smuzhiyun DRV_PG(sens0_pclk_drv, 2, 18, 2),
1123*4882a593Smuzhiyun DRV_PG(sens0_ckout_drv, 2, 12, 2),
1124*4882a593Smuzhiyun DRV_PG(uart3_all_drv, 2, 2, 2),
1125*4882a593Smuzhiyun };
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun static const char * const nor_groups[] = {
1128*4882a593Smuzhiyun "lcd0_d18_mfp",
1129*4882a593Smuzhiyun "i2s_d0_mfp",
1130*4882a593Smuzhiyun "i2s0_pcm0_mfp",
1131*4882a593Smuzhiyun "i2s1_pcm0_mfp",
1132*4882a593Smuzhiyun "i2s_d1_mfp",
1133*4882a593Smuzhiyun "ks_in2_mfp",
1134*4882a593Smuzhiyun "ks_in1_mfp",
1135*4882a593Smuzhiyun "ks_in0_mfp",
1136*4882a593Smuzhiyun "ks_in3_mfp",
1137*4882a593Smuzhiyun "ks_out0_mfp",
1138*4882a593Smuzhiyun "ks_out1_mfp",
1139*4882a593Smuzhiyun "ks_out2_mfp",
1140*4882a593Smuzhiyun "lcd0_d2_mfp",
1141*4882a593Smuzhiyun "lvds_ee_pn_mfp",
1142*4882a593Smuzhiyun "uart2_rx_tx_mfp",
1143*4882a593Smuzhiyun "spi0_i2c_pcm_mfp",
1144*4882a593Smuzhiyun "lvds_e_pn_mfp",
1145*4882a593Smuzhiyun "sd0_d0_mfp",
1146*4882a593Smuzhiyun "sd0_d1_mfp",
1147*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1148*4882a593Smuzhiyun "sd1_d0_d3_mfp",
1149*4882a593Smuzhiyun "sd0_cmd_mfp",
1150*4882a593Smuzhiyun "sd1_cmd_mfp",
1151*4882a593Smuzhiyun "sens0_ckout_mfp",
1152*4882a593Smuzhiyun "sen0_pclk_mfp",
1153*4882a593Smuzhiyun };
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun static const char * const eth_rmii_groups[] = {
1156*4882a593Smuzhiyun "rgmii_txd23_mfp",
1157*4882a593Smuzhiyun "rgmii_rxd2_mfp",
1158*4882a593Smuzhiyun "rgmii_rxd3_mfp",
1159*4882a593Smuzhiyun "rgmii_txd01_mfp",
1160*4882a593Smuzhiyun "rgmii_txd0_mfp",
1161*4882a593Smuzhiyun "rgmii_txd1_mfp",
1162*4882a593Smuzhiyun "rgmii_txen_mfp",
1163*4882a593Smuzhiyun "rgmii_rxen_mfp",
1164*4882a593Smuzhiyun "rgmii_rxd1_mfp",
1165*4882a593Smuzhiyun "rgmii_rxd0_mfp",
1166*4882a593Smuzhiyun "rgmii_ref_clk_mfp",
1167*4882a593Smuzhiyun "eth_smi_dummy",
1168*4882a593Smuzhiyun };
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun static const char * const eth_smii_groups[] = {
1171*4882a593Smuzhiyun "rgmii_txd0_mfp",
1172*4882a593Smuzhiyun "rgmii_txd1_mfp",
1173*4882a593Smuzhiyun "rgmii_rxd0_mfp",
1174*4882a593Smuzhiyun "rgmii_rxd1_mfp",
1175*4882a593Smuzhiyun "rgmii_ref_clk_mfp",
1176*4882a593Smuzhiyun "eth_smi_dummy",
1177*4882a593Smuzhiyun };
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun static const char * const spi0_groups[] = {
1180*4882a593Smuzhiyun "dsi_dn0_mfp",
1181*4882a593Smuzhiyun "dsi_dp2_mfp",
1182*4882a593Smuzhiyun "dsi_dp0_mfp",
1183*4882a593Smuzhiyun "uart2_rx_tx_mfp",
1184*4882a593Smuzhiyun "spi0_i2c_pcm_mfp",
1185*4882a593Smuzhiyun "dsi_dn2_mfp",
1186*4882a593Smuzhiyun };
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun static const char * const spi1_groups[] = {
1189*4882a593Smuzhiyun "uart0_rx_mfp",
1190*4882a593Smuzhiyun "uart0_tx_mfp",
1191*4882a593Smuzhiyun "i2c0_mfp",
1192*4882a593Smuzhiyun };
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun static const char * const spi2_groups[] = {
1195*4882a593Smuzhiyun "rgmii_txd01_mfp",
1196*4882a593Smuzhiyun "rgmii_txd0_mfp",
1197*4882a593Smuzhiyun "rgmii_txd1_mfp",
1198*4882a593Smuzhiyun "rgmii_ref_clk_mfp",
1199*4882a593Smuzhiyun "dnand_acle_ce0_mfp",
1200*4882a593Smuzhiyun };
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun static const char * const spi3_groups[] = {
1203*4882a593Smuzhiyun "rgmii_txen_mfp",
1204*4882a593Smuzhiyun "rgmii_rxen_mfp",
1205*4882a593Smuzhiyun "rgmii_rxd1_mfp",
1206*4882a593Smuzhiyun "rgmii_rxd0_mfp",
1207*4882a593Smuzhiyun };
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun static const char * const sens0_groups[] = {
1210*4882a593Smuzhiyun "csi_cn_cp_mfp",
1211*4882a593Smuzhiyun "sens0_ckout_mfp",
1212*4882a593Smuzhiyun "csi_dn_dp_mfp",
1213*4882a593Smuzhiyun "sen0_pclk_mfp",
1214*4882a593Smuzhiyun };
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun static const char * const sens1_groups[] = {
1217*4882a593Smuzhiyun "lcd0_d18_mfp",
1218*4882a593Smuzhiyun "ks_in2_mfp",
1219*4882a593Smuzhiyun "ks_in1_mfp",
1220*4882a593Smuzhiyun "ks_in0_mfp",
1221*4882a593Smuzhiyun "ks_in3_mfp",
1222*4882a593Smuzhiyun "ks_out0_mfp",
1223*4882a593Smuzhiyun "ks_out1_mfp",
1224*4882a593Smuzhiyun "ks_out2_mfp",
1225*4882a593Smuzhiyun "sens0_ckout_mfp",
1226*4882a593Smuzhiyun "pcm1_in_mfp",
1227*4882a593Smuzhiyun "pcm1_clk_mfp",
1228*4882a593Smuzhiyun "pcm1_sync_mfp",
1229*4882a593Smuzhiyun "pcm1_out_mfp",
1230*4882a593Smuzhiyun };
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun static const char * const uart0_groups[] = {
1233*4882a593Smuzhiyun "uart2_rtsb_mfp",
1234*4882a593Smuzhiyun "uart2_ctsb_mfp",
1235*4882a593Smuzhiyun "uart0_rx_mfp",
1236*4882a593Smuzhiyun "uart0_tx_mfp",
1237*4882a593Smuzhiyun };
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun static const char * const uart1_groups[] = {
1240*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1241*4882a593Smuzhiyun "i2c0_mfp",
1242*4882a593Smuzhiyun };
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun static const char * const uart2_groups[] = {
1245*4882a593Smuzhiyun "rgmii_txen_mfp",
1246*4882a593Smuzhiyun "rgmii_rxen_mfp",
1247*4882a593Smuzhiyun "rgmii_rxd1_mfp",
1248*4882a593Smuzhiyun "rgmii_rxd0_mfp",
1249*4882a593Smuzhiyun "dsi_dn0_mfp",
1250*4882a593Smuzhiyun "dsi_dp2_mfp",
1251*4882a593Smuzhiyun "dsi_dp0_mfp",
1252*4882a593Smuzhiyun "uart2_rx_tx_mfp",
1253*4882a593Smuzhiyun "dsi_dn2_mfp",
1254*4882a593Smuzhiyun "uart2_rtsb_mfp",
1255*4882a593Smuzhiyun "uart2_ctsb_mfp",
1256*4882a593Smuzhiyun "sd0_d0_mfp",
1257*4882a593Smuzhiyun "sd0_d1_mfp",
1258*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1259*4882a593Smuzhiyun "uart0_rx_mfp",
1260*4882a593Smuzhiyun "uart0_tx_mfp",
1261*4882a593Smuzhiyun "i2c0_mfp",
1262*4882a593Smuzhiyun "uart2_dummy"
1263*4882a593Smuzhiyun };
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun static const char * const uart3_groups[] = {
1266*4882a593Smuzhiyun "rgmii_txd23_mfp",
1267*4882a593Smuzhiyun "rgmii_rxd2_mfp",
1268*4882a593Smuzhiyun "rgmii_rxd3_mfp",
1269*4882a593Smuzhiyun "uart3_rtsb_mfp",
1270*4882a593Smuzhiyun "uart3_ctsb_mfp",
1271*4882a593Smuzhiyun "uart3_dummy"
1272*4882a593Smuzhiyun };
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun static const char * const uart4_groups[] = {
1275*4882a593Smuzhiyun "rgmii_txd01_mfp",
1276*4882a593Smuzhiyun "rgmii_ref_clk_mfp",
1277*4882a593Smuzhiyun "ks_out0_mfp",
1278*4882a593Smuzhiyun "ks_out1_mfp",
1279*4882a593Smuzhiyun };
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun static const char * const uart5_groups[] = {
1282*4882a593Smuzhiyun "rgmii_rxd1_mfp",
1283*4882a593Smuzhiyun "rgmii_rxd0_mfp",
1284*4882a593Smuzhiyun "ks_out0_mfp",
1285*4882a593Smuzhiyun "ks_out2_mfp",
1286*4882a593Smuzhiyun "uart3_rtsb_mfp",
1287*4882a593Smuzhiyun "uart3_ctsb_mfp",
1288*4882a593Smuzhiyun "sd0_d0_mfp",
1289*4882a593Smuzhiyun "sd0_d1_mfp",
1290*4882a593Smuzhiyun };
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun static const char * const uart6_groups[] = {
1293*4882a593Smuzhiyun "rgmii_txd0_mfp",
1294*4882a593Smuzhiyun "rgmii_txd1_mfp",
1295*4882a593Smuzhiyun };
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun static const char * const i2s0_groups[] = {
1298*4882a593Smuzhiyun "i2s_d0_mfp",
1299*4882a593Smuzhiyun "i2s_pcm1_mfp",
1300*4882a593Smuzhiyun "i2s0_pcm0_mfp",
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun static const char * const i2s1_groups[] = {
1304*4882a593Smuzhiyun "i2s1_pcm0_mfp",
1305*4882a593Smuzhiyun "i2s_d1_mfp",
1306*4882a593Smuzhiyun "i2s1_dummy",
1307*4882a593Smuzhiyun "spi0_i2c_pcm_mfp",
1308*4882a593Smuzhiyun "uart0_rx_mfp",
1309*4882a593Smuzhiyun "uart0_tx_mfp",
1310*4882a593Smuzhiyun };
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun static const char * const pcm1_groups[] = {
1313*4882a593Smuzhiyun "i2s_pcm1_mfp",
1314*4882a593Smuzhiyun "spi0_i2c_pcm_mfp",
1315*4882a593Smuzhiyun "uart0_rx_mfp",
1316*4882a593Smuzhiyun "uart0_tx_mfp",
1317*4882a593Smuzhiyun "pcm1_in_mfp",
1318*4882a593Smuzhiyun "pcm1_clk_mfp",
1319*4882a593Smuzhiyun "pcm1_sync_mfp",
1320*4882a593Smuzhiyun "pcm1_out_mfp",
1321*4882a593Smuzhiyun };
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun static const char * const pcm0_groups[] = {
1324*4882a593Smuzhiyun "i2s0_pcm0_mfp",
1325*4882a593Smuzhiyun "i2s1_pcm0_mfp",
1326*4882a593Smuzhiyun "uart2_rx_tx_mfp",
1327*4882a593Smuzhiyun "spi0_i2c_pcm_mfp",
1328*4882a593Smuzhiyun };
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun static const char * const ks_groups[] = {
1331*4882a593Smuzhiyun "ks_in2_mfp",
1332*4882a593Smuzhiyun "ks_in1_mfp",
1333*4882a593Smuzhiyun "ks_in0_mfp",
1334*4882a593Smuzhiyun "ks_in3_mfp",
1335*4882a593Smuzhiyun "ks_out0_mfp",
1336*4882a593Smuzhiyun "ks_out1_mfp",
1337*4882a593Smuzhiyun "ks_out2_mfp",
1338*4882a593Smuzhiyun };
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun static const char * const jtag_groups[] = {
1341*4882a593Smuzhiyun "ks_in2_mfp",
1342*4882a593Smuzhiyun "ks_in1_mfp",
1343*4882a593Smuzhiyun "ks_in0_mfp",
1344*4882a593Smuzhiyun "ks_in3_mfp",
1345*4882a593Smuzhiyun "ks_out1_mfp",
1346*4882a593Smuzhiyun "sd0_d0_mfp",
1347*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1348*4882a593Smuzhiyun "sd0_cmd_mfp",
1349*4882a593Smuzhiyun "sd0_clk_mfp",
1350*4882a593Smuzhiyun };
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun static const char * const pwm0_groups[] = {
1353*4882a593Smuzhiyun "rgmii_rxd2_mfp",
1354*4882a593Smuzhiyun "rgmii_txen_mfp",
1355*4882a593Smuzhiyun "ks_in2_mfp",
1356*4882a593Smuzhiyun "sen0_pclk_mfp",
1357*4882a593Smuzhiyun };
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun static const char * const pwm1_groups[] = {
1360*4882a593Smuzhiyun "rgmii_rxen_mfp",
1361*4882a593Smuzhiyun "ks_in1_mfp",
1362*4882a593Smuzhiyun "ks_in3_mfp",
1363*4882a593Smuzhiyun "sens0_ckout_mfp",
1364*4882a593Smuzhiyun };
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun static const char * const pwm2_groups[] = {
1367*4882a593Smuzhiyun "lcd0_d18_mfp",
1368*4882a593Smuzhiyun "rgmii_rxd3_mfp",
1369*4882a593Smuzhiyun "rgmii_rxd1_mfp",
1370*4882a593Smuzhiyun "ks_out0_mfp",
1371*4882a593Smuzhiyun "ks_out2_mfp",
1372*4882a593Smuzhiyun };
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun static const char * const pwm3_groups[] = {
1375*4882a593Smuzhiyun "rgmii_rxd0_mfp",
1376*4882a593Smuzhiyun "ks_out1_mfp",
1377*4882a593Smuzhiyun "lcd0_d2_mfp",
1378*4882a593Smuzhiyun };
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun static const char * const pwm4_groups[] = {
1381*4882a593Smuzhiyun "lcd0_d18_mfp",
1382*4882a593Smuzhiyun "rgmii_txd01_mfp",
1383*4882a593Smuzhiyun "rgmii_txd0_mfp",
1384*4882a593Smuzhiyun "ks_in0_mfp",
1385*4882a593Smuzhiyun "pcm1_in_mfp",
1386*4882a593Smuzhiyun "nand_ceb3_mfp",
1387*4882a593Smuzhiyun };
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun static const char * const pwm5_groups[] = {
1390*4882a593Smuzhiyun "rgmii_txd1_mfp",
1391*4882a593Smuzhiyun "ks_in1_mfp",
1392*4882a593Smuzhiyun "pcm1_clk_mfp",
1393*4882a593Smuzhiyun "nand_ceb2_mfp",
1394*4882a593Smuzhiyun };
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun static const char * const p0_groups[] = {
1397*4882a593Smuzhiyun "ks_in2_mfp",
1398*4882a593Smuzhiyun "ks_in0_mfp",
1399*4882a593Smuzhiyun };
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun static const char * const sd0_groups[] = {
1402*4882a593Smuzhiyun "ks_out0_mfp",
1403*4882a593Smuzhiyun "ks_out1_mfp",
1404*4882a593Smuzhiyun "ks_out2_mfp",
1405*4882a593Smuzhiyun "lcd0_d2_mfp",
1406*4882a593Smuzhiyun "dsi_dp3_mfp",
1407*4882a593Smuzhiyun "dsi_dp0_mfp",
1408*4882a593Smuzhiyun "sd0_d0_mfp",
1409*4882a593Smuzhiyun "sd0_d1_mfp",
1410*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1411*4882a593Smuzhiyun "sd1_d0_d3_mfp",
1412*4882a593Smuzhiyun "sd0_cmd_mfp",
1413*4882a593Smuzhiyun "sd0_clk_mfp",
1414*4882a593Smuzhiyun };
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun static const char * const sd1_groups[] = {
1417*4882a593Smuzhiyun "dsi_dp2_mfp",
1418*4882a593Smuzhiyun "mfp1_16_14_mfp",
1419*4882a593Smuzhiyun "lcd0_d2_mfp",
1420*4882a593Smuzhiyun "mfp1_16_14_d17_mfp",
1421*4882a593Smuzhiyun "dsi_dp3_mfp",
1422*4882a593Smuzhiyun "dsi_dn3_mfp",
1423*4882a593Smuzhiyun "dsi_dnp1_cp_d2_mfp",
1424*4882a593Smuzhiyun "dsi_dnp1_cp_d17_mfp",
1425*4882a593Smuzhiyun "dsi_dn2_mfp",
1426*4882a593Smuzhiyun "sd1_d0_d3_mfp",
1427*4882a593Smuzhiyun "sd1_cmd_mfp",
1428*4882a593Smuzhiyun "sd1_dummy",
1429*4882a593Smuzhiyun };
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun static const char * const sd2_groups[] = {
1432*4882a593Smuzhiyun "dnand_data_wr_mfp",
1433*4882a593Smuzhiyun };
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun static const char * const i2c0_groups[] = {
1436*4882a593Smuzhiyun "uart0_rx_mfp",
1437*4882a593Smuzhiyun "uart0_tx_mfp",
1438*4882a593Smuzhiyun "i2c0_mfp",
1439*4882a593Smuzhiyun };
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun static const char * const i2c1_groups[] = {
1442*4882a593Smuzhiyun "i2c0_mfp",
1443*4882a593Smuzhiyun "i2c1_dummy"
1444*4882a593Smuzhiyun };
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun static const char * const i2c2_groups[] = {
1447*4882a593Smuzhiyun "i2c2_dummy"
1448*4882a593Smuzhiyun };
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun static const char * const i2c3_groups[] = {
1451*4882a593Smuzhiyun "uart2_rx_tx_mfp",
1452*4882a593Smuzhiyun "pcm1_sync_mfp",
1453*4882a593Smuzhiyun "pcm1_out_mfp",
1454*4882a593Smuzhiyun };
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun static const char * const lvds_groups[] = {
1457*4882a593Smuzhiyun "lvds_o_pn_mfp",
1458*4882a593Smuzhiyun "lvds_ee_pn_mfp",
1459*4882a593Smuzhiyun "lvds_e_pn_mfp",
1460*4882a593Smuzhiyun };
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun static const char * const bt_groups[] = {
1463*4882a593Smuzhiyun "i2s_pcm1_mfp",
1464*4882a593Smuzhiyun "i2s0_pcm0_mfp",
1465*4882a593Smuzhiyun "i2s1_pcm0_mfp",
1466*4882a593Smuzhiyun "ks_in2_mfp",
1467*4882a593Smuzhiyun "ks_in1_mfp",
1468*4882a593Smuzhiyun "ks_in0_mfp",
1469*4882a593Smuzhiyun "ks_in3_mfp",
1470*4882a593Smuzhiyun "ks_out0_mfp",
1471*4882a593Smuzhiyun "ks_out1_mfp",
1472*4882a593Smuzhiyun "ks_out2_mfp",
1473*4882a593Smuzhiyun "lvds_o_pn_mfp",
1474*4882a593Smuzhiyun "lvds_ee_pn_mfp",
1475*4882a593Smuzhiyun "pcm1_in_mfp",
1476*4882a593Smuzhiyun "pcm1_clk_mfp",
1477*4882a593Smuzhiyun "pcm1_sync_mfp",
1478*4882a593Smuzhiyun "pcm1_out_mfp",
1479*4882a593Smuzhiyun };
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun static const char * const lcd0_groups[] = {
1482*4882a593Smuzhiyun "lcd0_d18_mfp",
1483*4882a593Smuzhiyun "lcd0_d2_mfp",
1484*4882a593Smuzhiyun "mfp1_16_14_d17_mfp",
1485*4882a593Smuzhiyun "lvds_o_pn_mfp",
1486*4882a593Smuzhiyun "dsi_dp3_mfp",
1487*4882a593Smuzhiyun "dsi_dn3_mfp",
1488*4882a593Smuzhiyun "lvds_ee_pn_mfp",
1489*4882a593Smuzhiyun "dsi_dnp1_cp_d2_mfp",
1490*4882a593Smuzhiyun "dsi_dnp1_cp_d17_mfp",
1491*4882a593Smuzhiyun "lvds_e_pn_mfp",
1492*4882a593Smuzhiyun };
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun static const char * const usb30_groups[] = {
1496*4882a593Smuzhiyun "ks_in1_mfp",
1497*4882a593Smuzhiyun };
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun static const char * const clko_25m_groups[] = {
1500*4882a593Smuzhiyun "clko_25m_mfp",
1501*4882a593Smuzhiyun };
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun static const char * const mipi_csi_groups[] = {
1504*4882a593Smuzhiyun "csi_cn_cp_mfp",
1505*4882a593Smuzhiyun "csi_dn_dp_mfp",
1506*4882a593Smuzhiyun };
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun static const char * const dsi_groups[] = {
1509*4882a593Smuzhiyun "dsi_dn0_mfp",
1510*4882a593Smuzhiyun "dsi_dp2_mfp",
1511*4882a593Smuzhiyun "dsi_dp3_mfp",
1512*4882a593Smuzhiyun "dsi_dn3_mfp",
1513*4882a593Smuzhiyun "dsi_dp0_mfp",
1514*4882a593Smuzhiyun "dsi_dnp1_cp_d2_mfp",
1515*4882a593Smuzhiyun "dsi_dnp1_cp_d17_mfp",
1516*4882a593Smuzhiyun "dsi_dn2_mfp",
1517*4882a593Smuzhiyun "dsi_dummy",
1518*4882a593Smuzhiyun };
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun static const char * const nand_groups[] = {
1521*4882a593Smuzhiyun "dnand_data_wr_mfp",
1522*4882a593Smuzhiyun "dnand_acle_ce0_mfp",
1523*4882a593Smuzhiyun "nand_ceb2_mfp",
1524*4882a593Smuzhiyun "nand_ceb3_mfp",
1525*4882a593Smuzhiyun "nand_dummy",
1526*4882a593Smuzhiyun };
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun static const char * const spdif_groups[] = {
1529*4882a593Smuzhiyun "uart0_tx_mfp",
1530*4882a593Smuzhiyun };
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun static const char * const sirq0_groups[] = {
1533*4882a593Smuzhiyun "sirq0_dummy",
1534*4882a593Smuzhiyun };
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun static const char * const sirq1_groups[] = {
1537*4882a593Smuzhiyun "sirq1_dummy",
1538*4882a593Smuzhiyun };
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun static const char * const sirq2_groups[] = {
1541*4882a593Smuzhiyun "sirq2_dummy",
1542*4882a593Smuzhiyun };
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun static const struct owl_pinmux_func s700_functions[] = {
1545*4882a593Smuzhiyun [S700_MUX_NOR] = FUNCTION(nor),
1546*4882a593Smuzhiyun [S700_MUX_ETH_RGMII] = FUNCTION(eth_rmii),
1547*4882a593Smuzhiyun [S700_MUX_ETH_SGMII] = FUNCTION(eth_smii),
1548*4882a593Smuzhiyun [S700_MUX_SPI0] = FUNCTION(spi0),
1549*4882a593Smuzhiyun [S700_MUX_SPI1] = FUNCTION(spi1),
1550*4882a593Smuzhiyun [S700_MUX_SPI2] = FUNCTION(spi2),
1551*4882a593Smuzhiyun [S700_MUX_SPI3] = FUNCTION(spi3),
1552*4882a593Smuzhiyun [S700_MUX_SENS0] = FUNCTION(sens0),
1553*4882a593Smuzhiyun [S700_MUX_SENS1] = FUNCTION(sens1),
1554*4882a593Smuzhiyun [S700_MUX_UART0] = FUNCTION(uart0),
1555*4882a593Smuzhiyun [S700_MUX_UART1] = FUNCTION(uart1),
1556*4882a593Smuzhiyun [S700_MUX_UART2] = FUNCTION(uart2),
1557*4882a593Smuzhiyun [S700_MUX_UART3] = FUNCTION(uart3),
1558*4882a593Smuzhiyun [S700_MUX_UART4] = FUNCTION(uart4),
1559*4882a593Smuzhiyun [S700_MUX_UART5] = FUNCTION(uart5),
1560*4882a593Smuzhiyun [S700_MUX_UART6] = FUNCTION(uart6),
1561*4882a593Smuzhiyun [S700_MUX_I2S0] = FUNCTION(i2s0),
1562*4882a593Smuzhiyun [S700_MUX_I2S1] = FUNCTION(i2s1),
1563*4882a593Smuzhiyun [S700_MUX_PCM1] = FUNCTION(pcm1),
1564*4882a593Smuzhiyun [S700_MUX_PCM0] = FUNCTION(pcm0),
1565*4882a593Smuzhiyun [S700_MUX_KS] = FUNCTION(ks),
1566*4882a593Smuzhiyun [S700_MUX_JTAG] = FUNCTION(jtag),
1567*4882a593Smuzhiyun [S700_MUX_PWM0] = FUNCTION(pwm0),
1568*4882a593Smuzhiyun [S700_MUX_PWM1] = FUNCTION(pwm1),
1569*4882a593Smuzhiyun [S700_MUX_PWM2] = FUNCTION(pwm2),
1570*4882a593Smuzhiyun [S700_MUX_PWM3] = FUNCTION(pwm3),
1571*4882a593Smuzhiyun [S700_MUX_PWM4] = FUNCTION(pwm4),
1572*4882a593Smuzhiyun [S700_MUX_PWM5] = FUNCTION(pwm5),
1573*4882a593Smuzhiyun [S700_MUX_P0] = FUNCTION(p0),
1574*4882a593Smuzhiyun [S700_MUX_SD0] = FUNCTION(sd0),
1575*4882a593Smuzhiyun [S700_MUX_SD1] = FUNCTION(sd1),
1576*4882a593Smuzhiyun [S700_MUX_SD2] = FUNCTION(sd2),
1577*4882a593Smuzhiyun [S700_MUX_I2C0] = FUNCTION(i2c0),
1578*4882a593Smuzhiyun [S700_MUX_I2C1] = FUNCTION(i2c1),
1579*4882a593Smuzhiyun [S700_MUX_I2C2] = FUNCTION(i2c2),
1580*4882a593Smuzhiyun [S700_MUX_I2C3] = FUNCTION(i2c3),
1581*4882a593Smuzhiyun [S700_MUX_DSI] = FUNCTION(dsi),
1582*4882a593Smuzhiyun [S700_MUX_LVDS] = FUNCTION(lvds),
1583*4882a593Smuzhiyun [S700_MUX_USB30] = FUNCTION(usb30),
1584*4882a593Smuzhiyun [S700_MUX_CLKO_25M] = FUNCTION(clko_25m),
1585*4882a593Smuzhiyun [S700_MUX_MIPI_CSI] = FUNCTION(mipi_csi),
1586*4882a593Smuzhiyun [S700_MUX_NAND] = FUNCTION(nand),
1587*4882a593Smuzhiyun [S700_MUX_SPDIF] = FUNCTION(spdif),
1588*4882a593Smuzhiyun [S700_MUX_SIRQ0] = FUNCTION(sirq0),
1589*4882a593Smuzhiyun [S700_MUX_SIRQ1] = FUNCTION(sirq1),
1590*4882a593Smuzhiyun [S700_MUX_SIRQ2] = FUNCTION(sirq2),
1591*4882a593Smuzhiyun [S700_MUX_BT] = FUNCTION(bt),
1592*4882a593Smuzhiyun [S700_MUX_LCD0] = FUNCTION(lcd0),
1593*4882a593Smuzhiyun };
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun /* PAD_ST0 */
1596*4882a593Smuzhiyun static PAD_ST_CONF(UART2_TX, 0, 31, 1);
1597*4882a593Smuzhiyun static PAD_ST_CONF(I2C0_SDATA, 0, 30, 1);
1598*4882a593Smuzhiyun static PAD_ST_CONF(UART0_RX, 0, 29, 1);
1599*4882a593Smuzhiyun static PAD_ST_CONF(I2S_MCLK1, 0, 23, 1);
1600*4882a593Smuzhiyun static PAD_ST_CONF(ETH_REF_CLK, 0, 22, 1);
1601*4882a593Smuzhiyun static PAD_ST_CONF(ETH_TXEN, 0, 21, 1);
1602*4882a593Smuzhiyun static PAD_ST_CONF(ETH_TXD0, 0, 20, 1);
1603*4882a593Smuzhiyun static PAD_ST_CONF(I2S_LRCLK1, 0, 19, 1);
1604*4882a593Smuzhiyun static PAD_ST_CONF(DSI_DP0, 0, 16, 1);
1605*4882a593Smuzhiyun static PAD_ST_CONF(DSI_DN0, 0, 15, 1);
1606*4882a593Smuzhiyun static PAD_ST_CONF(UART0_TX, 0, 14, 1);
1607*4882a593Smuzhiyun static PAD_ST_CONF(SD0_CLK, 0, 12, 1);
1608*4882a593Smuzhiyun static PAD_ST_CONF(KS_IN0, 0, 11, 1);
1609*4882a593Smuzhiyun static PAD_ST_CONF(SENSOR0_PCLK, 0, 9, 1);
1610*4882a593Smuzhiyun static PAD_ST_CONF(I2C0_SCLK, 0, 7, 1);
1611*4882a593Smuzhiyun static PAD_ST_CONF(KS_OUT0, 0, 6, 1);
1612*4882a593Smuzhiyun static PAD_ST_CONF(KS_OUT1, 0, 5, 1);
1613*4882a593Smuzhiyun static PAD_ST_CONF(KS_OUT2, 0, 4, 1);
1614*4882a593Smuzhiyun static PAD_ST_CONF(ETH_TXD3, 0, 3, 1);
1615*4882a593Smuzhiyun static PAD_ST_CONF(ETH_TXD2, 0, 2, 1);
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun /* PAD_ST1 */
1618*4882a593Smuzhiyun static PAD_ST_CONF(DSI_DP2, 1, 31, 1);
1619*4882a593Smuzhiyun static PAD_ST_CONF(DSI_DN2, 1, 30, 1);
1620*4882a593Smuzhiyun static PAD_ST_CONF(I2S_LRCLK0, 1, 29, 1);
1621*4882a593Smuzhiyun static PAD_ST_CONF(UART3_CTSB, 1, 27, 1);
1622*4882a593Smuzhiyun static PAD_ST_CONF(UART3_RTSB, 1, 26, 1);
1623*4882a593Smuzhiyun static PAD_ST_CONF(UART3_RX, 1, 25, 1);
1624*4882a593Smuzhiyun static PAD_ST_CONF(UART2_RTSB, 1, 24, 1);
1625*4882a593Smuzhiyun static PAD_ST_CONF(UART2_CTSB, 1, 23, 1);
1626*4882a593Smuzhiyun static PAD_ST_CONF(UART2_RX, 1, 22, 1);
1627*4882a593Smuzhiyun static PAD_ST_CONF(ETH_RXD0, 1, 21, 1);
1628*4882a593Smuzhiyun static PAD_ST_CONF(ETH_RXD1, 1, 20, 1);
1629*4882a593Smuzhiyun static PAD_ST_CONF(ETH_CRS_DV, 1, 19, 1);
1630*4882a593Smuzhiyun static PAD_ST_CONF(ETH_RXER, 1, 18, 1);
1631*4882a593Smuzhiyun static PAD_ST_CONF(ETH_TXD1, 1, 17, 1);
1632*4882a593Smuzhiyun static PAD_ST_CONF(LVDS_OAP, 1, 12, 1);
1633*4882a593Smuzhiyun static PAD_ST_CONF(PCM1_CLK, 1, 11, 1);
1634*4882a593Smuzhiyun static PAD_ST_CONF(PCM1_IN, 1, 10, 1);
1635*4882a593Smuzhiyun static PAD_ST_CONF(PCM1_SYNC, 1, 9, 1);
1636*4882a593Smuzhiyun static PAD_ST_CONF(I2C1_SCLK, 1, 8, 1);
1637*4882a593Smuzhiyun static PAD_ST_CONF(I2C1_SDATA, 1, 7, 1);
1638*4882a593Smuzhiyun static PAD_ST_CONF(I2C2_SCLK, 1, 6, 1);
1639*4882a593Smuzhiyun static PAD_ST_CONF(I2C2_SDATA, 1, 5, 1);
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun static PAD_ST_CONF(SPI0_MISO, 1, 3, 1);
1642*4882a593Smuzhiyun static PAD_ST_CONF(SPI0_SS, 1, 2, 1);
1643*4882a593Smuzhiyun static PAD_ST_CONF(I2S_BCLK0, 1, 1, 1);
1644*4882a593Smuzhiyun static PAD_ST_CONF(I2S_MCLK0, 1, 0, 1);
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun /* PAD_PULLCTL0 */
1647*4882a593Smuzhiyun static PAD_PULLCTL_CONF(PCM1_SYNC, 0, 30, 1);
1648*4882a593Smuzhiyun static PAD_PULLCTL_CONF(PCM1_OUT, 0, 29, 1);
1649*4882a593Smuzhiyun static PAD_PULLCTL_CONF(KS_OUT2, 0, 28, 1);
1650*4882a593Smuzhiyun static PAD_PULLCTL_CONF(LCD0_D2, 0, 27, 1);
1651*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DSI_DN3, 0, 26, 1);
1652*4882a593Smuzhiyun static PAD_PULLCTL_CONF(ETH_RXER, 0, 16, 1);
1653*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SIRQ0, 0, 14, 2);
1654*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SIRQ1, 0, 12, 2);
1655*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SIRQ2, 0, 10, 2);
1656*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C0_SDATA, 0, 9, 1);
1657*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C0_SCLK, 0, 8, 1);
1658*4882a593Smuzhiyun static PAD_PULLCTL_CONF(KS_IN0, 0, 7, 1);
1659*4882a593Smuzhiyun static PAD_PULLCTL_CONF(KS_IN1, 0, 6, 1);
1660*4882a593Smuzhiyun static PAD_PULLCTL_CONF(KS_IN2, 0, 5, 1);
1661*4882a593Smuzhiyun static PAD_PULLCTL_CONF(KS_IN3, 0, 4, 1);
1662*4882a593Smuzhiyun static PAD_PULLCTL_CONF(KS_OUT0, 0, 2, 1);
1663*4882a593Smuzhiyun static PAD_PULLCTL_CONF(KS_OUT1, 0, 1, 1);
1664*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DSI_DP1, 0, 0, 1);
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun /* PAD_PULLCTL1 */
1667*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_D0, 1, 17, 1);
1668*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_D1, 1, 16, 1);
1669*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_D2, 1, 15, 1);
1670*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_D3, 1, 14, 1);
1671*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_CMD, 1, 13, 1);
1672*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_CLK, 1, 12, 1);
1673*4882a593Smuzhiyun static PAD_PULLCTL_CONF(UART0_RX, 1, 2, 1);
1674*4882a593Smuzhiyun static PAD_PULLCTL_CONF(UART0_TX, 1, 1, 1);
1675*4882a593Smuzhiyun static PAD_PULLCTL_CONF(CLKO_25M, 1, 0, 1);
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun /* PAD_PULLCTL2 */
1678*4882a593Smuzhiyun static PAD_PULLCTL_CONF(ETH_TXD2, 2, 18, 1);
1679*4882a593Smuzhiyun static PAD_PULLCTL_CONF(ETH_TXD3, 2, 17, 1);
1680*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SPI0_SS, 2, 16, 1);
1681*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SPI0_MISO, 2, 15, 1);
1682*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C1_SDATA, 2, 10, 1);
1683*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C1_SCLK, 2, 9, 1);
1684*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C2_SDATA, 2, 8, 1);
1685*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C2_SCLK, 2, 7, 1);
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun /* Pad info table for the pinmux subsystem */
1688*4882a593Smuzhiyun static const struct owl_padinfo s700_padinfo[NUM_PADS] = {
1689*4882a593Smuzhiyun [ETH_TXD0] = PAD_INFO_ST(ETH_TXD0),
1690*4882a593Smuzhiyun [ETH_TXD1] = PAD_INFO_ST(ETH_TXD1),
1691*4882a593Smuzhiyun [ETH_TXEN] = PAD_INFO_ST(ETH_TXEN),
1692*4882a593Smuzhiyun [ETH_RXER] = PAD_INFO_PULLCTL_ST(ETH_RXER),
1693*4882a593Smuzhiyun [ETH_CRS_DV] = PAD_INFO_ST(ETH_CRS_DV),
1694*4882a593Smuzhiyun [ETH_RXD1] = PAD_INFO_ST(ETH_RXD1),
1695*4882a593Smuzhiyun [ETH_RXD0] = PAD_INFO_ST(ETH_RXD0),
1696*4882a593Smuzhiyun [ETH_REF_CLK] = PAD_INFO_ST(ETH_REF_CLK),
1697*4882a593Smuzhiyun [ETH_MDC] = PAD_INFO(ETH_MDC),
1698*4882a593Smuzhiyun [ETH_MDIO] = PAD_INFO(ETH_MDIO),
1699*4882a593Smuzhiyun [SIRQ0] = PAD_INFO_PULLCTL(SIRQ0),
1700*4882a593Smuzhiyun [SIRQ1] = PAD_INFO_PULLCTL(SIRQ1),
1701*4882a593Smuzhiyun [SIRQ2] = PAD_INFO_PULLCTL(SIRQ2),
1702*4882a593Smuzhiyun [I2S_D0] = PAD_INFO(I2S_D0),
1703*4882a593Smuzhiyun [I2S_BCLK0] = PAD_INFO_ST(I2S_BCLK0),
1704*4882a593Smuzhiyun [I2S_LRCLK0] = PAD_INFO_ST(I2S_LRCLK0),
1705*4882a593Smuzhiyun [I2S_MCLK0] = PAD_INFO_ST(I2S_MCLK0),
1706*4882a593Smuzhiyun [I2S_D1] = PAD_INFO(I2S_D1),
1707*4882a593Smuzhiyun [I2S_BCLK1] = PAD_INFO(I2S_BCLK1),
1708*4882a593Smuzhiyun [I2S_LRCLK1] = PAD_INFO_ST(I2S_LRCLK1),
1709*4882a593Smuzhiyun [I2S_MCLK1] = PAD_INFO_ST(I2S_MCLK1),
1710*4882a593Smuzhiyun [KS_IN0] = PAD_INFO_PULLCTL_ST(KS_IN0),
1711*4882a593Smuzhiyun [KS_IN1] = PAD_INFO_PULLCTL(KS_IN1),
1712*4882a593Smuzhiyun [KS_IN2] = PAD_INFO_PULLCTL(KS_IN2),
1713*4882a593Smuzhiyun [KS_IN3] = PAD_INFO_PULLCTL(KS_IN3),
1714*4882a593Smuzhiyun [KS_OUT0] = PAD_INFO_PULLCTL_ST(KS_OUT0),
1715*4882a593Smuzhiyun [KS_OUT1] = PAD_INFO_PULLCTL_ST(KS_OUT1),
1716*4882a593Smuzhiyun [KS_OUT2] = PAD_INFO_PULLCTL_ST(KS_OUT2),
1717*4882a593Smuzhiyun [LVDS_OEP] = PAD_INFO(LVDS_OEP),
1718*4882a593Smuzhiyun [LVDS_OEN] = PAD_INFO(LVDS_OEN),
1719*4882a593Smuzhiyun [LVDS_ODP] = PAD_INFO(LVDS_ODP),
1720*4882a593Smuzhiyun [LVDS_ODN] = PAD_INFO(LVDS_ODN),
1721*4882a593Smuzhiyun [LVDS_OCP] = PAD_INFO(LVDS_OCP),
1722*4882a593Smuzhiyun [LVDS_OCN] = PAD_INFO(LVDS_OCN),
1723*4882a593Smuzhiyun [LVDS_OBP] = PAD_INFO(LVDS_OBP),
1724*4882a593Smuzhiyun [LVDS_OBN] = PAD_INFO(LVDS_OBN),
1725*4882a593Smuzhiyun [LVDS_OAP] = PAD_INFO_ST(LVDS_OAP),
1726*4882a593Smuzhiyun [LVDS_OAN] = PAD_INFO(LVDS_OAN),
1727*4882a593Smuzhiyun [LVDS_EEP] = PAD_INFO(LVDS_EEP),
1728*4882a593Smuzhiyun [LVDS_EEN] = PAD_INFO(LVDS_EEN),
1729*4882a593Smuzhiyun [LVDS_EDP] = PAD_INFO(LVDS_EDP),
1730*4882a593Smuzhiyun [LVDS_EDN] = PAD_INFO(LVDS_EDN),
1731*4882a593Smuzhiyun [LVDS_ECP] = PAD_INFO(LVDS_ECP),
1732*4882a593Smuzhiyun [LVDS_ECN] = PAD_INFO(LVDS_ECN),
1733*4882a593Smuzhiyun [LVDS_EBP] = PAD_INFO(LVDS_EBP),
1734*4882a593Smuzhiyun [LVDS_EBN] = PAD_INFO(LVDS_EBN),
1735*4882a593Smuzhiyun [LVDS_EAP] = PAD_INFO(LVDS_EAP),
1736*4882a593Smuzhiyun [LVDS_EAN] = PAD_INFO(LVDS_EAN),
1737*4882a593Smuzhiyun [LCD0_D18] = PAD_INFO(LCD0_D18),
1738*4882a593Smuzhiyun [LCD0_D2] = PAD_INFO_PULLCTL(LCD0_D2),
1739*4882a593Smuzhiyun [DSI_DP3] = PAD_INFO(DSI_DP3),
1740*4882a593Smuzhiyun [DSI_DN3] = PAD_INFO_PULLCTL(DSI_DN3),
1741*4882a593Smuzhiyun [DSI_DP1] = PAD_INFO_PULLCTL(DSI_DP1),
1742*4882a593Smuzhiyun [DSI_DN1] = PAD_INFO(DSI_DN1),
1743*4882a593Smuzhiyun [DSI_DP0] = PAD_INFO_ST(DSI_DP0),
1744*4882a593Smuzhiyun [DSI_DN0] = PAD_INFO_ST(DSI_DN0),
1745*4882a593Smuzhiyun [DSI_DP2] = PAD_INFO_ST(DSI_DP2),
1746*4882a593Smuzhiyun [DSI_DN2] = PAD_INFO_ST(DSI_DN2),
1747*4882a593Smuzhiyun [SD0_D0] = PAD_INFO_PULLCTL(SD0_D0),
1748*4882a593Smuzhiyun [SD0_D1] = PAD_INFO_PULLCTL(SD0_D1),
1749*4882a593Smuzhiyun [SD0_D2] = PAD_INFO_PULLCTL(SD0_D2),
1750*4882a593Smuzhiyun [SD0_D3] = PAD_INFO_PULLCTL(SD0_D3),
1751*4882a593Smuzhiyun [SD0_CMD] = PAD_INFO_PULLCTL(SD0_CMD),
1752*4882a593Smuzhiyun [SD0_CLK] = PAD_INFO_PULLCTL_ST(SD0_CLK),
1753*4882a593Smuzhiyun [SD1_CLK] = PAD_INFO(SD1_CLK),
1754*4882a593Smuzhiyun [SPI0_SS] = PAD_INFO_PULLCTL_ST(SPI0_SS),
1755*4882a593Smuzhiyun [SPI0_MISO] = PAD_INFO_PULLCTL_ST(SPI0_MISO),
1756*4882a593Smuzhiyun [UART0_RX] = PAD_INFO_PULLCTL_ST(UART0_RX),
1757*4882a593Smuzhiyun [UART0_TX] = PAD_INFO_PULLCTL_ST(UART0_TX),
1758*4882a593Smuzhiyun [I2C0_SCLK] = PAD_INFO_PULLCTL_ST(I2C0_SCLK),
1759*4882a593Smuzhiyun [I2C0_SDATA] = PAD_INFO_PULLCTL_ST(I2C0_SDATA),
1760*4882a593Smuzhiyun [SENSOR0_PCLK] = PAD_INFO_ST(SENSOR0_PCLK),
1761*4882a593Smuzhiyun [SENSOR0_CKOUT] = PAD_INFO(SENSOR0_CKOUT),
1762*4882a593Smuzhiyun [DNAND_ALE] = PAD_INFO(DNAND_ALE),
1763*4882a593Smuzhiyun [DNAND_CLE] = PAD_INFO(DNAND_CLE),
1764*4882a593Smuzhiyun [DNAND_CEB0] = PAD_INFO(DNAND_CEB0),
1765*4882a593Smuzhiyun [DNAND_CEB1] = PAD_INFO(DNAND_CEB1),
1766*4882a593Smuzhiyun [DNAND_CEB2] = PAD_INFO(DNAND_CEB2),
1767*4882a593Smuzhiyun [DNAND_CEB3] = PAD_INFO(DNAND_CEB3),
1768*4882a593Smuzhiyun [UART2_RX] = PAD_INFO_ST(UART2_RX),
1769*4882a593Smuzhiyun [UART2_TX] = PAD_INFO_ST(UART2_TX),
1770*4882a593Smuzhiyun [UART2_RTSB] = PAD_INFO_ST(UART2_RTSB),
1771*4882a593Smuzhiyun [UART2_CTSB] = PAD_INFO_ST(UART2_CTSB),
1772*4882a593Smuzhiyun [UART3_RX] = PAD_INFO_ST(UART3_RX),
1773*4882a593Smuzhiyun [UART3_TX] = PAD_INFO(UART3_TX),
1774*4882a593Smuzhiyun [UART3_RTSB] = PAD_INFO_ST(UART3_RTSB),
1775*4882a593Smuzhiyun [UART3_CTSB] = PAD_INFO_ST(UART3_CTSB),
1776*4882a593Smuzhiyun [PCM1_IN] = PAD_INFO_ST(PCM1_IN),
1777*4882a593Smuzhiyun [PCM1_CLK] = PAD_INFO_ST(PCM1_CLK),
1778*4882a593Smuzhiyun [PCM1_SYNC] = PAD_INFO_PULLCTL_ST(PCM1_SYNC),
1779*4882a593Smuzhiyun [PCM1_OUT] = PAD_INFO_PULLCTL(PCM1_OUT),
1780*4882a593Smuzhiyun [I2C1_SCLK] = PAD_INFO_PULLCTL_ST(I2C1_SCLK),
1781*4882a593Smuzhiyun [I2C1_SDATA] = PAD_INFO_PULLCTL_ST(I2C1_SDATA),
1782*4882a593Smuzhiyun [I2C2_SCLK] = PAD_INFO_PULLCTL_ST(I2C2_SCLK),
1783*4882a593Smuzhiyun [I2C2_SDATA] = PAD_INFO_PULLCTL_ST(I2C2_SDATA),
1784*4882a593Smuzhiyun [CSI_DN0] = PAD_INFO(CSI_DN0),
1785*4882a593Smuzhiyun [CSI_DP0] = PAD_INFO(CSI_DP0),
1786*4882a593Smuzhiyun [CSI_DN1] = PAD_INFO(CSI_DN1),
1787*4882a593Smuzhiyun [CSI_DP1] = PAD_INFO(CSI_DP1),
1788*4882a593Smuzhiyun [CSI_CN] = PAD_INFO(CSI_CN),
1789*4882a593Smuzhiyun [CSI_CP] = PAD_INFO(CSI_CP),
1790*4882a593Smuzhiyun [CSI_DN2] = PAD_INFO(CSI_DN2),
1791*4882a593Smuzhiyun [CSI_DP2] = PAD_INFO(CSI_DP2),
1792*4882a593Smuzhiyun [CSI_DN3] = PAD_INFO(CSI_DN3),
1793*4882a593Smuzhiyun [CSI_DP3] = PAD_INFO(CSI_DP3),
1794*4882a593Smuzhiyun [DNAND_WRB] = PAD_INFO(DNAND_WRB),
1795*4882a593Smuzhiyun [DNAND_RDB] = PAD_INFO(DNAND_RDB),
1796*4882a593Smuzhiyun [DNAND_RB0] = PAD_INFO(DNAND_RB0),
1797*4882a593Smuzhiyun [PORB] = PAD_INFO(PORB),
1798*4882a593Smuzhiyun [CLKO_25M] = PAD_INFO_PULLCTL(CLKO_25M),
1799*4882a593Smuzhiyun [BSEL] = PAD_INFO(BSEL),
1800*4882a593Smuzhiyun [PKG0] = PAD_INFO(PKG0),
1801*4882a593Smuzhiyun [PKG1] = PAD_INFO(PKG1),
1802*4882a593Smuzhiyun [PKG2] = PAD_INFO(PKG2),
1803*4882a593Smuzhiyun [PKG3] = PAD_INFO(PKG3),
1804*4882a593Smuzhiyun [ETH_TXD2] = PAD_INFO_PULLCTL_ST(ETH_TXD2),
1805*4882a593Smuzhiyun [ETH_TXD3] = PAD_INFO_PULLCTL_ST(ETH_TXD3),
1806*4882a593Smuzhiyun };
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun static const struct owl_gpio_port s700_gpio_ports[] = {
1809*4882a593Smuzhiyun OWL_GPIO_PORT(A, 0x0000, 32, 0x0, 0x4, 0x8, 0x204, 0x208, 0x20C, 0x230, 0),
1810*4882a593Smuzhiyun OWL_GPIO_PORT(B, 0x000C, 32, 0x0, 0x4, 0x8, 0x204, 0x210, 0x214, 0x238, 1),
1811*4882a593Smuzhiyun OWL_GPIO_PORT(C, 0x0018, 32, 0x0, 0x4, 0x8, 0x204, 0x218, 0x21C, 0x240, 2),
1812*4882a593Smuzhiyun OWL_GPIO_PORT(D, 0x0024, 32, 0x0, 0x4, 0x8, 0x204, 0x220, 0x224, 0x248, 3),
1813*4882a593Smuzhiyun /* 0x24C (INTC_GPIOD_TYPE1) used to tweak the driver to handle generic */
1814*4882a593Smuzhiyun OWL_GPIO_PORT(E, 0x0030, 8, 0x0, 0x4, 0x8, 0x204, 0x228, 0x22C, 0x24C, 4),
1815*4882a593Smuzhiyun };
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun enum s700_pinconf_pull {
1818*4882a593Smuzhiyun OWL_PINCONF_PULL_DOWN,
1819*4882a593Smuzhiyun OWL_PINCONF_PULL_UP,
1820*4882a593Smuzhiyun };
1821*4882a593Smuzhiyun
s700_pad_pinconf_arg2val(const struct owl_padinfo * info,unsigned int param,u32 * arg)1822*4882a593Smuzhiyun static int s700_pad_pinconf_arg2val(const struct owl_padinfo *info,
1823*4882a593Smuzhiyun unsigned int param,
1824*4882a593Smuzhiyun u32 *arg)
1825*4882a593Smuzhiyun {
1826*4882a593Smuzhiyun switch (param) {
1827*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
1828*4882a593Smuzhiyun *arg = OWL_PINCONF_PULL_DOWN;
1829*4882a593Smuzhiyun break;
1830*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
1831*4882a593Smuzhiyun *arg = OWL_PINCONF_PULL_UP;
1832*4882a593Smuzhiyun break;
1833*4882a593Smuzhiyun case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
1834*4882a593Smuzhiyun *arg = (*arg >= 1 ? 1 : 0);
1835*4882a593Smuzhiyun break;
1836*4882a593Smuzhiyun default:
1837*4882a593Smuzhiyun return -ENOTSUPP;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun return 0;
1841*4882a593Smuzhiyun }
1842*4882a593Smuzhiyun
s700_pad_pinconf_val2arg(const struct owl_padinfo * padinfo,unsigned int param,u32 * arg)1843*4882a593Smuzhiyun static int s700_pad_pinconf_val2arg(const struct owl_padinfo *padinfo,
1844*4882a593Smuzhiyun unsigned int param,
1845*4882a593Smuzhiyun u32 *arg)
1846*4882a593Smuzhiyun {
1847*4882a593Smuzhiyun switch (param) {
1848*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
1849*4882a593Smuzhiyun *arg = *arg == OWL_PINCONF_PULL_DOWN;
1850*4882a593Smuzhiyun break;
1851*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
1852*4882a593Smuzhiyun *arg = *arg == OWL_PINCONF_PULL_UP;
1853*4882a593Smuzhiyun break;
1854*4882a593Smuzhiyun case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
1855*4882a593Smuzhiyun *arg = *arg == 1;
1856*4882a593Smuzhiyun break;
1857*4882a593Smuzhiyun default:
1858*4882a593Smuzhiyun return -ENOTSUPP;
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun return 0;
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun static struct owl_pinctrl_soc_data s700_pinctrl_data = {
1865*4882a593Smuzhiyun .padinfo = s700_padinfo,
1866*4882a593Smuzhiyun .pins = (const struct pinctrl_pin_desc *)s700_pads,
1867*4882a593Smuzhiyun .npins = ARRAY_SIZE(s700_pads),
1868*4882a593Smuzhiyun .functions = s700_functions,
1869*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(s700_functions),
1870*4882a593Smuzhiyun .groups = s700_groups,
1871*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(s700_groups),
1872*4882a593Smuzhiyun .ngpios = NUM_GPIOS,
1873*4882a593Smuzhiyun .ports = s700_gpio_ports,
1874*4882a593Smuzhiyun .nports = ARRAY_SIZE(s700_gpio_ports),
1875*4882a593Smuzhiyun .padctl_arg2val = s700_pad_pinconf_arg2val,
1876*4882a593Smuzhiyun .padctl_val2arg = s700_pad_pinconf_val2arg,
1877*4882a593Smuzhiyun };
1878*4882a593Smuzhiyun
s700_pinctrl_probe(struct platform_device * pdev)1879*4882a593Smuzhiyun static int s700_pinctrl_probe(struct platform_device *pdev)
1880*4882a593Smuzhiyun {
1881*4882a593Smuzhiyun return owl_pinctrl_probe(pdev, &s700_pinctrl_data);
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun static const struct of_device_id s700_pinctrl_of_match[] = {
1885*4882a593Smuzhiyun { .compatible = "actions,s700-pinctrl", },
1886*4882a593Smuzhiyun {}
1887*4882a593Smuzhiyun };
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun static struct platform_driver s700_pinctrl_driver = {
1890*4882a593Smuzhiyun .probe = s700_pinctrl_probe,
1891*4882a593Smuzhiyun .driver = {
1892*4882a593Smuzhiyun .name = "pinctrl-s700",
1893*4882a593Smuzhiyun .of_match_table = of_match_ptr(s700_pinctrl_of_match),
1894*4882a593Smuzhiyun },
1895*4882a593Smuzhiyun };
1896*4882a593Smuzhiyun
s700_pinctrl_init(void)1897*4882a593Smuzhiyun static int __init s700_pinctrl_init(void)
1898*4882a593Smuzhiyun {
1899*4882a593Smuzhiyun return platform_driver_register(&s700_pinctrl_driver);
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun arch_initcall(s700_pinctrl_init);
1902*4882a593Smuzhiyun
s700_pinctrl_exit(void)1903*4882a593Smuzhiyun static void __exit s700_pinctrl_exit(void)
1904*4882a593Smuzhiyun {
1905*4882a593Smuzhiyun platform_driver_unregister(&s700_pinctrl_driver);
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun module_exit(s700_pinctrl_exit);
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun MODULE_AUTHOR("Actions Semi Inc.");
1910*4882a593Smuzhiyun MODULE_DESCRIPTION("Actions Semi S700 Soc Pinctrl Driver");
1911*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1912