1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Actions Semi S500 SoC Pinctrl driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014 Actions Semi Inc.
6*4882a593Smuzhiyun * Copyright (c) 2020 Cristian Ciocaltea <cristian.ciocaltea@gmail.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
13*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
14*4882a593Smuzhiyun #include "pinctrl-owl.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* Pinctrl registers offset */
17*4882a593Smuzhiyun #define MFCTL0 (0x0040)
18*4882a593Smuzhiyun #define MFCTL1 (0x0044)
19*4882a593Smuzhiyun #define MFCTL2 (0x0048)
20*4882a593Smuzhiyun #define MFCTL3 (0x004C)
21*4882a593Smuzhiyun #define PAD_PULLCTL0 (0x0060)
22*4882a593Smuzhiyun #define PAD_PULLCTL1 (0x0064)
23*4882a593Smuzhiyun #define PAD_PULLCTL2 (0x0068)
24*4882a593Smuzhiyun #define PAD_ST0 (0x006C)
25*4882a593Smuzhiyun #define PAD_ST1 (0x0070)
26*4882a593Smuzhiyun #define PAD_CTL (0x0074)
27*4882a593Smuzhiyun #define PAD_DRV0 (0x0080)
28*4882a593Smuzhiyun #define PAD_DRV1 (0x0084)
29*4882a593Smuzhiyun #define PAD_DRV2 (0x0088)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define _GPIOA(offset) (offset)
32*4882a593Smuzhiyun #define _GPIOB(offset) (32 + (offset))
33*4882a593Smuzhiyun #define _GPIOC(offset) (64 + (offset))
34*4882a593Smuzhiyun #define _GPIOD(offset) (96 + (offset))
35*4882a593Smuzhiyun #define _GPIOE(offset) (128 + (offset))
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define NUM_GPIOS (_GPIOE(3) + 1)
38*4882a593Smuzhiyun #define _PIN(offset) (NUM_GPIOS + (offset))
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define DNAND_DQS _GPIOA(12)
41*4882a593Smuzhiyun #define DNAND_DQSN _GPIOA(13)
42*4882a593Smuzhiyun #define ETH_TXD0 _GPIOA(14)
43*4882a593Smuzhiyun #define ETH_TXD1 _GPIOA(15)
44*4882a593Smuzhiyun #define ETH_TXEN _GPIOA(16)
45*4882a593Smuzhiyun #define ETH_RXER _GPIOA(17)
46*4882a593Smuzhiyun #define ETH_CRS_DV _GPIOA(18)
47*4882a593Smuzhiyun #define ETH_RXD1 _GPIOA(19)
48*4882a593Smuzhiyun #define ETH_RXD0 _GPIOA(20)
49*4882a593Smuzhiyun #define ETH_REF_CLK _GPIOA(21)
50*4882a593Smuzhiyun #define ETH_MDC _GPIOA(22)
51*4882a593Smuzhiyun #define ETH_MDIO _GPIOA(23)
52*4882a593Smuzhiyun #define SIRQ0 _GPIOA(24)
53*4882a593Smuzhiyun #define SIRQ1 _GPIOA(25)
54*4882a593Smuzhiyun #define SIRQ2 _GPIOA(26)
55*4882a593Smuzhiyun #define I2S_D0 _GPIOA(27)
56*4882a593Smuzhiyun #define I2S_BCLK0 _GPIOA(28)
57*4882a593Smuzhiyun #define I2S_LRCLK0 _GPIOA(29)
58*4882a593Smuzhiyun #define I2S_MCLK0 _GPIOA(30)
59*4882a593Smuzhiyun #define I2S_D1 _GPIOA(31)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define I2S_BCLK1 _GPIOB(0)
62*4882a593Smuzhiyun #define I2S_LRCLK1 _GPIOB(1)
63*4882a593Smuzhiyun #define I2S_MCLK1 _GPIOB(2)
64*4882a593Smuzhiyun #define KS_IN0 _GPIOB(3)
65*4882a593Smuzhiyun #define KS_IN1 _GPIOB(4)
66*4882a593Smuzhiyun #define KS_IN2 _GPIOB(5)
67*4882a593Smuzhiyun #define KS_IN3 _GPIOB(6)
68*4882a593Smuzhiyun #define KS_OUT0 _GPIOB(7)
69*4882a593Smuzhiyun #define KS_OUT1 _GPIOB(8)
70*4882a593Smuzhiyun #define KS_OUT2 _GPIOB(9)
71*4882a593Smuzhiyun #define LVDS_OEP _GPIOB(10)
72*4882a593Smuzhiyun #define LVDS_OEN _GPIOB(11)
73*4882a593Smuzhiyun #define LVDS_ODP _GPIOB(12)
74*4882a593Smuzhiyun #define LVDS_ODN _GPIOB(13)
75*4882a593Smuzhiyun #define LVDS_OCP _GPIOB(14)
76*4882a593Smuzhiyun #define LVDS_OCN _GPIOB(15)
77*4882a593Smuzhiyun #define LVDS_OBP _GPIOB(16)
78*4882a593Smuzhiyun #define LVDS_OBN _GPIOB(17)
79*4882a593Smuzhiyun #define LVDS_OAP _GPIOB(18)
80*4882a593Smuzhiyun #define LVDS_OAN _GPIOB(19)
81*4882a593Smuzhiyun #define LVDS_EEP _GPIOB(20)
82*4882a593Smuzhiyun #define LVDS_EEN _GPIOB(21)
83*4882a593Smuzhiyun #define LVDS_EDP _GPIOB(22)
84*4882a593Smuzhiyun #define LVDS_EDN _GPIOB(23)
85*4882a593Smuzhiyun #define LVDS_ECP _GPIOB(24)
86*4882a593Smuzhiyun #define LVDS_ECN _GPIOB(25)
87*4882a593Smuzhiyun #define LVDS_EBP _GPIOB(26)
88*4882a593Smuzhiyun #define LVDS_EBN _GPIOB(27)
89*4882a593Smuzhiyun #define LVDS_EAP _GPIOB(28)
90*4882a593Smuzhiyun #define LVDS_EAN _GPIOB(29)
91*4882a593Smuzhiyun #define LCD0_D18 _GPIOB(30)
92*4882a593Smuzhiyun #define LCD0_D17 _GPIOB(31)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define DSI_DP3 _GPIOC(0)
95*4882a593Smuzhiyun #define DSI_DN3 _GPIOC(1)
96*4882a593Smuzhiyun #define DSI_DP1 _GPIOC(2)
97*4882a593Smuzhiyun #define DSI_DN1 _GPIOC(3)
98*4882a593Smuzhiyun #define DSI_CP _GPIOC(4)
99*4882a593Smuzhiyun #define DSI_CN _GPIOC(5)
100*4882a593Smuzhiyun #define DSI_DP0 _GPIOC(6)
101*4882a593Smuzhiyun #define DSI_DN0 _GPIOC(7)
102*4882a593Smuzhiyun #define DSI_DP2 _GPIOC(8)
103*4882a593Smuzhiyun #define DSI_DN2 _GPIOC(9)
104*4882a593Smuzhiyun #define SD0_D0 _GPIOC(10)
105*4882a593Smuzhiyun #define SD0_D1 _GPIOC(11)
106*4882a593Smuzhiyun #define SD0_D2 _GPIOC(12)
107*4882a593Smuzhiyun #define SD0_D3 _GPIOC(13)
108*4882a593Smuzhiyun #define SD1_D0 _GPIOC(14) /* SD0_D4 */
109*4882a593Smuzhiyun #define SD1_D1 _GPIOC(15) /* SD0_D5 */
110*4882a593Smuzhiyun #define SD1_D2 _GPIOC(16) /* SD0_D6 */
111*4882a593Smuzhiyun #define SD1_D3 _GPIOC(17) /* SD0_D7 */
112*4882a593Smuzhiyun #define SD0_CMD _GPIOC(18)
113*4882a593Smuzhiyun #define SD0_CLK _GPIOC(19)
114*4882a593Smuzhiyun #define SD1_CMD _GPIOC(20)
115*4882a593Smuzhiyun #define SD1_CLK _GPIOC(21)
116*4882a593Smuzhiyun #define SPI0_SCLK _GPIOC(22)
117*4882a593Smuzhiyun #define SPI0_SS _GPIOC(23)
118*4882a593Smuzhiyun #define SPI0_MISO _GPIOC(24)
119*4882a593Smuzhiyun #define SPI0_MOSI _GPIOC(25)
120*4882a593Smuzhiyun #define UART0_RX _GPIOC(26)
121*4882a593Smuzhiyun #define UART0_TX _GPIOC(27)
122*4882a593Smuzhiyun #define I2C0_SCLK _GPIOC(28)
123*4882a593Smuzhiyun #define I2C0_SDATA _GPIOC(29)
124*4882a593Smuzhiyun #define SENSOR0_PCLK _GPIOC(31)
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define SENSOR0_CKOUT _GPIOD(10)
127*4882a593Smuzhiyun #define DNAND_ALE _GPIOD(12)
128*4882a593Smuzhiyun #define DNAND_CLE _GPIOD(13)
129*4882a593Smuzhiyun #define DNAND_CEB0 _GPIOD(14)
130*4882a593Smuzhiyun #define DNAND_CEB1 _GPIOD(15)
131*4882a593Smuzhiyun #define DNAND_CEB2 _GPIOD(16)
132*4882a593Smuzhiyun #define DNAND_CEB3 _GPIOD(17)
133*4882a593Smuzhiyun #define UART2_RX _GPIOD(18)
134*4882a593Smuzhiyun #define UART2_TX _GPIOD(19)
135*4882a593Smuzhiyun #define UART2_RTSB _GPIOD(20)
136*4882a593Smuzhiyun #define UART2_CTSB _GPIOD(21)
137*4882a593Smuzhiyun #define UART3_RX _GPIOD(22)
138*4882a593Smuzhiyun #define UART3_TX _GPIOD(23)
139*4882a593Smuzhiyun #define UART3_RTSB _GPIOD(24)
140*4882a593Smuzhiyun #define UART3_CTSB _GPIOD(25)
141*4882a593Smuzhiyun #define PCM1_IN _GPIOD(28)
142*4882a593Smuzhiyun #define PCM1_CLK _GPIOD(29)
143*4882a593Smuzhiyun #define PCM1_SYNC _GPIOD(30)
144*4882a593Smuzhiyun #define PCM1_OUT _GPIOD(31)
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define I2C1_SCLK _GPIOE(0)
147*4882a593Smuzhiyun #define I2C1_SDATA _GPIOE(1)
148*4882a593Smuzhiyun #define I2C2_SCLK _GPIOE(2)
149*4882a593Smuzhiyun #define I2C2_SDATA _GPIOE(3)
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define CSI_DN0 _PIN(0)
152*4882a593Smuzhiyun #define CSI_DP0 _PIN(1)
153*4882a593Smuzhiyun #define CSI_DN1 _PIN(2)
154*4882a593Smuzhiyun #define CSI_DP1 _PIN(3)
155*4882a593Smuzhiyun #define CSI_CN _PIN(4)
156*4882a593Smuzhiyun #define CSI_CP _PIN(5)
157*4882a593Smuzhiyun #define CSI_DN2 _PIN(6)
158*4882a593Smuzhiyun #define CSI_DP2 _PIN(7)
159*4882a593Smuzhiyun #define CSI_DN3 _PIN(8)
160*4882a593Smuzhiyun #define CSI_DP3 _PIN(9)
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define DNAND_D0 _PIN(10)
163*4882a593Smuzhiyun #define DNAND_D1 _PIN(11)
164*4882a593Smuzhiyun #define DNAND_D2 _PIN(12)
165*4882a593Smuzhiyun #define DNAND_D3 _PIN(13)
166*4882a593Smuzhiyun #define DNAND_D4 _PIN(14)
167*4882a593Smuzhiyun #define DNAND_D5 _PIN(15)
168*4882a593Smuzhiyun #define DNAND_D6 _PIN(16)
169*4882a593Smuzhiyun #define DNAND_D7 _PIN(17)
170*4882a593Smuzhiyun #define DNAND_WRB _PIN(18)
171*4882a593Smuzhiyun #define DNAND_RDB _PIN(19)
172*4882a593Smuzhiyun #define DNAND_RDBN _PIN(20)
173*4882a593Smuzhiyun #define DNAND_RB _PIN(21)
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun #define PORB _PIN(22)
176*4882a593Smuzhiyun #define CLKO_25M _PIN(23)
177*4882a593Smuzhiyun #define BSEL _PIN(24)
178*4882a593Smuzhiyun #define PKG0 _PIN(25)
179*4882a593Smuzhiyun #define PKG1 _PIN(26)
180*4882a593Smuzhiyun #define PKG2 _PIN(27)
181*4882a593Smuzhiyun #define PKG3 _PIN(28)
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #define _FIRSTPAD _GPIOA(0)
184*4882a593Smuzhiyun #define _LASTPAD PKG3
185*4882a593Smuzhiyun #define NUM_PADS (_PIN(28) + 1)
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static const struct pinctrl_pin_desc s500_pads[] = {
188*4882a593Smuzhiyun PINCTRL_PIN(DNAND_DQS, "dnand_dqs"),
189*4882a593Smuzhiyun PINCTRL_PIN(DNAND_DQSN, "dnand_dqsn"),
190*4882a593Smuzhiyun PINCTRL_PIN(ETH_TXD0, "eth_txd0"),
191*4882a593Smuzhiyun PINCTRL_PIN(ETH_TXD1, "eth_txd1"),
192*4882a593Smuzhiyun PINCTRL_PIN(ETH_TXEN, "eth_txen"),
193*4882a593Smuzhiyun PINCTRL_PIN(ETH_RXER, "eth_rxer"),
194*4882a593Smuzhiyun PINCTRL_PIN(ETH_CRS_DV, "eth_crs_dv"),
195*4882a593Smuzhiyun PINCTRL_PIN(ETH_RXD1, "eth_rxd1"),
196*4882a593Smuzhiyun PINCTRL_PIN(ETH_RXD0, "eth_rxd0"),
197*4882a593Smuzhiyun PINCTRL_PIN(ETH_REF_CLK, "eth_ref_clk"),
198*4882a593Smuzhiyun PINCTRL_PIN(ETH_MDC, "eth_mdc"),
199*4882a593Smuzhiyun PINCTRL_PIN(ETH_MDIO, "eth_mdio"),
200*4882a593Smuzhiyun PINCTRL_PIN(SIRQ0, "sirq0"),
201*4882a593Smuzhiyun PINCTRL_PIN(SIRQ1, "sirq1"),
202*4882a593Smuzhiyun PINCTRL_PIN(SIRQ2, "sirq2"),
203*4882a593Smuzhiyun PINCTRL_PIN(I2S_D0, "i2s_d0"),
204*4882a593Smuzhiyun PINCTRL_PIN(I2S_BCLK0, "i2s_bclk0"),
205*4882a593Smuzhiyun PINCTRL_PIN(I2S_LRCLK0, "i2s_lrclk0"),
206*4882a593Smuzhiyun PINCTRL_PIN(I2S_MCLK0, "i2s_mclk0"),
207*4882a593Smuzhiyun PINCTRL_PIN(I2S_D1, "i2s_d1"),
208*4882a593Smuzhiyun PINCTRL_PIN(I2S_BCLK1, "i2s_bclk1"),
209*4882a593Smuzhiyun PINCTRL_PIN(I2S_LRCLK1, "i2s_lrclk1"),
210*4882a593Smuzhiyun PINCTRL_PIN(I2S_MCLK1, "i2s_mclk1"),
211*4882a593Smuzhiyun PINCTRL_PIN(KS_IN0, "ks_in0"),
212*4882a593Smuzhiyun PINCTRL_PIN(KS_IN1, "ks_in1"),
213*4882a593Smuzhiyun PINCTRL_PIN(KS_IN2, "ks_in2"),
214*4882a593Smuzhiyun PINCTRL_PIN(KS_IN3, "ks_in3"),
215*4882a593Smuzhiyun PINCTRL_PIN(KS_OUT0, "ks_out0"),
216*4882a593Smuzhiyun PINCTRL_PIN(KS_OUT1, "ks_out1"),
217*4882a593Smuzhiyun PINCTRL_PIN(KS_OUT2, "ks_out2"),
218*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OEP, "lvds_oep"),
219*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OEN, "lvds_oen"),
220*4882a593Smuzhiyun PINCTRL_PIN(LVDS_ODP, "lvds_odp"),
221*4882a593Smuzhiyun PINCTRL_PIN(LVDS_ODN, "lvds_odn"),
222*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OCP, "lvds_ocp"),
223*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OCN, "lvds_ocn"),
224*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OBP, "lvds_obp"),
225*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OBN, "lvds_obn"),
226*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OAP, "lvds_oap"),
227*4882a593Smuzhiyun PINCTRL_PIN(LVDS_OAN, "lvds_oan"),
228*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EEP, "lvds_eep"),
229*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EEN, "lvds_een"),
230*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EDP, "lvds_edp"),
231*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EDN, "lvds_edn"),
232*4882a593Smuzhiyun PINCTRL_PIN(LVDS_ECP, "lvds_ecp"),
233*4882a593Smuzhiyun PINCTRL_PIN(LVDS_ECN, "lvds_ecn"),
234*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EBP, "lvds_ebp"),
235*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EBN, "lvds_ebn"),
236*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EAP, "lvds_eap"),
237*4882a593Smuzhiyun PINCTRL_PIN(LVDS_EAN, "lvds_ean"),
238*4882a593Smuzhiyun PINCTRL_PIN(LCD0_D18, "lcd0_d18"),
239*4882a593Smuzhiyun PINCTRL_PIN(LCD0_D17, "lcd0_d17"),
240*4882a593Smuzhiyun PINCTRL_PIN(DSI_DP3, "dsi_dp3"),
241*4882a593Smuzhiyun PINCTRL_PIN(DSI_DN3, "dsi_dn3"),
242*4882a593Smuzhiyun PINCTRL_PIN(DSI_DP1, "dsi_dp1"),
243*4882a593Smuzhiyun PINCTRL_PIN(DSI_DN1, "dsi_dn1"),
244*4882a593Smuzhiyun PINCTRL_PIN(DSI_CP, "dsi_cp"),
245*4882a593Smuzhiyun PINCTRL_PIN(DSI_CN, "dsi_cn"),
246*4882a593Smuzhiyun PINCTRL_PIN(DSI_DP0, "dsi_dp0"),
247*4882a593Smuzhiyun PINCTRL_PIN(DSI_DN0, "dsi_dn0"),
248*4882a593Smuzhiyun PINCTRL_PIN(DSI_DP2, "dsi_dp2"),
249*4882a593Smuzhiyun PINCTRL_PIN(DSI_DN2, "dsi_dn2"),
250*4882a593Smuzhiyun PINCTRL_PIN(SD0_D0, "sd0_d0"),
251*4882a593Smuzhiyun PINCTRL_PIN(SD0_D1, "sd0_d1"),
252*4882a593Smuzhiyun PINCTRL_PIN(SD0_D2, "sd0_d2"),
253*4882a593Smuzhiyun PINCTRL_PIN(SD0_D3, "sd0_d3"),
254*4882a593Smuzhiyun PINCTRL_PIN(SD1_D0, "sd1_d0"),
255*4882a593Smuzhiyun PINCTRL_PIN(SD1_D1, "sd1_d1"),
256*4882a593Smuzhiyun PINCTRL_PIN(SD1_D2, "sd1_d2"),
257*4882a593Smuzhiyun PINCTRL_PIN(SD1_D3, "sd1_d3"),
258*4882a593Smuzhiyun PINCTRL_PIN(SD0_CMD, "sd0_cmd"),
259*4882a593Smuzhiyun PINCTRL_PIN(SD0_CLK, "sd0_clk"),
260*4882a593Smuzhiyun PINCTRL_PIN(SD1_CMD, "sd1_cmd"),
261*4882a593Smuzhiyun PINCTRL_PIN(SD1_CLK, "sd1_clk"),
262*4882a593Smuzhiyun PINCTRL_PIN(SPI0_SCLK, "spi0_sclk"),
263*4882a593Smuzhiyun PINCTRL_PIN(SPI0_SS, "spi0_ss"),
264*4882a593Smuzhiyun PINCTRL_PIN(SPI0_MISO, "spi0_miso"),
265*4882a593Smuzhiyun PINCTRL_PIN(SPI0_MOSI, "spi0_mosi"),
266*4882a593Smuzhiyun PINCTRL_PIN(UART0_RX, "uart0_rx"),
267*4882a593Smuzhiyun PINCTRL_PIN(UART0_TX, "uart0_tx"),
268*4882a593Smuzhiyun PINCTRL_PIN(I2C0_SCLK, "i2c0_sclk"),
269*4882a593Smuzhiyun PINCTRL_PIN(I2C0_SDATA, "i2c0_sdata"),
270*4882a593Smuzhiyun PINCTRL_PIN(SENSOR0_PCLK, "sensor0_pclk"),
271*4882a593Smuzhiyun PINCTRL_PIN(SENSOR0_CKOUT, "sensor0_ckout"),
272*4882a593Smuzhiyun PINCTRL_PIN(DNAND_ALE, "dnand_ale"),
273*4882a593Smuzhiyun PINCTRL_PIN(DNAND_CLE, "dnand_cle"),
274*4882a593Smuzhiyun PINCTRL_PIN(DNAND_CEB0, "dnand_ceb0"),
275*4882a593Smuzhiyun PINCTRL_PIN(DNAND_CEB1, "dnand_ceb1"),
276*4882a593Smuzhiyun PINCTRL_PIN(DNAND_CEB2, "dnand_ceb2"),
277*4882a593Smuzhiyun PINCTRL_PIN(DNAND_CEB3, "dnand_ceb3"),
278*4882a593Smuzhiyun PINCTRL_PIN(UART2_RX, "uart2_rx"),
279*4882a593Smuzhiyun PINCTRL_PIN(UART2_TX, "uart2_tx"),
280*4882a593Smuzhiyun PINCTRL_PIN(UART2_RTSB, "uart2_rtsb"),
281*4882a593Smuzhiyun PINCTRL_PIN(UART2_CTSB, "uart2_ctsb"),
282*4882a593Smuzhiyun PINCTRL_PIN(UART3_RX, "uart3_rx"),
283*4882a593Smuzhiyun PINCTRL_PIN(UART3_TX, "uart3_tx"),
284*4882a593Smuzhiyun PINCTRL_PIN(UART3_RTSB, "uart3_rtsb"),
285*4882a593Smuzhiyun PINCTRL_PIN(UART3_CTSB, "uart3_ctsb"),
286*4882a593Smuzhiyun PINCTRL_PIN(PCM1_IN, "pcm1_in"),
287*4882a593Smuzhiyun PINCTRL_PIN(PCM1_CLK, "pcm1_clk"),
288*4882a593Smuzhiyun PINCTRL_PIN(PCM1_SYNC, "pcm1_sync"),
289*4882a593Smuzhiyun PINCTRL_PIN(PCM1_OUT, "pcm1_out"),
290*4882a593Smuzhiyun PINCTRL_PIN(I2C1_SCLK, "i2c1_sclk"),
291*4882a593Smuzhiyun PINCTRL_PIN(I2C1_SDATA, "i2c1_sdata"),
292*4882a593Smuzhiyun PINCTRL_PIN(I2C2_SCLK, "i2c2_sclk"),
293*4882a593Smuzhiyun PINCTRL_PIN(I2C2_SDATA, "i2c2_sdata"),
294*4882a593Smuzhiyun PINCTRL_PIN(CSI_DN0, "csi_dn0"),
295*4882a593Smuzhiyun PINCTRL_PIN(CSI_DP0, "csi_dp0"),
296*4882a593Smuzhiyun PINCTRL_PIN(CSI_DN1, "csi_dn1"),
297*4882a593Smuzhiyun PINCTRL_PIN(CSI_DP1, "csi_dp1"),
298*4882a593Smuzhiyun PINCTRL_PIN(CSI_DN2, "csi_dn2"),
299*4882a593Smuzhiyun PINCTRL_PIN(CSI_DP2, "csi_dp2"),
300*4882a593Smuzhiyun PINCTRL_PIN(CSI_DN3, "csi_dn3"),
301*4882a593Smuzhiyun PINCTRL_PIN(CSI_DP3, "csi_dp3"),
302*4882a593Smuzhiyun PINCTRL_PIN(CSI_CN, "csi_cn"),
303*4882a593Smuzhiyun PINCTRL_PIN(CSI_CP, "csi_cp"),
304*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D0, "dnand_d0"),
305*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D1, "dnand_d1"),
306*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D2, "dnand_d2"),
307*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D3, "dnand_d3"),
308*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D4, "dnand_d4"),
309*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D5, "dnand_d5"),
310*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D6, "dnand_d6"),
311*4882a593Smuzhiyun PINCTRL_PIN(DNAND_D7, "dnand_d7"),
312*4882a593Smuzhiyun PINCTRL_PIN(DNAND_RB, "dnand_rb"),
313*4882a593Smuzhiyun PINCTRL_PIN(DNAND_RDB, "dnand_rdb"),
314*4882a593Smuzhiyun PINCTRL_PIN(DNAND_RDBN, "dnand_rdbn"),
315*4882a593Smuzhiyun PINCTRL_PIN(DNAND_WRB, "dnand_wrb"),
316*4882a593Smuzhiyun PINCTRL_PIN(PORB, "porb"),
317*4882a593Smuzhiyun PINCTRL_PIN(CLKO_25M, "clko_25m"),
318*4882a593Smuzhiyun PINCTRL_PIN(BSEL, "bsel"),
319*4882a593Smuzhiyun PINCTRL_PIN(PKG0, "pkg0"),
320*4882a593Smuzhiyun PINCTRL_PIN(PKG1, "pkg1"),
321*4882a593Smuzhiyun PINCTRL_PIN(PKG2, "pkg2"),
322*4882a593Smuzhiyun PINCTRL_PIN(PKG3, "pkg3"),
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun enum s500_pinmux_functions {
326*4882a593Smuzhiyun S500_MUX_NOR,
327*4882a593Smuzhiyun S500_MUX_ETH_RMII,
328*4882a593Smuzhiyun S500_MUX_ETH_SMII,
329*4882a593Smuzhiyun S500_MUX_SPI0,
330*4882a593Smuzhiyun S500_MUX_SPI1,
331*4882a593Smuzhiyun S500_MUX_SPI2,
332*4882a593Smuzhiyun S500_MUX_SPI3,
333*4882a593Smuzhiyun S500_MUX_SENS0,
334*4882a593Smuzhiyun S500_MUX_SENS1,
335*4882a593Smuzhiyun S500_MUX_UART0,
336*4882a593Smuzhiyun S500_MUX_UART1,
337*4882a593Smuzhiyun S500_MUX_UART2,
338*4882a593Smuzhiyun S500_MUX_UART3,
339*4882a593Smuzhiyun S500_MUX_UART4,
340*4882a593Smuzhiyun S500_MUX_UART5,
341*4882a593Smuzhiyun S500_MUX_UART6,
342*4882a593Smuzhiyun S500_MUX_I2S0,
343*4882a593Smuzhiyun S500_MUX_I2S1,
344*4882a593Smuzhiyun S500_MUX_PCM1,
345*4882a593Smuzhiyun S500_MUX_PCM0,
346*4882a593Smuzhiyun S500_MUX_KS,
347*4882a593Smuzhiyun S500_MUX_JTAG,
348*4882a593Smuzhiyun S500_MUX_PWM0,
349*4882a593Smuzhiyun S500_MUX_PWM1,
350*4882a593Smuzhiyun S500_MUX_PWM2,
351*4882a593Smuzhiyun S500_MUX_PWM3,
352*4882a593Smuzhiyun S500_MUX_PWM4,
353*4882a593Smuzhiyun S500_MUX_PWM5,
354*4882a593Smuzhiyun S500_MUX_P0,
355*4882a593Smuzhiyun S500_MUX_SD0,
356*4882a593Smuzhiyun S500_MUX_SD1,
357*4882a593Smuzhiyun S500_MUX_SD2,
358*4882a593Smuzhiyun S500_MUX_I2C0,
359*4882a593Smuzhiyun S500_MUX_I2C1,
360*4882a593Smuzhiyun /*S500_MUX_I2C2,*/
361*4882a593Smuzhiyun S500_MUX_I2C3,
362*4882a593Smuzhiyun S500_MUX_DSI,
363*4882a593Smuzhiyun S500_MUX_LVDS,
364*4882a593Smuzhiyun S500_MUX_USB30,
365*4882a593Smuzhiyun S500_MUX_CLKO_25M,
366*4882a593Smuzhiyun S500_MUX_MIPI_CSI,
367*4882a593Smuzhiyun S500_MUX_NAND,
368*4882a593Smuzhiyun S500_MUX_SPDIF,
369*4882a593Smuzhiyun /*S500_MUX_SIRQ0,*/
370*4882a593Smuzhiyun /*S500_MUX_SIRQ1,*/
371*4882a593Smuzhiyun /*S500_MUX_SIRQ2,*/
372*4882a593Smuzhiyun S500_MUX_TS,
373*4882a593Smuzhiyun S500_MUX_LCD0,
374*4882a593Smuzhiyun S500_MUX_RESERVED,
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* MFPCTL group data */
378*4882a593Smuzhiyun /* mfp0_31_26 reserved */
379*4882a593Smuzhiyun /* mfp0_25_23 */
380*4882a593Smuzhiyun static unsigned int lcd0_d18_mfp_pads[] = { LCD0_D18 };
381*4882a593Smuzhiyun static unsigned int lcd0_d18_mfp_funcs[] = { S500_MUX_NOR,
382*4882a593Smuzhiyun S500_MUX_SENS1,
383*4882a593Smuzhiyun S500_MUX_PWM2,
384*4882a593Smuzhiyun S500_MUX_PWM4,
385*4882a593Smuzhiyun S500_MUX_LCD0 };
386*4882a593Smuzhiyun /* mfp0_22_20 */
387*4882a593Smuzhiyun static unsigned int rmii_crs_dv_mfp_pads[] = { ETH_CRS_DV };
388*4882a593Smuzhiyun static unsigned int rmii_crs_dv_mfp_funcs[] = { S500_MUX_ETH_RMII,
389*4882a593Smuzhiyun S500_MUX_ETH_SMII,
390*4882a593Smuzhiyun S500_MUX_SPI2,
391*4882a593Smuzhiyun S500_MUX_UART4,
392*4882a593Smuzhiyun S500_MUX_PWM4 };
393*4882a593Smuzhiyun /* mfp0_18_16_eth_txd0 */
394*4882a593Smuzhiyun static unsigned int rmii_txd0_mfp_pads[] = { ETH_TXD0 };
395*4882a593Smuzhiyun static unsigned int rmii_txd0_mfp_funcs[] = { S500_MUX_ETH_RMII,
396*4882a593Smuzhiyun S500_MUX_ETH_SMII,
397*4882a593Smuzhiyun S500_MUX_SPI2,
398*4882a593Smuzhiyun S500_MUX_UART6,
399*4882a593Smuzhiyun S500_MUX_PWM4 };
400*4882a593Smuzhiyun /* mfp0_18_16_eth_txd1 */
401*4882a593Smuzhiyun static unsigned int rmii_txd1_mfp_pads[] = { ETH_TXD1 };
402*4882a593Smuzhiyun static unsigned int rmii_txd1_mfp_funcs[] = { S500_MUX_ETH_RMII,
403*4882a593Smuzhiyun S500_MUX_ETH_SMII,
404*4882a593Smuzhiyun S500_MUX_SPI2,
405*4882a593Smuzhiyun S500_MUX_UART6,
406*4882a593Smuzhiyun S500_MUX_PWM5 };
407*4882a593Smuzhiyun /* mfp0_15_13_rmii_txen */
408*4882a593Smuzhiyun static unsigned int rmii_txen_mfp_pads[] = { ETH_TXEN };
409*4882a593Smuzhiyun static unsigned int rmii_txen_mfp_funcs[] = { S500_MUX_ETH_RMII,
410*4882a593Smuzhiyun S500_MUX_UART2,
411*4882a593Smuzhiyun S500_MUX_SPI3,
412*4882a593Smuzhiyun S500_MUX_PWM0 };
413*4882a593Smuzhiyun /* mfp0_15_13_rmii_rxen */
414*4882a593Smuzhiyun static unsigned int rmii_rxen_mfp_pads[] = { ETH_RXER };
415*4882a593Smuzhiyun static unsigned int rmii_rxen_mfp_funcs[] = { S500_MUX_ETH_RMII,
416*4882a593Smuzhiyun S500_MUX_UART2,
417*4882a593Smuzhiyun S500_MUX_SPI3,
418*4882a593Smuzhiyun S500_MUX_PWM1 };
419*4882a593Smuzhiyun /* mfp0_12_11 reserved */
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* mfp0_10_8_rmii_rxd1 */
422*4882a593Smuzhiyun static unsigned int rmii_rxd1_mfp_pads[] = { ETH_RXD1 };
423*4882a593Smuzhiyun static unsigned int rmii_rxd1_mfp_funcs[] = { S500_MUX_ETH_RMII,
424*4882a593Smuzhiyun S500_MUX_UART2,
425*4882a593Smuzhiyun S500_MUX_SPI3,
426*4882a593Smuzhiyun S500_MUX_PWM2,
427*4882a593Smuzhiyun S500_MUX_UART5 };
428*4882a593Smuzhiyun /* mfp0_10_8_rmii_rxd0 */
429*4882a593Smuzhiyun static unsigned int rmii_rxd0_mfp_pads[] = { ETH_RXD0 };
430*4882a593Smuzhiyun static unsigned int rmii_rxd0_mfp_funcs[] = { S500_MUX_ETH_RMII,
431*4882a593Smuzhiyun S500_MUX_UART2,
432*4882a593Smuzhiyun S500_MUX_SPI3,
433*4882a593Smuzhiyun S500_MUX_PWM3,
434*4882a593Smuzhiyun S500_MUX_UART5 };
435*4882a593Smuzhiyun /* mfp0_7_6 */
436*4882a593Smuzhiyun static unsigned int rmii_ref_clk_mfp_pads[] = { ETH_REF_CLK };
437*4882a593Smuzhiyun static unsigned int rmii_ref_clk_mfp_funcs[] = { S500_MUX_ETH_RMII,
438*4882a593Smuzhiyun S500_MUX_UART4,
439*4882a593Smuzhiyun S500_MUX_SPI2,
440*4882a593Smuzhiyun S500_MUX_RESERVED,
441*4882a593Smuzhiyun S500_MUX_ETH_SMII };
442*4882a593Smuzhiyun /* mfp0_5 */
443*4882a593Smuzhiyun static unsigned int i2s_d0_mfp_pads[] = { I2S_D0 };
444*4882a593Smuzhiyun static unsigned int i2s_d0_mfp_funcs[] = { S500_MUX_I2S0,
445*4882a593Smuzhiyun S500_MUX_NOR };
446*4882a593Smuzhiyun /* mfp0_4_3 */
447*4882a593Smuzhiyun static unsigned int i2s_pcm1_mfp_pads[] = { I2S_LRCLK0, I2S_MCLK0 };
448*4882a593Smuzhiyun static unsigned int i2s_pcm1_mfp_funcs[] = { S500_MUX_I2S0,
449*4882a593Smuzhiyun S500_MUX_NOR,
450*4882a593Smuzhiyun S500_MUX_PCM1 };
451*4882a593Smuzhiyun /* mfp0_2_1_i2s0 */
452*4882a593Smuzhiyun static unsigned int i2s0_pcm0_mfp_pads[] = { I2S_BCLK0 };
453*4882a593Smuzhiyun static unsigned int i2s0_pcm0_mfp_funcs[] = { S500_MUX_I2S0,
454*4882a593Smuzhiyun S500_MUX_NOR,
455*4882a593Smuzhiyun S500_MUX_PCM0 };
456*4882a593Smuzhiyun /* mfp0_2_1_i2s1 */
457*4882a593Smuzhiyun static unsigned int i2s1_pcm0_mfp_pads[] = { I2S_BCLK1, I2S_LRCLK1,
458*4882a593Smuzhiyun I2S_MCLK1 };
459*4882a593Smuzhiyun static unsigned int i2s1_pcm0_mfp_funcs[] = { S500_MUX_I2S1,
460*4882a593Smuzhiyun S500_MUX_NOR,
461*4882a593Smuzhiyun S500_MUX_PCM0 };
462*4882a593Smuzhiyun /* mfp0_0 */
463*4882a593Smuzhiyun static unsigned int i2s_d1_mfp_pads[] = { I2S_D1 };
464*4882a593Smuzhiyun static unsigned int i2s_d1_mfp_funcs[] = { S500_MUX_I2S1,
465*4882a593Smuzhiyun S500_MUX_NOR };
466*4882a593Smuzhiyun /* mfp1_31_29_ks_in0 */
467*4882a593Smuzhiyun static unsigned int ks_in0_mfp_pads[] = { KS_IN0 };
468*4882a593Smuzhiyun static unsigned int ks_in0_mfp_funcs[] = { S500_MUX_KS,
469*4882a593Smuzhiyun S500_MUX_JTAG,
470*4882a593Smuzhiyun S500_MUX_NOR,
471*4882a593Smuzhiyun S500_MUX_PWM0,
472*4882a593Smuzhiyun S500_MUX_PWM4,
473*4882a593Smuzhiyun S500_MUX_SENS1,
474*4882a593Smuzhiyun S500_MUX_PWM4,
475*4882a593Smuzhiyun S500_MUX_P0 };
476*4882a593Smuzhiyun /* mfp1_31_29_ks_in1 */
477*4882a593Smuzhiyun static unsigned int ks_in1_mfp_pads[] = { KS_IN1 };
478*4882a593Smuzhiyun static unsigned int ks_in1_mfp_funcs[] = { S500_MUX_KS,
479*4882a593Smuzhiyun S500_MUX_JTAG,
480*4882a593Smuzhiyun S500_MUX_NOR,
481*4882a593Smuzhiyun S500_MUX_PWM1,
482*4882a593Smuzhiyun S500_MUX_PWM5,
483*4882a593Smuzhiyun S500_MUX_SENS1,
484*4882a593Smuzhiyun S500_MUX_PWM1,
485*4882a593Smuzhiyun S500_MUX_USB30 };
486*4882a593Smuzhiyun /* mfp1_31_29_ks_in2 */
487*4882a593Smuzhiyun static unsigned int ks_in2_mfp_pads[] = { KS_IN2 };
488*4882a593Smuzhiyun static unsigned int ks_in2_mfp_funcs[] = { S500_MUX_KS,
489*4882a593Smuzhiyun S500_MUX_JTAG,
490*4882a593Smuzhiyun S500_MUX_NOR,
491*4882a593Smuzhiyun S500_MUX_PWM0,
492*4882a593Smuzhiyun S500_MUX_PWM0,
493*4882a593Smuzhiyun S500_MUX_SENS1,
494*4882a593Smuzhiyun S500_MUX_PWM0,
495*4882a593Smuzhiyun S500_MUX_P0 };
496*4882a593Smuzhiyun /* mfp1_28_26_ks_in3 */
497*4882a593Smuzhiyun static unsigned int ks_in3_mfp_pads[] = { KS_IN3 };
498*4882a593Smuzhiyun static unsigned int ks_in3_mfp_funcs[] = { S500_MUX_KS,
499*4882a593Smuzhiyun S500_MUX_JTAG,
500*4882a593Smuzhiyun S500_MUX_NOR,
501*4882a593Smuzhiyun S500_MUX_PWM1,
502*4882a593Smuzhiyun S500_MUX_RESERVED,
503*4882a593Smuzhiyun S500_MUX_SENS1 };
504*4882a593Smuzhiyun /* mfp1_28_26_ks_out0 */
505*4882a593Smuzhiyun static unsigned int ks_out0_mfp_pads[] = { KS_OUT0 };
506*4882a593Smuzhiyun static unsigned int ks_out0_mfp_funcs[] = { S500_MUX_KS,
507*4882a593Smuzhiyun S500_MUX_UART5,
508*4882a593Smuzhiyun S500_MUX_NOR,
509*4882a593Smuzhiyun S500_MUX_PWM2,
510*4882a593Smuzhiyun S500_MUX_RESERVED,
511*4882a593Smuzhiyun S500_MUX_SENS1,
512*4882a593Smuzhiyun S500_MUX_SD0 };
513*4882a593Smuzhiyun /* mfp1_28_26_ks_out1 */
514*4882a593Smuzhiyun static unsigned int ks_out1_mfp_pads[] = { KS_OUT1 };
515*4882a593Smuzhiyun static unsigned int ks_out1_mfp_funcs[] = { S500_MUX_KS,
516*4882a593Smuzhiyun S500_MUX_JTAG,
517*4882a593Smuzhiyun S500_MUX_NOR,
518*4882a593Smuzhiyun S500_MUX_PWM3,
519*4882a593Smuzhiyun S500_MUX_RESERVED,
520*4882a593Smuzhiyun S500_MUX_SENS1,
521*4882a593Smuzhiyun S500_MUX_SD0 };
522*4882a593Smuzhiyun /* mfp1_25_23 */
523*4882a593Smuzhiyun static unsigned int ks_out2_mfp_pads[] = { KS_OUT2 };
524*4882a593Smuzhiyun static unsigned int ks_out2_mfp_funcs[] = { S500_MUX_SD0,
525*4882a593Smuzhiyun S500_MUX_KS,
526*4882a593Smuzhiyun S500_MUX_NOR,
527*4882a593Smuzhiyun S500_MUX_PWM2,
528*4882a593Smuzhiyun S500_MUX_UART5,
529*4882a593Smuzhiyun S500_MUX_SENS1 };
530*4882a593Smuzhiyun /* mfp1_22_21 */
531*4882a593Smuzhiyun static unsigned int lvds_o_pn_mfp_pads[] = { LVDS_OEP, LVDS_OEN,
532*4882a593Smuzhiyun LVDS_ODP, LVDS_ODN,
533*4882a593Smuzhiyun LVDS_OCP, LVDS_OCN,
534*4882a593Smuzhiyun LVDS_OBP, LVDS_OBN,
535*4882a593Smuzhiyun LVDS_OAP, LVDS_OAN };
536*4882a593Smuzhiyun static unsigned int lvds_o_pn_mfp_funcs[] = { S500_MUX_LVDS,
537*4882a593Smuzhiyun S500_MUX_TS,
538*4882a593Smuzhiyun S500_MUX_LCD0 };
539*4882a593Smuzhiyun /* mfp1_20_19 */
540*4882a593Smuzhiyun static unsigned int dsi_dn0_mfp_pads[] = { DSI_DN0 };
541*4882a593Smuzhiyun static unsigned int dsi_dn0_mfp_funcs[] = { S500_MUX_DSI,
542*4882a593Smuzhiyun S500_MUX_UART2,
543*4882a593Smuzhiyun S500_MUX_SPI0 };
544*4882a593Smuzhiyun /* mfp1_18_17 */
545*4882a593Smuzhiyun static unsigned int dsi_dp2_mfp_pads[] = { DSI_DP2 };
546*4882a593Smuzhiyun static unsigned int dsi_dp2_mfp_funcs[] = { S500_MUX_DSI,
547*4882a593Smuzhiyun S500_MUX_UART2,
548*4882a593Smuzhiyun S500_MUX_SPI0,
549*4882a593Smuzhiyun S500_MUX_SD1 };
550*4882a593Smuzhiyun /* mfp1_16_14 */
551*4882a593Smuzhiyun static unsigned int lcd0_d17_mfp_pads[] = { LCD0_D17 };
552*4882a593Smuzhiyun static unsigned int lcd0_d17_mfp_funcs[] = { S500_MUX_NOR,
553*4882a593Smuzhiyun S500_MUX_SD0,
554*4882a593Smuzhiyun S500_MUX_SD1,
555*4882a593Smuzhiyun S500_MUX_PWM3,
556*4882a593Smuzhiyun S500_MUX_LCD0 };
557*4882a593Smuzhiyun /* mfp1_13_12 */
558*4882a593Smuzhiyun static unsigned int dsi_dp3_mfp_pads[] = { DSI_DP3 };
559*4882a593Smuzhiyun static unsigned int dsi_dp3_mfp_funcs[] = { S500_MUX_DSI,
560*4882a593Smuzhiyun S500_MUX_SD0,
561*4882a593Smuzhiyun S500_MUX_SD1,
562*4882a593Smuzhiyun S500_MUX_LCD0 };
563*4882a593Smuzhiyun /* mfp1_11_10 */
564*4882a593Smuzhiyun static unsigned int dsi_dn3_mfp_pads[] = { DSI_DN3 };
565*4882a593Smuzhiyun static unsigned int dsi_dn3_mfp_funcs[] = { S500_MUX_DSI,
566*4882a593Smuzhiyun S500_MUX_RESERVED,
567*4882a593Smuzhiyun S500_MUX_SD1,
568*4882a593Smuzhiyun S500_MUX_LCD0 };
569*4882a593Smuzhiyun /* mfp1_9_7 */
570*4882a593Smuzhiyun static unsigned int dsi_dp0_mfp_pads[] = { DSI_DP0 };
571*4882a593Smuzhiyun static unsigned int dsi_dp0_mfp_funcs[] = { S500_MUX_DSI,
572*4882a593Smuzhiyun S500_MUX_RESERVED,
573*4882a593Smuzhiyun S500_MUX_SD0,
574*4882a593Smuzhiyun S500_MUX_UART2,
575*4882a593Smuzhiyun S500_MUX_SPI0 };
576*4882a593Smuzhiyun /* mfp1_6_5 */
577*4882a593Smuzhiyun static unsigned int lvds_ee_pn_mfp_pads[] = { LVDS_EEP, LVDS_EEN };
578*4882a593Smuzhiyun static unsigned int lvds_ee_pn_mfp_funcs[] = { S500_MUX_LVDS,
579*4882a593Smuzhiyun S500_MUX_NOR,
580*4882a593Smuzhiyun S500_MUX_TS,
581*4882a593Smuzhiyun S500_MUX_LCD0 };
582*4882a593Smuzhiyun /* mfp1_4_3 */
583*4882a593Smuzhiyun static unsigned int spi0_i2c_pcm_mfp_pads[] = { SPI0_SCLK, SPI0_MOSI };
584*4882a593Smuzhiyun static unsigned int spi0_i2c_pcm_mfp_funcs[] = { S500_MUX_SPI0,
585*4882a593Smuzhiyun S500_MUX_NOR,
586*4882a593Smuzhiyun S500_MUX_I2C3,
587*4882a593Smuzhiyun S500_MUX_PCM0 };
588*4882a593Smuzhiyun /* mfp1_2_0 */
589*4882a593Smuzhiyun static unsigned int spi0_i2s_pcm_mfp_pads[] = { SPI0_SS, SPI0_MISO };
590*4882a593Smuzhiyun static unsigned int spi0_i2s_pcm_mfp_funcs[] = { S500_MUX_SPI0,
591*4882a593Smuzhiyun S500_MUX_NOR,
592*4882a593Smuzhiyun S500_MUX_I2S1,
593*4882a593Smuzhiyun S500_MUX_PCM1,
594*4882a593Smuzhiyun S500_MUX_PCM0 };
595*4882a593Smuzhiyun /* mfp2_31 reserved */
596*4882a593Smuzhiyun /* mfp2_30_29 */
597*4882a593Smuzhiyun static unsigned int dsi_dnp1_cp_mfp_pads[] = { DSI_DP1, DSI_CP, DSI_CN };
598*4882a593Smuzhiyun static unsigned int dsi_dnp1_cp_mfp_funcs[] = { S500_MUX_DSI,
599*4882a593Smuzhiyun S500_MUX_SD1,
600*4882a593Smuzhiyun S500_MUX_LCD0 };
601*4882a593Smuzhiyun /* mfp2_28_27 */
602*4882a593Smuzhiyun static unsigned int lvds_e_pn_mfp_pads[] = { LVDS_EDP, LVDS_EDN,
603*4882a593Smuzhiyun LVDS_ECP, LVDS_ECN,
604*4882a593Smuzhiyun LVDS_EBP, LVDS_EBN,
605*4882a593Smuzhiyun LVDS_EAP, LVDS_EAN };
606*4882a593Smuzhiyun static unsigned int lvds_e_pn_mfp_funcs[] = { S500_MUX_LVDS,
607*4882a593Smuzhiyun S500_MUX_NOR,
608*4882a593Smuzhiyun S500_MUX_LCD0 };
609*4882a593Smuzhiyun /* mfp2_26_24 */
610*4882a593Smuzhiyun static unsigned int dsi_dn2_mfp_pads[] = { DSI_DN2 };
611*4882a593Smuzhiyun static unsigned int dsi_dn2_mfp_funcs[] = { S500_MUX_DSI,
612*4882a593Smuzhiyun S500_MUX_RESERVED,
613*4882a593Smuzhiyun S500_MUX_SD1,
614*4882a593Smuzhiyun S500_MUX_UART2,
615*4882a593Smuzhiyun S500_MUX_SPI0 };
616*4882a593Smuzhiyun /* mfp2_23 */
617*4882a593Smuzhiyun static unsigned int uart2_rtsb_mfp_pads[] = { UART2_RTSB };
618*4882a593Smuzhiyun static unsigned int uart2_rtsb_mfp_funcs[] = { S500_MUX_UART2,
619*4882a593Smuzhiyun S500_MUX_UART0 };
620*4882a593Smuzhiyun /* mfp2_22 */
621*4882a593Smuzhiyun static unsigned int uart2_ctsb_mfp_pads[] = { UART2_CTSB };
622*4882a593Smuzhiyun static unsigned int uart2_ctsb_mfp_funcs[] = { S500_MUX_UART2,
623*4882a593Smuzhiyun S500_MUX_UART0 };
624*4882a593Smuzhiyun /* mfp2_21 */
625*4882a593Smuzhiyun static unsigned int uart3_rtsb_mfp_pads[] = { UART3_RTSB };
626*4882a593Smuzhiyun static unsigned int uart3_rtsb_mfp_funcs[] = { S500_MUX_UART3,
627*4882a593Smuzhiyun S500_MUX_UART5 };
628*4882a593Smuzhiyun /* mfp2_20 */
629*4882a593Smuzhiyun static unsigned int uart3_ctsb_mfp_pads[] = { UART3_CTSB };
630*4882a593Smuzhiyun static unsigned int uart3_ctsb_mfp_funcs[] = { S500_MUX_UART3,
631*4882a593Smuzhiyun S500_MUX_UART5 };
632*4882a593Smuzhiyun /* mfp2_19_17 */
633*4882a593Smuzhiyun static unsigned int sd0_d0_mfp_pads[] = { SD0_D0 };
634*4882a593Smuzhiyun static unsigned int sd0_d0_mfp_funcs[] = { S500_MUX_SD0,
635*4882a593Smuzhiyun S500_MUX_NOR,
636*4882a593Smuzhiyun S500_MUX_RESERVED,
637*4882a593Smuzhiyun S500_MUX_JTAG,
638*4882a593Smuzhiyun S500_MUX_UART2,
639*4882a593Smuzhiyun S500_MUX_UART5 };
640*4882a593Smuzhiyun /* mfp2_16_14 */
641*4882a593Smuzhiyun static unsigned int sd0_d1_mfp_pads[] = { SD0_D1 };
642*4882a593Smuzhiyun static unsigned int sd0_d1_mfp_funcs[] = { S500_MUX_SD0,
643*4882a593Smuzhiyun S500_MUX_NOR,
644*4882a593Smuzhiyun S500_MUX_RESERVED,
645*4882a593Smuzhiyun S500_MUX_RESERVED,
646*4882a593Smuzhiyun S500_MUX_UART2,
647*4882a593Smuzhiyun S500_MUX_UART5 };
648*4882a593Smuzhiyun /* mfp2_13_11 */
649*4882a593Smuzhiyun static unsigned int sd0_d2_d3_mfp_pads[] = { SD0_D2, SD0_D3 };
650*4882a593Smuzhiyun static unsigned int sd0_d2_d3_mfp_funcs[] = { S500_MUX_SD0,
651*4882a593Smuzhiyun S500_MUX_NOR,
652*4882a593Smuzhiyun S500_MUX_RESERVED,
653*4882a593Smuzhiyun S500_MUX_JTAG,
654*4882a593Smuzhiyun S500_MUX_UART2,
655*4882a593Smuzhiyun S500_MUX_UART1 };
656*4882a593Smuzhiyun /* mfp2_10_9 */
657*4882a593Smuzhiyun static unsigned int sd1_d0_d3_mfp_pads[] = { SD1_D0, SD1_D1,
658*4882a593Smuzhiyun SD1_D2, SD1_D3 };
659*4882a593Smuzhiyun static unsigned int sd1_d0_d3_mfp_funcs[] = { S500_MUX_SD0,
660*4882a593Smuzhiyun S500_MUX_NOR,
661*4882a593Smuzhiyun S500_MUX_RESERVED,
662*4882a593Smuzhiyun S500_MUX_SD1 };
663*4882a593Smuzhiyun /* mfp2_8_7 */
664*4882a593Smuzhiyun static unsigned int sd0_cmd_mfp_pads[] = { SD0_CMD };
665*4882a593Smuzhiyun static unsigned int sd0_cmd_mfp_funcs[] = { S500_MUX_SD0,
666*4882a593Smuzhiyun S500_MUX_NOR,
667*4882a593Smuzhiyun S500_MUX_RESERVED,
668*4882a593Smuzhiyun S500_MUX_JTAG };
669*4882a593Smuzhiyun /* mfp2_6_5 */
670*4882a593Smuzhiyun static unsigned int sd0_clk_mfp_pads[] = { SD0_CLK };
671*4882a593Smuzhiyun static unsigned int sd0_clk_mfp_funcs[] = { S500_MUX_SD0,
672*4882a593Smuzhiyun S500_MUX_RESERVED,
673*4882a593Smuzhiyun S500_MUX_JTAG };
674*4882a593Smuzhiyun /* mfp2_4_3 */
675*4882a593Smuzhiyun static unsigned int sd1_cmd_mfp_pads[] = { SD1_CMD };
676*4882a593Smuzhiyun static unsigned int sd1_cmd_mfp_funcs[] = { S500_MUX_SD1,
677*4882a593Smuzhiyun S500_MUX_NOR };
678*4882a593Smuzhiyun /* mfp2_2_0 */
679*4882a593Smuzhiyun static unsigned int uart0_rx_mfp_pads[] = { UART0_RX };
680*4882a593Smuzhiyun static unsigned int uart0_rx_mfp_funcs[] = { S500_MUX_UART0,
681*4882a593Smuzhiyun S500_MUX_UART2,
682*4882a593Smuzhiyun S500_MUX_SPI1,
683*4882a593Smuzhiyun S500_MUX_I2C0,
684*4882a593Smuzhiyun S500_MUX_PCM1,
685*4882a593Smuzhiyun S500_MUX_I2S1 };
686*4882a593Smuzhiyun /* mfp3_31 reserved */
687*4882a593Smuzhiyun /* mfp3_30 */
688*4882a593Smuzhiyun static unsigned int clko_25m_mfp_pads[] = { CLKO_25M };
689*4882a593Smuzhiyun static unsigned int clko_25m_mfp_funcs[] = { S500_MUX_RESERVED,
690*4882a593Smuzhiyun S500_MUX_CLKO_25M };
691*4882a593Smuzhiyun /* mfp3_29_28 */
692*4882a593Smuzhiyun static unsigned int csi_cn_cp_mfp_pads[] = { CSI_CN, CSI_CP };
693*4882a593Smuzhiyun static unsigned int csi_cn_cp_mfp_funcs[] = { S500_MUX_MIPI_CSI,
694*4882a593Smuzhiyun S500_MUX_SENS0 };
695*4882a593Smuzhiyun /* mfp3_27_24 reserved */
696*4882a593Smuzhiyun /* mfp3_23_22 */
697*4882a593Smuzhiyun static unsigned int sens0_ckout_mfp_pads[] = { SENSOR0_CKOUT };
698*4882a593Smuzhiyun static unsigned int sens0_ckout_mfp_funcs[] = { S500_MUX_SENS0,
699*4882a593Smuzhiyun S500_MUX_NOR,
700*4882a593Smuzhiyun S500_MUX_SENS1,
701*4882a593Smuzhiyun S500_MUX_PWM1 };
702*4882a593Smuzhiyun /* mfp3_21_19 */
703*4882a593Smuzhiyun static unsigned int uart0_tx_mfp_pads[] = { UART0_TX };
704*4882a593Smuzhiyun static unsigned int uart0_tx_mfp_funcs[] = { S500_MUX_UART0,
705*4882a593Smuzhiyun S500_MUX_UART2,
706*4882a593Smuzhiyun S500_MUX_SPI1,
707*4882a593Smuzhiyun S500_MUX_I2C0,
708*4882a593Smuzhiyun S500_MUX_SPDIF,
709*4882a593Smuzhiyun S500_MUX_PCM1,
710*4882a593Smuzhiyun S500_MUX_I2S1 };
711*4882a593Smuzhiyun /* mfp3_18_16 */
712*4882a593Smuzhiyun static unsigned int i2c0_mfp_pads[] = { I2C0_SCLK,
713*4882a593Smuzhiyun I2C0_SDATA };
714*4882a593Smuzhiyun static unsigned int i2c0_mfp_funcs[] = { S500_MUX_I2C0,
715*4882a593Smuzhiyun S500_MUX_UART2,
716*4882a593Smuzhiyun S500_MUX_I2C1,
717*4882a593Smuzhiyun S500_MUX_UART1,
718*4882a593Smuzhiyun S500_MUX_SPI1 };
719*4882a593Smuzhiyun /* mfp3_15_14 */
720*4882a593Smuzhiyun static unsigned int csi_dn_dp_mfp_pads[] = { CSI_DN0, CSI_DN1,
721*4882a593Smuzhiyun CSI_DN2, CSI_DN3,
722*4882a593Smuzhiyun CSI_DP0, CSI_DP1,
723*4882a593Smuzhiyun CSI_DP2, CSI_DP3 };
724*4882a593Smuzhiyun static unsigned int csi_dn_dp_mfp_funcs[] = { S500_MUX_MIPI_CSI,
725*4882a593Smuzhiyun S500_MUX_SENS0 };
726*4882a593Smuzhiyun /* mfp3_13_12 */
727*4882a593Smuzhiyun static unsigned int sen0_pclk_mfp_pads[] = { SENSOR0_PCLK };
728*4882a593Smuzhiyun static unsigned int sen0_pclk_mfp_funcs[] = { S500_MUX_SENS0,
729*4882a593Smuzhiyun S500_MUX_NOR,
730*4882a593Smuzhiyun S500_MUX_PWM0 };
731*4882a593Smuzhiyun /* mfp3_11_10 */
732*4882a593Smuzhiyun static unsigned int pcm1_in_mfp_pads[] = { PCM1_IN };
733*4882a593Smuzhiyun static unsigned int pcm1_in_mfp_funcs[] = { S500_MUX_PCM1,
734*4882a593Smuzhiyun S500_MUX_SENS1,
735*4882a593Smuzhiyun S500_MUX_UART4,
736*4882a593Smuzhiyun S500_MUX_PWM4 };
737*4882a593Smuzhiyun /* mfp3_9_8 */
738*4882a593Smuzhiyun static unsigned int pcm1_clk_mfp_pads[] = { PCM1_CLK };
739*4882a593Smuzhiyun static unsigned int pcm1_clk_mfp_funcs[] = { S500_MUX_PCM1,
740*4882a593Smuzhiyun S500_MUX_SENS1,
741*4882a593Smuzhiyun S500_MUX_UART4,
742*4882a593Smuzhiyun S500_MUX_PWM5 };
743*4882a593Smuzhiyun /* mfp3_7_6 */
744*4882a593Smuzhiyun static unsigned int pcm1_sync_mfp_pads[] = { PCM1_SYNC };
745*4882a593Smuzhiyun static unsigned int pcm1_sync_mfp_funcs[] = { S500_MUX_PCM1,
746*4882a593Smuzhiyun S500_MUX_SENS1,
747*4882a593Smuzhiyun S500_MUX_UART6,
748*4882a593Smuzhiyun S500_MUX_I2C3 };
749*4882a593Smuzhiyun /* mfp3_5_4 */
750*4882a593Smuzhiyun static unsigned int pcm1_out_mfp_pads[] = { PCM1_OUT };
751*4882a593Smuzhiyun static unsigned int pcm1_out_mfp_funcs[] = { S500_MUX_PCM1,
752*4882a593Smuzhiyun S500_MUX_SENS1,
753*4882a593Smuzhiyun S500_MUX_UART6,
754*4882a593Smuzhiyun S500_MUX_I2C3 };
755*4882a593Smuzhiyun /* mfp3_3 */
756*4882a593Smuzhiyun static unsigned int dnand_data_wr_mfp_pads[] = { DNAND_D0, DNAND_D1,
757*4882a593Smuzhiyun DNAND_D2, DNAND_D3,
758*4882a593Smuzhiyun DNAND_D4, DNAND_D5,
759*4882a593Smuzhiyun DNAND_D6, DNAND_D7,
760*4882a593Smuzhiyun DNAND_RDB, DNAND_RDBN };
761*4882a593Smuzhiyun static unsigned int dnand_data_wr_mfp_funcs[] = { S500_MUX_NAND,
762*4882a593Smuzhiyun S500_MUX_SD2 };
763*4882a593Smuzhiyun /* mfp3_2 */
764*4882a593Smuzhiyun static unsigned int dnand_acle_ce0_mfp_pads[] = { DNAND_ALE,
765*4882a593Smuzhiyun DNAND_CLE,
766*4882a593Smuzhiyun DNAND_CEB0,
767*4882a593Smuzhiyun DNAND_CEB1 };
768*4882a593Smuzhiyun static unsigned int dnand_acle_ce0_mfp_funcs[] = { S500_MUX_NAND,
769*4882a593Smuzhiyun S500_MUX_SPI2 };
770*4882a593Smuzhiyun /* mfp3_1_0_nand_ceb2 */
771*4882a593Smuzhiyun static unsigned int nand_ceb2_mfp_pads[] = { DNAND_CEB2 };
772*4882a593Smuzhiyun static unsigned int nand_ceb2_mfp_funcs[] = { S500_MUX_NAND,
773*4882a593Smuzhiyun S500_MUX_PWM5 };
774*4882a593Smuzhiyun /* mfp3_1_0_nand_ceb3 */
775*4882a593Smuzhiyun static unsigned int nand_ceb3_mfp_pads[] = { DNAND_CEB3 };
776*4882a593Smuzhiyun static unsigned int nand_ceb3_mfp_funcs[] = { S500_MUX_NAND,
777*4882a593Smuzhiyun S500_MUX_PWM4 };
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* PADDRV group data */
780*4882a593Smuzhiyun /* paddrv0_29_28 */
781*4882a593Smuzhiyun static unsigned int sirq_drv_pads[] = { SIRQ0, SIRQ1, SIRQ2 };
782*4882a593Smuzhiyun /* paddrv0_23_22 */
783*4882a593Smuzhiyun static unsigned int rmii_txd01_txen_drv_pads[] = { ETH_TXD0, ETH_TXD1,
784*4882a593Smuzhiyun ETH_TXEN };
785*4882a593Smuzhiyun /* paddrv0_21_20 */
786*4882a593Smuzhiyun static unsigned int rmii_rxer_drv_pads[] = { ETH_RXER };
787*4882a593Smuzhiyun /* paddrv0_19_18 */
788*4882a593Smuzhiyun static unsigned int rmii_crs_drv_pads[] = { ETH_CRS_DV };
789*4882a593Smuzhiyun /* paddrv0_17_16 */
790*4882a593Smuzhiyun static unsigned int rmii_rxd10_drv_pads[] = { ETH_RXD0, ETH_RXD1 };
791*4882a593Smuzhiyun /* paddrv0_15_14 */
792*4882a593Smuzhiyun static unsigned int rmii_ref_clk_drv_pads[] = { ETH_REF_CLK };
793*4882a593Smuzhiyun /* paddrv0_13_12 */
794*4882a593Smuzhiyun static unsigned int smi_mdc_mdio_drv_pads[] = { ETH_MDC, ETH_MDIO };
795*4882a593Smuzhiyun /* paddrv0_11_10 */
796*4882a593Smuzhiyun static unsigned int i2s_d0_drv_pads[] = { I2S_D0 };
797*4882a593Smuzhiyun /* paddrv0_9_8 */
798*4882a593Smuzhiyun static unsigned int i2s_bclk0_drv_pads[] = { I2S_BCLK0 };
799*4882a593Smuzhiyun /* paddrv0_7_6 */
800*4882a593Smuzhiyun static unsigned int i2s3_drv_pads[] = { I2S_LRCLK0, I2S_MCLK0,
801*4882a593Smuzhiyun I2S_D1 };
802*4882a593Smuzhiyun /* paddrv0_5_4 */
803*4882a593Smuzhiyun static unsigned int i2s13_drv_pads[] = { I2S_BCLK1, I2S_LRCLK1,
804*4882a593Smuzhiyun I2S_MCLK1 };
805*4882a593Smuzhiyun /* paddrv0_3_2 */
806*4882a593Smuzhiyun static unsigned int pcm1_drv_pads[] = { PCM1_IN, PCM1_CLK,
807*4882a593Smuzhiyun PCM1_SYNC, PCM1_OUT };
808*4882a593Smuzhiyun /* paddrv0_1_0 */
809*4882a593Smuzhiyun static unsigned int ks_in_drv_pads[] = { KS_IN0, KS_IN1,
810*4882a593Smuzhiyun KS_IN2, KS_IN3 };
811*4882a593Smuzhiyun /* paddrv1_31_30 */
812*4882a593Smuzhiyun static unsigned int ks_out_drv_pads[] = { KS_OUT0, KS_OUT1, KS_OUT2 };
813*4882a593Smuzhiyun /* paddrv1_29_28 */
814*4882a593Smuzhiyun static unsigned int lvds_all_drv_pads[] = { LVDS_OEP, LVDS_OEN,
815*4882a593Smuzhiyun LVDS_ODP, LVDS_ODN,
816*4882a593Smuzhiyun LVDS_OCP, LVDS_OCN,
817*4882a593Smuzhiyun LVDS_OBP, LVDS_OBN,
818*4882a593Smuzhiyun LVDS_OAP, LVDS_OAN,
819*4882a593Smuzhiyun LVDS_EEP, LVDS_EEN,
820*4882a593Smuzhiyun LVDS_EDP, LVDS_EDN,
821*4882a593Smuzhiyun LVDS_ECP, LVDS_ECN,
822*4882a593Smuzhiyun LVDS_EBP, LVDS_EBN,
823*4882a593Smuzhiyun LVDS_EAP, LVDS_EAN };
824*4882a593Smuzhiyun /* paddrv1_27_26 */
825*4882a593Smuzhiyun static unsigned int lcd_dsi_drv_pads[] = { DSI_DP3, DSI_DN3, DSI_DP1,
826*4882a593Smuzhiyun DSI_DN1, DSI_CP, DSI_CN };
827*4882a593Smuzhiyun /* paddrv1_25_24 */
828*4882a593Smuzhiyun static unsigned int dsi_drv_pads[] = { DSI_DP0, DSI_DN0,
829*4882a593Smuzhiyun DSI_DP2, DSI_DN2 };
830*4882a593Smuzhiyun /* paddrv1_23_22 */
831*4882a593Smuzhiyun static unsigned int sd0_d0_d3_drv_pads[] = { SD0_D0, SD0_D1,
832*4882a593Smuzhiyun SD0_D2, SD0_D3 };
833*4882a593Smuzhiyun /* paddrv1_21_20 */
834*4882a593Smuzhiyun static unsigned int sd1_d0_d3_drv_pads[] = { SD1_D0, SD1_D1,
835*4882a593Smuzhiyun SD1_D2, SD1_D3 };
836*4882a593Smuzhiyun /* paddrv1_19_18 */
837*4882a593Smuzhiyun static unsigned int sd0_cmd_drv_pads[] = { SD0_CMD };
838*4882a593Smuzhiyun /* paddrv1_17_16 */
839*4882a593Smuzhiyun static unsigned int sd0_clk_drv_pads[] = { SD0_CLK };
840*4882a593Smuzhiyun /* paddrv1_15_14 */
841*4882a593Smuzhiyun static unsigned int sd1_cmd_drv_pads[] = { SD1_CMD };
842*4882a593Smuzhiyun /* paddrv1_13_12 */
843*4882a593Smuzhiyun static unsigned int sd1_clk_drv_pads[] = { SD1_CLK };
844*4882a593Smuzhiyun /* paddrv1_11_10 */
845*4882a593Smuzhiyun static unsigned int spi0_all_drv_pads[] = { SPI0_SCLK, SPI0_SS,
846*4882a593Smuzhiyun SPI0_MISO, SPI0_MOSI };
847*4882a593Smuzhiyun /* paddrv2_31_30 */
848*4882a593Smuzhiyun static unsigned int uart0_rx_drv_pads[] = { UART0_RX };
849*4882a593Smuzhiyun /* paddrv2_29_28 */
850*4882a593Smuzhiyun static unsigned int uart0_tx_drv_pads[] = { UART0_TX };
851*4882a593Smuzhiyun /* paddrv2_27_26 */
852*4882a593Smuzhiyun static unsigned int uart2_all_drv_pads[] = { UART2_RX, UART2_TX,
853*4882a593Smuzhiyun UART2_RTSB, UART2_CTSB };
854*4882a593Smuzhiyun /* paddrv2_24_23 */
855*4882a593Smuzhiyun static unsigned int i2c0_all_drv_pads[] = { I2C0_SCLK, I2C0_SDATA };
856*4882a593Smuzhiyun /* paddrv2_22_21 */
857*4882a593Smuzhiyun static unsigned int i2c12_all_drv_pads[] = { I2C1_SCLK, I2C1_SDATA,
858*4882a593Smuzhiyun I2C2_SCLK, I2C2_SDATA };
859*4882a593Smuzhiyun /* paddrv2_19_18 */
860*4882a593Smuzhiyun static unsigned int sens0_pclk_drv_pads[] = { SENSOR0_PCLK };
861*4882a593Smuzhiyun /* paddrv2_13_12 */
862*4882a593Smuzhiyun static unsigned int sens0_ckout_drv_pads[] = { SENSOR0_CKOUT };
863*4882a593Smuzhiyun /* paddrv2_3_2 */
864*4882a593Smuzhiyun static unsigned int uart3_all_drv_pads[] = { UART3_RX, UART3_TX,
865*4882a593Smuzhiyun UART3_RTSB, UART3_CTSB };
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /* Pinctrl groups */
868*4882a593Smuzhiyun static const struct owl_pingroup s500_groups[] = {
869*4882a593Smuzhiyun MUX_PG(lcd0_d18_mfp, 0, 23, 3),
870*4882a593Smuzhiyun MUX_PG(rmii_crs_dv_mfp, 0, 20, 3),
871*4882a593Smuzhiyun MUX_PG(rmii_txd0_mfp, 0, 16, 3),
872*4882a593Smuzhiyun MUX_PG(rmii_txd1_mfp, 0, 16, 3),
873*4882a593Smuzhiyun MUX_PG(rmii_txen_mfp, 0, 13, 3),
874*4882a593Smuzhiyun MUX_PG(rmii_rxen_mfp, 0, 13, 3),
875*4882a593Smuzhiyun MUX_PG(rmii_rxd1_mfp, 0, 8, 3),
876*4882a593Smuzhiyun MUX_PG(rmii_rxd0_mfp, 0, 8, 3),
877*4882a593Smuzhiyun MUX_PG(rmii_ref_clk_mfp, 0, 6, 2),
878*4882a593Smuzhiyun MUX_PG(i2s_d0_mfp, 0, 5, 1),
879*4882a593Smuzhiyun MUX_PG(i2s_pcm1_mfp, 0, 3, 2),
880*4882a593Smuzhiyun MUX_PG(i2s0_pcm0_mfp, 0, 1, 2),
881*4882a593Smuzhiyun MUX_PG(i2s1_pcm0_mfp, 0, 1, 2),
882*4882a593Smuzhiyun MUX_PG(i2s_d1_mfp, 0, 0, 1),
883*4882a593Smuzhiyun MUX_PG(ks_in2_mfp, 1, 29, 3),
884*4882a593Smuzhiyun MUX_PG(ks_in1_mfp, 1, 29, 3),
885*4882a593Smuzhiyun MUX_PG(ks_in0_mfp, 1, 29, 3),
886*4882a593Smuzhiyun MUX_PG(ks_in3_mfp, 1, 26, 3),
887*4882a593Smuzhiyun MUX_PG(ks_out0_mfp, 1, 26, 3),
888*4882a593Smuzhiyun MUX_PG(ks_out1_mfp, 1, 26, 3),
889*4882a593Smuzhiyun MUX_PG(ks_out2_mfp, 1, 23, 3),
890*4882a593Smuzhiyun MUX_PG(lvds_o_pn_mfp, 1, 21, 2),
891*4882a593Smuzhiyun MUX_PG(dsi_dn0_mfp, 1, 19, 2),
892*4882a593Smuzhiyun MUX_PG(dsi_dp2_mfp, 1, 17, 2),
893*4882a593Smuzhiyun MUX_PG(lcd0_d17_mfp, 1, 14, 3),
894*4882a593Smuzhiyun MUX_PG(dsi_dp3_mfp, 1, 12, 2),
895*4882a593Smuzhiyun MUX_PG(dsi_dn3_mfp, 1, 10, 2),
896*4882a593Smuzhiyun MUX_PG(dsi_dp0_mfp, 1, 7, 3),
897*4882a593Smuzhiyun MUX_PG(lvds_ee_pn_mfp, 1, 5, 2),
898*4882a593Smuzhiyun MUX_PG(spi0_i2c_pcm_mfp, 1, 3, 2),
899*4882a593Smuzhiyun MUX_PG(spi0_i2s_pcm_mfp, 1, 0, 3),
900*4882a593Smuzhiyun MUX_PG(dsi_dnp1_cp_mfp, 2, 29, 2),
901*4882a593Smuzhiyun MUX_PG(lvds_e_pn_mfp, 2, 27, 2),
902*4882a593Smuzhiyun MUX_PG(dsi_dn2_mfp, 2, 24, 3),
903*4882a593Smuzhiyun MUX_PG(uart2_rtsb_mfp, 2, 23, 1),
904*4882a593Smuzhiyun MUX_PG(uart2_ctsb_mfp, 2, 22, 1),
905*4882a593Smuzhiyun MUX_PG(uart3_rtsb_mfp, 2, 21, 1),
906*4882a593Smuzhiyun MUX_PG(uart3_ctsb_mfp, 2, 20, 1),
907*4882a593Smuzhiyun MUX_PG(sd0_d0_mfp, 2, 17, 3),
908*4882a593Smuzhiyun MUX_PG(sd0_d1_mfp, 2, 14, 3),
909*4882a593Smuzhiyun MUX_PG(sd0_d2_d3_mfp, 2, 11, 3),
910*4882a593Smuzhiyun MUX_PG(sd1_d0_d3_mfp, 2, 9, 2),
911*4882a593Smuzhiyun MUX_PG(sd0_cmd_mfp, 2, 7, 2),
912*4882a593Smuzhiyun MUX_PG(sd0_clk_mfp, 2, 5, 2),
913*4882a593Smuzhiyun MUX_PG(sd1_cmd_mfp, 2, 3, 2),
914*4882a593Smuzhiyun MUX_PG(uart0_rx_mfp, 2, 0, 3),
915*4882a593Smuzhiyun MUX_PG(clko_25m_mfp, 3, 30, 1),
916*4882a593Smuzhiyun MUX_PG(csi_cn_cp_mfp, 3, 28, 2),
917*4882a593Smuzhiyun MUX_PG(sens0_ckout_mfp, 3, 22, 2),
918*4882a593Smuzhiyun MUX_PG(uart0_tx_mfp, 3, 19, 3),
919*4882a593Smuzhiyun MUX_PG(i2c0_mfp, 3, 16, 3),
920*4882a593Smuzhiyun MUX_PG(csi_dn_dp_mfp, 3, 14, 2),
921*4882a593Smuzhiyun MUX_PG(sen0_pclk_mfp, 3, 12, 2),
922*4882a593Smuzhiyun MUX_PG(pcm1_in_mfp, 3, 10, 2),
923*4882a593Smuzhiyun MUX_PG(pcm1_clk_mfp, 3, 8, 2),
924*4882a593Smuzhiyun MUX_PG(pcm1_sync_mfp, 3, 6, 2),
925*4882a593Smuzhiyun MUX_PG(pcm1_out_mfp, 3, 4, 2),
926*4882a593Smuzhiyun MUX_PG(dnand_data_wr_mfp, 3, 3, 1),
927*4882a593Smuzhiyun MUX_PG(dnand_acle_ce0_mfp, 3, 2, 1),
928*4882a593Smuzhiyun MUX_PG(nand_ceb2_mfp, 3, 0, 2),
929*4882a593Smuzhiyun MUX_PG(nand_ceb3_mfp, 3, 0, 2),
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun DRV_PG(sirq_drv, 0, 28, 2),
932*4882a593Smuzhiyun DRV_PG(rmii_txd01_txen_drv, 0, 22, 2),
933*4882a593Smuzhiyun DRV_PG(rmii_rxer_drv, 0, 20, 2),
934*4882a593Smuzhiyun DRV_PG(rmii_crs_drv, 0, 18, 2),
935*4882a593Smuzhiyun DRV_PG(rmii_rxd10_drv, 0, 16, 2),
936*4882a593Smuzhiyun DRV_PG(rmii_ref_clk_drv, 0, 14, 2),
937*4882a593Smuzhiyun DRV_PG(smi_mdc_mdio_drv, 0, 12, 2),
938*4882a593Smuzhiyun DRV_PG(i2s_d0_drv, 0, 10, 2),
939*4882a593Smuzhiyun DRV_PG(i2s_bclk0_drv, 0, 8, 2),
940*4882a593Smuzhiyun DRV_PG(i2s3_drv, 0, 6, 2),
941*4882a593Smuzhiyun DRV_PG(i2s13_drv, 0, 4, 2),
942*4882a593Smuzhiyun DRV_PG(pcm1_drv, 0, 2, 2),
943*4882a593Smuzhiyun DRV_PG(ks_in_drv, 0, 0, 2),
944*4882a593Smuzhiyun DRV_PG(ks_out_drv, 1, 30, 2),
945*4882a593Smuzhiyun DRV_PG(lvds_all_drv, 1, 28, 2),
946*4882a593Smuzhiyun DRV_PG(lcd_dsi_drv, 1, 26, 2),
947*4882a593Smuzhiyun DRV_PG(dsi_drv, 1, 24, 2),
948*4882a593Smuzhiyun DRV_PG(sd0_d0_d3_drv, 1, 22, 2),
949*4882a593Smuzhiyun DRV_PG(sd1_d0_d3_drv, 1, 20, 2),
950*4882a593Smuzhiyun DRV_PG(sd0_cmd_drv, 1, 18, 2),
951*4882a593Smuzhiyun DRV_PG(sd0_clk_drv, 1, 16, 2),
952*4882a593Smuzhiyun DRV_PG(sd1_cmd_drv, 1, 14, 2),
953*4882a593Smuzhiyun DRV_PG(sd1_clk_drv, 1, 12, 2),
954*4882a593Smuzhiyun DRV_PG(spi0_all_drv, 1, 10, 2),
955*4882a593Smuzhiyun DRV_PG(uart0_rx_drv, 2, 30, 2),
956*4882a593Smuzhiyun DRV_PG(uart0_tx_drv, 2, 28, 2),
957*4882a593Smuzhiyun DRV_PG(uart2_all_drv, 2, 26, 2),
958*4882a593Smuzhiyun DRV_PG(i2c0_all_drv, 2, 23, 2),
959*4882a593Smuzhiyun DRV_PG(i2c12_all_drv, 2, 21, 2),
960*4882a593Smuzhiyun DRV_PG(sens0_pclk_drv, 2, 18, 2),
961*4882a593Smuzhiyun DRV_PG(sens0_ckout_drv, 2, 12, 2),
962*4882a593Smuzhiyun DRV_PG(uart3_all_drv, 2, 2, 2),
963*4882a593Smuzhiyun };
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun static const char * const nor_groups[] = {
966*4882a593Smuzhiyun "lcd0_d18_mfp",
967*4882a593Smuzhiyun "i2s_d0_mfp",
968*4882a593Smuzhiyun "i2s0_pcm0_mfp",
969*4882a593Smuzhiyun "i2s1_pcm0_mfp",
970*4882a593Smuzhiyun "i2s_d1_mfp",
971*4882a593Smuzhiyun "ks_in2_mfp",
972*4882a593Smuzhiyun "ks_in1_mfp",
973*4882a593Smuzhiyun "ks_in0_mfp",
974*4882a593Smuzhiyun "ks_in3_mfp",
975*4882a593Smuzhiyun "ks_out0_mfp",
976*4882a593Smuzhiyun "ks_out1_mfp",
977*4882a593Smuzhiyun "ks_out2_mfp",
978*4882a593Smuzhiyun "lcd0_d17_mfp",
979*4882a593Smuzhiyun "lvds_ee_pn_mfp",
980*4882a593Smuzhiyun "spi0_i2c_pcm_mfp",
981*4882a593Smuzhiyun "spi0_i2s_pcm_mfp",
982*4882a593Smuzhiyun "lvds_e_pn_mfp",
983*4882a593Smuzhiyun "sd0_d0_mfp",
984*4882a593Smuzhiyun "sd0_d1_mfp",
985*4882a593Smuzhiyun "sd0_d2_d3_mfp",
986*4882a593Smuzhiyun "sd1_d0_d3_mfp",
987*4882a593Smuzhiyun "sd0_cmd_mfp",
988*4882a593Smuzhiyun "sd1_cmd_mfp",
989*4882a593Smuzhiyun "sens0_ckout_mfp",
990*4882a593Smuzhiyun "sen0_pclk_mfp",
991*4882a593Smuzhiyun };
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun static const char * const eth_rmii_groups[] = {
994*4882a593Smuzhiyun "rmii_crs_dv_mfp",
995*4882a593Smuzhiyun "rmii_txd0_mfp",
996*4882a593Smuzhiyun "rmii_txd1_mfp",
997*4882a593Smuzhiyun "rmii_txen_mfp",
998*4882a593Smuzhiyun "rmii_rxen_mfp",
999*4882a593Smuzhiyun "rmii_rxd1_mfp",
1000*4882a593Smuzhiyun "rmii_rxd0_mfp",
1001*4882a593Smuzhiyun "rmii_ref_clk_mfp",
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun static const char * const eth_smii_groups[] = {
1005*4882a593Smuzhiyun "rmii_crs_dv_mfp",
1006*4882a593Smuzhiyun "rmii_txd0_mfp",
1007*4882a593Smuzhiyun "rmii_txd1_mfp",
1008*4882a593Smuzhiyun "rmii_ref_clk_mfp",
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun static const char * const spi0_groups[] = {
1012*4882a593Smuzhiyun "dsi_dn0_mfp",
1013*4882a593Smuzhiyun "dsi_dp2_mfp",
1014*4882a593Smuzhiyun "dsi_dp0_mfp",
1015*4882a593Smuzhiyun "spi0_i2c_pcm_mfp",
1016*4882a593Smuzhiyun "spi0_i2s_pcm_mfp",
1017*4882a593Smuzhiyun "dsi_dn2_mfp",
1018*4882a593Smuzhiyun };
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun static const char * const spi1_groups[] = {
1021*4882a593Smuzhiyun "uart0_rx_mfp",
1022*4882a593Smuzhiyun "uart0_tx_mfp",
1023*4882a593Smuzhiyun "i2c0_mfp",
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun static const char * const spi2_groups[] = {
1027*4882a593Smuzhiyun "rmii_crs_dv_mfp",
1028*4882a593Smuzhiyun "rmii_txd0_mfp",
1029*4882a593Smuzhiyun "rmii_txd1_mfp",
1030*4882a593Smuzhiyun "rmii_ref_clk_mfp",
1031*4882a593Smuzhiyun "dnand_acle_ce0_mfp",
1032*4882a593Smuzhiyun };
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun static const char * const spi3_groups[] = {
1035*4882a593Smuzhiyun "rmii_txen_mfp",
1036*4882a593Smuzhiyun "rmii_rxen_mfp",
1037*4882a593Smuzhiyun "rmii_rxd1_mfp",
1038*4882a593Smuzhiyun "rmii_rxd0_mfp",
1039*4882a593Smuzhiyun };
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun static const char * const sens0_groups[] = {
1042*4882a593Smuzhiyun "csi_cn_cp_mfp",
1043*4882a593Smuzhiyun "sens0_ckout_mfp",
1044*4882a593Smuzhiyun "csi_dn_dp_mfp",
1045*4882a593Smuzhiyun "sen0_pclk_mfp",
1046*4882a593Smuzhiyun };
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun static const char * const sens1_groups[] = {
1049*4882a593Smuzhiyun "lcd0_d18_mfp",
1050*4882a593Smuzhiyun "ks_in2_mfp",
1051*4882a593Smuzhiyun "ks_in1_mfp",
1052*4882a593Smuzhiyun "ks_in0_mfp",
1053*4882a593Smuzhiyun "ks_in3_mfp",
1054*4882a593Smuzhiyun "ks_out0_mfp",
1055*4882a593Smuzhiyun "ks_out1_mfp",
1056*4882a593Smuzhiyun "ks_out2_mfp",
1057*4882a593Smuzhiyun "sens0_ckout_mfp",
1058*4882a593Smuzhiyun "pcm1_in_mfp",
1059*4882a593Smuzhiyun "pcm1_clk_mfp",
1060*4882a593Smuzhiyun "pcm1_sync_mfp",
1061*4882a593Smuzhiyun "pcm1_out_mfp",
1062*4882a593Smuzhiyun };
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun static const char * const uart0_groups[] = {
1065*4882a593Smuzhiyun "uart2_rtsb_mfp",
1066*4882a593Smuzhiyun "uart2_ctsb_mfp",
1067*4882a593Smuzhiyun "uart0_rx_mfp",
1068*4882a593Smuzhiyun "uart0_tx_mfp",
1069*4882a593Smuzhiyun };
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun static const char * const uart1_groups[] = {
1072*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1073*4882a593Smuzhiyun "i2c0_mfp",
1074*4882a593Smuzhiyun };
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun static const char * const uart2_groups[] = {
1077*4882a593Smuzhiyun "rmii_txen_mfp",
1078*4882a593Smuzhiyun "rmii_rxen_mfp",
1079*4882a593Smuzhiyun "rmii_rxd1_mfp",
1080*4882a593Smuzhiyun "rmii_rxd0_mfp",
1081*4882a593Smuzhiyun "dsi_dn0_mfp",
1082*4882a593Smuzhiyun "dsi_dp2_mfp",
1083*4882a593Smuzhiyun "dsi_dp0_mfp",
1084*4882a593Smuzhiyun "dsi_dn2_mfp",
1085*4882a593Smuzhiyun "uart2_rtsb_mfp",
1086*4882a593Smuzhiyun "uart2_ctsb_mfp",
1087*4882a593Smuzhiyun "sd0_d0_mfp",
1088*4882a593Smuzhiyun "sd0_d1_mfp",
1089*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1090*4882a593Smuzhiyun "uart0_rx_mfp",
1091*4882a593Smuzhiyun "uart0_tx_mfp",
1092*4882a593Smuzhiyun "i2c0_mfp",
1093*4882a593Smuzhiyun };
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun static const char * const uart3_groups[] = {
1096*4882a593Smuzhiyun "uart3_rtsb_mfp",
1097*4882a593Smuzhiyun "uart3_ctsb_mfp",
1098*4882a593Smuzhiyun };
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun static const char * const uart4_groups[] = {
1101*4882a593Smuzhiyun "rmii_crs_dv_mfp",
1102*4882a593Smuzhiyun "rmii_ref_clk_mfp",
1103*4882a593Smuzhiyun "pcm1_in_mfp",
1104*4882a593Smuzhiyun "pcm1_clk_mfp",
1105*4882a593Smuzhiyun };
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun static const char * const uart5_groups[] = {
1108*4882a593Smuzhiyun "rmii_rxd1_mfp",
1109*4882a593Smuzhiyun "rmii_rxd0_mfp",
1110*4882a593Smuzhiyun "ks_out0_mfp",
1111*4882a593Smuzhiyun "ks_out2_mfp",
1112*4882a593Smuzhiyun "uart3_rtsb_mfp",
1113*4882a593Smuzhiyun "uart3_ctsb_mfp",
1114*4882a593Smuzhiyun "sd0_d0_mfp",
1115*4882a593Smuzhiyun "sd0_d1_mfp",
1116*4882a593Smuzhiyun };
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun static const char * const uart6_groups[] = {
1119*4882a593Smuzhiyun "rmii_txd0_mfp",
1120*4882a593Smuzhiyun "rmii_txd1_mfp",
1121*4882a593Smuzhiyun "pcm1_sync_mfp",
1122*4882a593Smuzhiyun "pcm1_out_mfp",
1123*4882a593Smuzhiyun };
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun static const char * const i2s0_groups[] = {
1126*4882a593Smuzhiyun "i2s_d0_mfp",
1127*4882a593Smuzhiyun "i2s_pcm1_mfp",
1128*4882a593Smuzhiyun "i2s0_pcm0_mfp",
1129*4882a593Smuzhiyun };
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun static const char * const i2s1_groups[] = {
1132*4882a593Smuzhiyun "i2s1_pcm0_mfp",
1133*4882a593Smuzhiyun "i2s_d1_mfp",
1134*4882a593Smuzhiyun "spi0_i2s_pcm_mfp",
1135*4882a593Smuzhiyun "uart0_rx_mfp",
1136*4882a593Smuzhiyun "uart0_tx_mfp",
1137*4882a593Smuzhiyun };
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun static const char * const pcm1_groups[] = {
1140*4882a593Smuzhiyun "i2s_pcm1_mfp",
1141*4882a593Smuzhiyun "spi0_i2s_pcm_mfp",
1142*4882a593Smuzhiyun "uart0_rx_mfp",
1143*4882a593Smuzhiyun "uart0_tx_mfp",
1144*4882a593Smuzhiyun "pcm1_in_mfp",
1145*4882a593Smuzhiyun "pcm1_clk_mfp",
1146*4882a593Smuzhiyun "pcm1_sync_mfp",
1147*4882a593Smuzhiyun "pcm1_out_mfp",
1148*4882a593Smuzhiyun };
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun static const char * const pcm0_groups[] = {
1151*4882a593Smuzhiyun "i2s0_pcm0_mfp",
1152*4882a593Smuzhiyun "i2s1_pcm0_mfp",
1153*4882a593Smuzhiyun "spi0_i2c_pcm_mfp",
1154*4882a593Smuzhiyun "spi0_i2s_pcm_mfp",
1155*4882a593Smuzhiyun };
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun static const char * const ks_groups[] = {
1158*4882a593Smuzhiyun "ks_in2_mfp",
1159*4882a593Smuzhiyun "ks_in1_mfp",
1160*4882a593Smuzhiyun "ks_in0_mfp",
1161*4882a593Smuzhiyun "ks_in3_mfp",
1162*4882a593Smuzhiyun "ks_out0_mfp",
1163*4882a593Smuzhiyun "ks_out1_mfp",
1164*4882a593Smuzhiyun "ks_out2_mfp",
1165*4882a593Smuzhiyun };
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun static const char * const jtag_groups[] = {
1168*4882a593Smuzhiyun "ks_in2_mfp",
1169*4882a593Smuzhiyun "ks_in1_mfp",
1170*4882a593Smuzhiyun "ks_in0_mfp",
1171*4882a593Smuzhiyun "ks_in3_mfp",
1172*4882a593Smuzhiyun "ks_out1_mfp",
1173*4882a593Smuzhiyun "sd0_d0_mfp",
1174*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1175*4882a593Smuzhiyun "sd0_cmd_mfp",
1176*4882a593Smuzhiyun "sd0_clk_mfp",
1177*4882a593Smuzhiyun };
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun static const char * const pwm0_groups[] = {
1180*4882a593Smuzhiyun "ks_in2_mfp",
1181*4882a593Smuzhiyun "ks_in0_mfp",
1182*4882a593Smuzhiyun "rmii_txen_mfp",
1183*4882a593Smuzhiyun "sen0_pclk_mfp",
1184*4882a593Smuzhiyun };
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun static const char * const pwm1_groups[] = {
1187*4882a593Smuzhiyun "rmii_rxen_mfp",
1188*4882a593Smuzhiyun "ks_in1_mfp",
1189*4882a593Smuzhiyun "ks_in3_mfp",
1190*4882a593Smuzhiyun "sens0_ckout_mfp",
1191*4882a593Smuzhiyun };
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun static const char * const pwm2_groups[] = {
1194*4882a593Smuzhiyun "lcd0_d18_mfp",
1195*4882a593Smuzhiyun "rmii_rxd1_mfp",
1196*4882a593Smuzhiyun "ks_out0_mfp",
1197*4882a593Smuzhiyun "ks_out2_mfp",
1198*4882a593Smuzhiyun };
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun static const char * const pwm3_groups[] = {
1201*4882a593Smuzhiyun "rmii_rxd0_mfp",
1202*4882a593Smuzhiyun "ks_out1_mfp",
1203*4882a593Smuzhiyun "lcd0_d17_mfp",
1204*4882a593Smuzhiyun };
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun static const char * const pwm4_groups[] = {
1207*4882a593Smuzhiyun "lcd0_d18_mfp",
1208*4882a593Smuzhiyun "rmii_crs_dv_mfp",
1209*4882a593Smuzhiyun "rmii_txd0_mfp",
1210*4882a593Smuzhiyun "ks_in0_mfp",
1211*4882a593Smuzhiyun "pcm1_in_mfp",
1212*4882a593Smuzhiyun "nand_ceb3_mfp",
1213*4882a593Smuzhiyun };
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun static const char * const pwm5_groups[] = {
1216*4882a593Smuzhiyun "rmii_txd1_mfp",
1217*4882a593Smuzhiyun "ks_in1_mfp",
1218*4882a593Smuzhiyun "pcm1_clk_mfp",
1219*4882a593Smuzhiyun "nand_ceb2_mfp",
1220*4882a593Smuzhiyun };
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun static const char * const p0_groups[] = {
1223*4882a593Smuzhiyun "ks_in2_mfp",
1224*4882a593Smuzhiyun "ks_in0_mfp",
1225*4882a593Smuzhiyun };
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun static const char * const sd0_groups[] = {
1228*4882a593Smuzhiyun "ks_out0_mfp",
1229*4882a593Smuzhiyun "ks_out1_mfp",
1230*4882a593Smuzhiyun "ks_out2_mfp",
1231*4882a593Smuzhiyun "lcd0_d17_mfp",
1232*4882a593Smuzhiyun "dsi_dp3_mfp",
1233*4882a593Smuzhiyun "dsi_dp0_mfp",
1234*4882a593Smuzhiyun "sd0_d0_mfp",
1235*4882a593Smuzhiyun "sd0_d1_mfp",
1236*4882a593Smuzhiyun "sd0_d2_d3_mfp",
1237*4882a593Smuzhiyun "sd1_d0_d3_mfp",
1238*4882a593Smuzhiyun "sd0_cmd_mfp",
1239*4882a593Smuzhiyun "sd0_clk_mfp",
1240*4882a593Smuzhiyun };
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun static const char * const sd1_groups[] = {
1243*4882a593Smuzhiyun "dsi_dp2_mfp",
1244*4882a593Smuzhiyun "lcd0_d17_mfp",
1245*4882a593Smuzhiyun "dsi_dp3_mfp",
1246*4882a593Smuzhiyun "dsi_dn3_mfp",
1247*4882a593Smuzhiyun "dsi_dnp1_cp_mfp",
1248*4882a593Smuzhiyun "dsi_dn2_mfp",
1249*4882a593Smuzhiyun "sd1_d0_d3_mfp",
1250*4882a593Smuzhiyun "sd1_cmd_mfp",
1251*4882a593Smuzhiyun };
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun static const char * const sd2_groups[] = {
1254*4882a593Smuzhiyun "dnand_data_wr_mfp",
1255*4882a593Smuzhiyun };
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun static const char * const i2c0_groups[] = {
1258*4882a593Smuzhiyun "uart0_rx_mfp",
1259*4882a593Smuzhiyun "uart0_tx_mfp",
1260*4882a593Smuzhiyun "i2c0_mfp",
1261*4882a593Smuzhiyun };
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun static const char * const i2c1_groups[] = {
1264*4882a593Smuzhiyun "i2c0_mfp",
1265*4882a593Smuzhiyun };
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun static const char * const i2c3_groups[] = {
1268*4882a593Smuzhiyun "spi0_i2c_pcm_mfp",
1269*4882a593Smuzhiyun "pcm1_sync_mfp",
1270*4882a593Smuzhiyun "pcm1_out_mfp",
1271*4882a593Smuzhiyun };
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun static const char * const lvds_groups[] = {
1274*4882a593Smuzhiyun "lvds_o_pn_mfp",
1275*4882a593Smuzhiyun "lvds_ee_pn_mfp",
1276*4882a593Smuzhiyun "lvds_e_pn_mfp",
1277*4882a593Smuzhiyun };
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun static const char * const ts_groups[] = {
1280*4882a593Smuzhiyun "lvds_o_pn_mfp",
1281*4882a593Smuzhiyun "lvds_ee_pn_mfp",
1282*4882a593Smuzhiyun };
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun static const char * const lcd0_groups[] = {
1285*4882a593Smuzhiyun "lcd0_d18_mfp",
1286*4882a593Smuzhiyun "lcd0_d17_mfp",
1287*4882a593Smuzhiyun "lvds_o_pn_mfp",
1288*4882a593Smuzhiyun "dsi_dp3_mfp",
1289*4882a593Smuzhiyun "dsi_dn3_mfp",
1290*4882a593Smuzhiyun "lvds_ee_pn_mfp",
1291*4882a593Smuzhiyun "dsi_dnp1_cp_mfp",
1292*4882a593Smuzhiyun "lvds_e_pn_mfp",
1293*4882a593Smuzhiyun };
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun static const char * const usb30_groups[] = {
1296*4882a593Smuzhiyun "ks_in1_mfp",
1297*4882a593Smuzhiyun };
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun static const char * const clko_25m_groups[] = {
1300*4882a593Smuzhiyun "clko_25m_mfp",
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun static const char * const mipi_csi_groups[] = {
1304*4882a593Smuzhiyun "csi_cn_cp_mfp",
1305*4882a593Smuzhiyun "csi_dn_dp_mfp",
1306*4882a593Smuzhiyun };
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun static const char * const dsi_groups[] = {
1309*4882a593Smuzhiyun "dsi_dn0_mfp",
1310*4882a593Smuzhiyun "dsi_dp2_mfp",
1311*4882a593Smuzhiyun "dsi_dp3_mfp",
1312*4882a593Smuzhiyun "dsi_dn3_mfp",
1313*4882a593Smuzhiyun "dsi_dp0_mfp",
1314*4882a593Smuzhiyun "dsi_dnp1_cp_mfp",
1315*4882a593Smuzhiyun "dsi_dn2_mfp",
1316*4882a593Smuzhiyun };
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun static const char * const nand_groups[] = {
1319*4882a593Smuzhiyun "dnand_data_wr_mfp",
1320*4882a593Smuzhiyun "dnand_acle_ce0_mfp",
1321*4882a593Smuzhiyun "nand_ceb2_mfp",
1322*4882a593Smuzhiyun "nand_ceb3_mfp",
1323*4882a593Smuzhiyun };
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun static const char * const spdif_groups[] = {
1326*4882a593Smuzhiyun "uart0_tx_mfp",
1327*4882a593Smuzhiyun };
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun static const struct owl_pinmux_func s500_functions[] = {
1330*4882a593Smuzhiyun [S500_MUX_NOR] = FUNCTION(nor),
1331*4882a593Smuzhiyun [S500_MUX_ETH_RMII] = FUNCTION(eth_rmii),
1332*4882a593Smuzhiyun [S500_MUX_ETH_SMII] = FUNCTION(eth_smii),
1333*4882a593Smuzhiyun [S500_MUX_SPI0] = FUNCTION(spi0),
1334*4882a593Smuzhiyun [S500_MUX_SPI1] = FUNCTION(spi1),
1335*4882a593Smuzhiyun [S500_MUX_SPI2] = FUNCTION(spi2),
1336*4882a593Smuzhiyun [S500_MUX_SPI3] = FUNCTION(spi3),
1337*4882a593Smuzhiyun [S500_MUX_SENS0] = FUNCTION(sens0),
1338*4882a593Smuzhiyun [S500_MUX_SENS1] = FUNCTION(sens1),
1339*4882a593Smuzhiyun [S500_MUX_UART0] = FUNCTION(uart0),
1340*4882a593Smuzhiyun [S500_MUX_UART1] = FUNCTION(uart1),
1341*4882a593Smuzhiyun [S500_MUX_UART2] = FUNCTION(uart2),
1342*4882a593Smuzhiyun [S500_MUX_UART3] = FUNCTION(uart3),
1343*4882a593Smuzhiyun [S500_MUX_UART4] = FUNCTION(uart4),
1344*4882a593Smuzhiyun [S500_MUX_UART5] = FUNCTION(uart5),
1345*4882a593Smuzhiyun [S500_MUX_UART6] = FUNCTION(uart6),
1346*4882a593Smuzhiyun [S500_MUX_I2S0] = FUNCTION(i2s0),
1347*4882a593Smuzhiyun [S500_MUX_I2S1] = FUNCTION(i2s1),
1348*4882a593Smuzhiyun [S500_MUX_PCM1] = FUNCTION(pcm1),
1349*4882a593Smuzhiyun [S500_MUX_PCM0] = FUNCTION(pcm0),
1350*4882a593Smuzhiyun [S500_MUX_KS] = FUNCTION(ks),
1351*4882a593Smuzhiyun [S500_MUX_JTAG] = FUNCTION(jtag),
1352*4882a593Smuzhiyun [S500_MUX_PWM0] = FUNCTION(pwm0),
1353*4882a593Smuzhiyun [S500_MUX_PWM1] = FUNCTION(pwm1),
1354*4882a593Smuzhiyun [S500_MUX_PWM2] = FUNCTION(pwm2),
1355*4882a593Smuzhiyun [S500_MUX_PWM3] = FUNCTION(pwm3),
1356*4882a593Smuzhiyun [S500_MUX_PWM4] = FUNCTION(pwm4),
1357*4882a593Smuzhiyun [S500_MUX_PWM5] = FUNCTION(pwm5),
1358*4882a593Smuzhiyun [S500_MUX_P0] = FUNCTION(p0),
1359*4882a593Smuzhiyun [S500_MUX_SD0] = FUNCTION(sd0),
1360*4882a593Smuzhiyun [S500_MUX_SD1] = FUNCTION(sd1),
1361*4882a593Smuzhiyun [S500_MUX_SD2] = FUNCTION(sd2),
1362*4882a593Smuzhiyun [S500_MUX_I2C0] = FUNCTION(i2c0),
1363*4882a593Smuzhiyun [S500_MUX_I2C1] = FUNCTION(i2c1),
1364*4882a593Smuzhiyun /*[S500_MUX_I2C2] = FUNCTION(i2c2),*/
1365*4882a593Smuzhiyun [S500_MUX_I2C3] = FUNCTION(i2c3),
1366*4882a593Smuzhiyun [S500_MUX_DSI] = FUNCTION(dsi),
1367*4882a593Smuzhiyun [S500_MUX_LVDS] = FUNCTION(lvds),
1368*4882a593Smuzhiyun [S500_MUX_USB30] = FUNCTION(usb30),
1369*4882a593Smuzhiyun [S500_MUX_CLKO_25M] = FUNCTION(clko_25m),
1370*4882a593Smuzhiyun [S500_MUX_MIPI_CSI] = FUNCTION(mipi_csi),
1371*4882a593Smuzhiyun [S500_MUX_NAND] = FUNCTION(nand),
1372*4882a593Smuzhiyun [S500_MUX_SPDIF] = FUNCTION(spdif),
1373*4882a593Smuzhiyun /*[S500_MUX_SIRQ0] = FUNCTION(sirq0),*/
1374*4882a593Smuzhiyun /*[S500_MUX_SIRQ1] = FUNCTION(sirq1),*/
1375*4882a593Smuzhiyun /*[S500_MUX_SIRQ2] = FUNCTION(sirq2),*/
1376*4882a593Smuzhiyun [S500_MUX_TS] = FUNCTION(ts),
1377*4882a593Smuzhiyun [S500_MUX_LCD0] = FUNCTION(lcd0),
1378*4882a593Smuzhiyun };
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun /* PAD_ST0 */
1381*4882a593Smuzhiyun static PAD_ST_CONF(I2C0_SDATA, 0, 30, 1);
1382*4882a593Smuzhiyun static PAD_ST_CONF(UART0_RX, 0, 29, 1);
1383*4882a593Smuzhiyun static PAD_ST_CONF(I2S_MCLK1, 0, 23, 1);
1384*4882a593Smuzhiyun static PAD_ST_CONF(ETH_REF_CLK, 0, 22, 1);
1385*4882a593Smuzhiyun static PAD_ST_CONF(ETH_TXEN, 0, 21, 1);
1386*4882a593Smuzhiyun static PAD_ST_CONF(ETH_TXD0, 0, 20, 1);
1387*4882a593Smuzhiyun static PAD_ST_CONF(I2S_LRCLK1, 0, 19, 1);
1388*4882a593Smuzhiyun static PAD_ST_CONF(DSI_DP0, 0, 16, 1);
1389*4882a593Smuzhiyun static PAD_ST_CONF(DSI_DN0, 0, 15, 1);
1390*4882a593Smuzhiyun static PAD_ST_CONF(UART0_TX, 0, 14, 1);
1391*4882a593Smuzhiyun static PAD_ST_CONF(SPI0_SCLK, 0, 13, 1);
1392*4882a593Smuzhiyun static PAD_ST_CONF(SD0_CLK, 0, 12, 1);
1393*4882a593Smuzhiyun static PAD_ST_CONF(KS_IN0, 0, 11, 1);
1394*4882a593Smuzhiyun static PAD_ST_CONF(SENSOR0_PCLK, 0, 9, 1);
1395*4882a593Smuzhiyun static PAD_ST_CONF(I2C0_SCLK, 0, 7, 1);
1396*4882a593Smuzhiyun static PAD_ST_CONF(KS_OUT0, 0, 6, 1);
1397*4882a593Smuzhiyun static PAD_ST_CONF(KS_OUT1, 0, 5, 1);
1398*4882a593Smuzhiyun static PAD_ST_CONF(KS_OUT2, 0, 4, 1);
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun /* PAD_ST1 */
1401*4882a593Smuzhiyun static PAD_ST_CONF(DSI_DP2, 1, 31, 1);
1402*4882a593Smuzhiyun static PAD_ST_CONF(DSI_DN2, 1, 30, 1);
1403*4882a593Smuzhiyun static PAD_ST_CONF(I2S_LRCLK0, 1, 29, 1);
1404*4882a593Smuzhiyun static PAD_ST_CONF(UART3_CTSB, 1, 27, 1);
1405*4882a593Smuzhiyun static PAD_ST_CONF(UART3_RTSB, 1, 26, 1);
1406*4882a593Smuzhiyun static PAD_ST_CONF(UART3_RX, 1, 25, 1);
1407*4882a593Smuzhiyun static PAD_ST_CONF(UART2_RTSB, 1, 24, 1);
1408*4882a593Smuzhiyun static PAD_ST_CONF(UART2_CTSB, 1, 23, 1);
1409*4882a593Smuzhiyun static PAD_ST_CONF(UART2_RX, 1, 22, 1);
1410*4882a593Smuzhiyun static PAD_ST_CONF(ETH_RXD0, 1, 21, 1);
1411*4882a593Smuzhiyun static PAD_ST_CONF(ETH_RXD1, 1, 20, 1);
1412*4882a593Smuzhiyun static PAD_ST_CONF(ETH_CRS_DV, 1, 19, 1);
1413*4882a593Smuzhiyun static PAD_ST_CONF(ETH_RXER, 1, 18, 1);
1414*4882a593Smuzhiyun static PAD_ST_CONF(ETH_TXD1, 1, 17, 1);
1415*4882a593Smuzhiyun static PAD_ST_CONF(LVDS_OAP, 1, 12, 1);
1416*4882a593Smuzhiyun static PAD_ST_CONF(PCM1_CLK, 1, 11, 1);
1417*4882a593Smuzhiyun static PAD_ST_CONF(PCM1_IN, 1, 10, 1);
1418*4882a593Smuzhiyun static PAD_ST_CONF(PCM1_SYNC, 1, 9, 1);
1419*4882a593Smuzhiyun static PAD_ST_CONF(I2C1_SCLK, 1, 8, 1);
1420*4882a593Smuzhiyun static PAD_ST_CONF(I2C1_SDATA, 1, 7, 1);
1421*4882a593Smuzhiyun static PAD_ST_CONF(I2C2_SCLK, 1, 6, 1);
1422*4882a593Smuzhiyun static PAD_ST_CONF(I2C2_SDATA, 1, 5, 1);
1423*4882a593Smuzhiyun static PAD_ST_CONF(SPI0_MOSI, 1, 4, 1);
1424*4882a593Smuzhiyun static PAD_ST_CONF(SPI0_MISO, 1, 3, 1);
1425*4882a593Smuzhiyun static PAD_ST_CONF(SPI0_SS, 1, 2, 1);
1426*4882a593Smuzhiyun static PAD_ST_CONF(I2S_BCLK0, 1, 1, 1);
1427*4882a593Smuzhiyun static PAD_ST_CONF(I2S_MCLK0, 1, 0, 1);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun /* PAD_PULLCTL0 */
1430*4882a593Smuzhiyun static PAD_PULLCTL_CONF(PCM1_SYNC, 0, 30, 1);
1431*4882a593Smuzhiyun static PAD_PULLCTL_CONF(PCM1_OUT, 0, 29, 1);
1432*4882a593Smuzhiyun static PAD_PULLCTL_CONF(KS_OUT2, 0, 28, 1);
1433*4882a593Smuzhiyun static PAD_PULLCTL_CONF(LCD0_D17, 0, 27, 1);
1434*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DSI_DN3, 0, 26, 1);
1435*4882a593Smuzhiyun static PAD_PULLCTL_CONF(ETH_RXER, 0, 16, 1);
1436*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SIRQ0, 0, 14, 2);
1437*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SIRQ1, 0, 12, 2);
1438*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SIRQ2, 0, 10, 2);
1439*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C0_SDATA, 0, 9, 1);
1440*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C0_SCLK, 0, 8, 1);
1441*4882a593Smuzhiyun static PAD_PULLCTL_CONF(KS_IN0, 0, 7, 1);
1442*4882a593Smuzhiyun static PAD_PULLCTL_CONF(KS_IN1, 0, 6, 1);
1443*4882a593Smuzhiyun static PAD_PULLCTL_CONF(KS_IN2, 0, 5, 1);
1444*4882a593Smuzhiyun static PAD_PULLCTL_CONF(KS_IN3, 0, 4, 1);
1445*4882a593Smuzhiyun static PAD_PULLCTL_CONF(KS_OUT0, 0, 2, 1);
1446*4882a593Smuzhiyun static PAD_PULLCTL_CONF(KS_OUT1, 0, 1, 1);
1447*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DSI_DP1, 0, 0, 1);
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun /* PAD_PULLCTL1 */
1450*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DSI_CP, 1, 31, 1);
1451*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DSI_CN, 1, 30, 1);
1452*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DSI_DN2, 1, 28, 1);
1453*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DNAND_RDBN, 1, 25, 1);
1454*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_D0, 1, 17, 1);
1455*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_D1, 1, 16, 1);
1456*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_D2, 1, 15, 1);
1457*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_D3, 1, 14, 1);
1458*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_CMD, 1, 13, 1);
1459*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD0_CLK, 1, 12, 1);
1460*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD1_CMD, 1, 11, 1);
1461*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD1_D0, 1, 6, 1);
1462*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD1_D1, 1, 5, 1);
1463*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD1_D2, 1, 4, 1);
1464*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SD1_D3, 1, 3, 1);
1465*4882a593Smuzhiyun static PAD_PULLCTL_CONF(UART0_RX, 1, 2, 1);
1466*4882a593Smuzhiyun static PAD_PULLCTL_CONF(UART0_TX, 1, 1, 1);
1467*4882a593Smuzhiyun static PAD_PULLCTL_CONF(CLKO_25M, 1, 0, 1);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun /* PAD_PULLCTL2 */
1470*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SPI0_SCLK, 2, 12, 1);
1471*4882a593Smuzhiyun static PAD_PULLCTL_CONF(SPI0_MOSI, 2, 11, 1);
1472*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C1_SDATA, 2, 10, 1);
1473*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C1_SCLK, 2, 9, 1);
1474*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C2_SDATA, 2, 8, 1);
1475*4882a593Smuzhiyun static PAD_PULLCTL_CONF(I2C2_SCLK, 2, 7, 1);
1476*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DNAND_DQSN, 2, 5, 2);
1477*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DNAND_DQS, 2, 3, 2);
1478*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DNAND_D0, 2, 2, 1);
1479*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DNAND_D1, 2, 2, 1);
1480*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DNAND_D2, 2, 2, 1);
1481*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DNAND_D3, 2, 2, 1);
1482*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DNAND_D4, 2, 2, 1);
1483*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DNAND_D5, 2, 2, 1);
1484*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DNAND_D6, 2, 2, 1);
1485*4882a593Smuzhiyun static PAD_PULLCTL_CONF(DNAND_D7, 2, 2, 1);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun /* Pad info table */
1488*4882a593Smuzhiyun static struct owl_padinfo s500_padinfo[NUM_PADS] = {
1489*4882a593Smuzhiyun [DNAND_DQS] = PAD_INFO_PULLCTL(DNAND_DQS),
1490*4882a593Smuzhiyun [DNAND_DQSN] = PAD_INFO_PULLCTL(DNAND_DQSN),
1491*4882a593Smuzhiyun [ETH_TXD0] = PAD_INFO_ST(ETH_TXD0),
1492*4882a593Smuzhiyun [ETH_TXD1] = PAD_INFO_ST(ETH_TXD1),
1493*4882a593Smuzhiyun [ETH_TXEN] = PAD_INFO_ST(ETH_TXEN),
1494*4882a593Smuzhiyun [ETH_RXER] = PAD_INFO_PULLCTL_ST(ETH_RXER),
1495*4882a593Smuzhiyun [ETH_CRS_DV] = PAD_INFO_ST(ETH_CRS_DV),
1496*4882a593Smuzhiyun [ETH_RXD1] = PAD_INFO_ST(ETH_RXD1),
1497*4882a593Smuzhiyun [ETH_RXD0] = PAD_INFO_ST(ETH_RXD0),
1498*4882a593Smuzhiyun [ETH_REF_CLK] = PAD_INFO_ST(ETH_REF_CLK),
1499*4882a593Smuzhiyun [ETH_MDC] = PAD_INFO(ETH_MDC),
1500*4882a593Smuzhiyun [ETH_MDIO] = PAD_INFO(ETH_MDIO),
1501*4882a593Smuzhiyun [SIRQ0] = PAD_INFO_PULLCTL(SIRQ0),
1502*4882a593Smuzhiyun [SIRQ1] = PAD_INFO_PULLCTL(SIRQ1),
1503*4882a593Smuzhiyun [SIRQ2] = PAD_INFO_PULLCTL(SIRQ2),
1504*4882a593Smuzhiyun [I2S_D0] = PAD_INFO(I2S_D0),
1505*4882a593Smuzhiyun [I2S_BCLK0] = PAD_INFO_ST(I2S_BCLK0),
1506*4882a593Smuzhiyun [I2S_LRCLK0] = PAD_INFO_ST(I2S_LRCLK0),
1507*4882a593Smuzhiyun [I2S_MCLK0] = PAD_INFO_ST(I2S_MCLK0),
1508*4882a593Smuzhiyun [I2S_D1] = PAD_INFO(I2S_D1),
1509*4882a593Smuzhiyun [I2S_BCLK1] = PAD_INFO(I2S_BCLK1),
1510*4882a593Smuzhiyun [I2S_LRCLK1] = PAD_INFO_ST(I2S_LRCLK1),
1511*4882a593Smuzhiyun [I2S_MCLK1] = PAD_INFO_ST(I2S_MCLK1),
1512*4882a593Smuzhiyun [KS_IN0] = PAD_INFO_PULLCTL_ST(KS_IN0),
1513*4882a593Smuzhiyun [KS_IN1] = PAD_INFO_PULLCTL(KS_IN1),
1514*4882a593Smuzhiyun [KS_IN2] = PAD_INFO_PULLCTL(KS_IN2),
1515*4882a593Smuzhiyun [KS_IN3] = PAD_INFO_PULLCTL(KS_IN3),
1516*4882a593Smuzhiyun [KS_OUT0] = PAD_INFO_PULLCTL_ST(KS_OUT0),
1517*4882a593Smuzhiyun [KS_OUT1] = PAD_INFO_PULLCTL_ST(KS_OUT1),
1518*4882a593Smuzhiyun [KS_OUT2] = PAD_INFO_PULLCTL_ST(KS_OUT2),
1519*4882a593Smuzhiyun [LVDS_OEP] = PAD_INFO(LVDS_OEP),
1520*4882a593Smuzhiyun [LVDS_OEN] = PAD_INFO(LVDS_OEN),
1521*4882a593Smuzhiyun [LVDS_ODP] = PAD_INFO(LVDS_ODP),
1522*4882a593Smuzhiyun [LVDS_ODN] = PAD_INFO(LVDS_ODN),
1523*4882a593Smuzhiyun [LVDS_OCP] = PAD_INFO(LVDS_OCP),
1524*4882a593Smuzhiyun [LVDS_OCN] = PAD_INFO(LVDS_OCN),
1525*4882a593Smuzhiyun [LVDS_OBP] = PAD_INFO(LVDS_OBP),
1526*4882a593Smuzhiyun [LVDS_OBN] = PAD_INFO(LVDS_OBN),
1527*4882a593Smuzhiyun [LVDS_OAP] = PAD_INFO_ST(LVDS_OAP),
1528*4882a593Smuzhiyun [LVDS_OAN] = PAD_INFO(LVDS_OAN),
1529*4882a593Smuzhiyun [LVDS_EEP] = PAD_INFO(LVDS_EEP),
1530*4882a593Smuzhiyun [LVDS_EEN] = PAD_INFO(LVDS_EEN),
1531*4882a593Smuzhiyun [LVDS_EDP] = PAD_INFO(LVDS_EDP),
1532*4882a593Smuzhiyun [LVDS_EDN] = PAD_INFO(LVDS_EDN),
1533*4882a593Smuzhiyun [LVDS_ECP] = PAD_INFO(LVDS_ECP),
1534*4882a593Smuzhiyun [LVDS_ECN] = PAD_INFO(LVDS_ECN),
1535*4882a593Smuzhiyun [LVDS_EBP] = PAD_INFO(LVDS_EBP),
1536*4882a593Smuzhiyun [LVDS_EBN] = PAD_INFO(LVDS_EBN),
1537*4882a593Smuzhiyun [LVDS_EAP] = PAD_INFO(LVDS_EAP),
1538*4882a593Smuzhiyun [LVDS_EAN] = PAD_INFO(LVDS_EAN),
1539*4882a593Smuzhiyun [LCD0_D18] = PAD_INFO(LCD0_D18),
1540*4882a593Smuzhiyun [LCD0_D17] = PAD_INFO_PULLCTL(LCD0_D17),
1541*4882a593Smuzhiyun [DSI_DP3] = PAD_INFO(DSI_DP3),
1542*4882a593Smuzhiyun [DSI_DN3] = PAD_INFO_PULLCTL(DSI_DN3),
1543*4882a593Smuzhiyun [DSI_DP1] = PAD_INFO_PULLCTL(DSI_DP1),
1544*4882a593Smuzhiyun [DSI_DN1] = PAD_INFO(DSI_DN1),
1545*4882a593Smuzhiyun [DSI_CP] = PAD_INFO_PULLCTL(DSI_CP),
1546*4882a593Smuzhiyun [DSI_CN] = PAD_INFO_PULLCTL(DSI_CN),
1547*4882a593Smuzhiyun [DSI_DP0] = PAD_INFO_ST(DSI_DP0),
1548*4882a593Smuzhiyun [DSI_DN0] = PAD_INFO_ST(DSI_DN0),
1549*4882a593Smuzhiyun [DSI_DP2] = PAD_INFO_ST(DSI_DP2),
1550*4882a593Smuzhiyun [DSI_DN2] = PAD_INFO_PULLCTL_ST(DSI_DN2),
1551*4882a593Smuzhiyun [SD0_D0] = PAD_INFO_PULLCTL(SD0_D0),
1552*4882a593Smuzhiyun [SD0_D1] = PAD_INFO_PULLCTL(SD0_D1),
1553*4882a593Smuzhiyun [SD0_D2] = PAD_INFO_PULLCTL(SD0_D2),
1554*4882a593Smuzhiyun [SD0_D3] = PAD_INFO_PULLCTL(SD0_D3),
1555*4882a593Smuzhiyun [SD1_D0] = PAD_INFO_PULLCTL(SD1_D0),
1556*4882a593Smuzhiyun [SD1_D1] = PAD_INFO_PULLCTL(SD1_D1),
1557*4882a593Smuzhiyun [SD1_D2] = PAD_INFO_PULLCTL(SD1_D2),
1558*4882a593Smuzhiyun [SD1_D3] = PAD_INFO_PULLCTL(SD1_D3),
1559*4882a593Smuzhiyun [SD0_CMD] = PAD_INFO_PULLCTL(SD0_CMD),
1560*4882a593Smuzhiyun [SD0_CLK] = PAD_INFO_PULLCTL_ST(SD0_CLK),
1561*4882a593Smuzhiyun [SD1_CMD] = PAD_INFO_PULLCTL(SD1_CMD),
1562*4882a593Smuzhiyun [SD1_CLK] = PAD_INFO(SD1_CLK),
1563*4882a593Smuzhiyun [SPI0_SCLK] = PAD_INFO_PULLCTL_ST(SPI0_SCLK),
1564*4882a593Smuzhiyun [SPI0_SS] = PAD_INFO_ST(SPI0_SS),
1565*4882a593Smuzhiyun [SPI0_MISO] = PAD_INFO_ST(SPI0_MISO),
1566*4882a593Smuzhiyun [SPI0_MOSI] = PAD_INFO_PULLCTL_ST(SPI0_MOSI),
1567*4882a593Smuzhiyun [UART0_RX] = PAD_INFO_PULLCTL_ST(UART0_RX),
1568*4882a593Smuzhiyun [UART0_TX] = PAD_INFO_PULLCTL_ST(UART0_TX),
1569*4882a593Smuzhiyun [I2C0_SCLK] = PAD_INFO_PULLCTL_ST(I2C0_SCLK),
1570*4882a593Smuzhiyun [I2C0_SDATA] = PAD_INFO_PULLCTL_ST(I2C0_SDATA),
1571*4882a593Smuzhiyun [SENSOR0_PCLK] = PAD_INFO_ST(SENSOR0_PCLK),
1572*4882a593Smuzhiyun [SENSOR0_CKOUT] = PAD_INFO(SENSOR0_CKOUT),
1573*4882a593Smuzhiyun [DNAND_ALE] = PAD_INFO(DNAND_ALE),
1574*4882a593Smuzhiyun [DNAND_CLE] = PAD_INFO(DNAND_CLE),
1575*4882a593Smuzhiyun [DNAND_CEB0] = PAD_INFO(DNAND_CEB0),
1576*4882a593Smuzhiyun [DNAND_CEB1] = PAD_INFO(DNAND_CEB1),
1577*4882a593Smuzhiyun [DNAND_CEB2] = PAD_INFO(DNAND_CEB2),
1578*4882a593Smuzhiyun [DNAND_CEB3] = PAD_INFO(DNAND_CEB3),
1579*4882a593Smuzhiyun [UART2_RX] = PAD_INFO_ST(UART2_RX),
1580*4882a593Smuzhiyun [UART2_TX] = PAD_INFO(UART2_TX),
1581*4882a593Smuzhiyun [UART2_RTSB] = PAD_INFO_ST(UART2_RTSB),
1582*4882a593Smuzhiyun [UART2_CTSB] = PAD_INFO_ST(UART2_CTSB),
1583*4882a593Smuzhiyun [UART3_RX] = PAD_INFO_ST(UART3_RX),
1584*4882a593Smuzhiyun [UART3_TX] = PAD_INFO(UART3_TX),
1585*4882a593Smuzhiyun [UART3_RTSB] = PAD_INFO_ST(UART3_RTSB),
1586*4882a593Smuzhiyun [UART3_CTSB] = PAD_INFO_ST(UART3_CTSB),
1587*4882a593Smuzhiyun [PCM1_IN] = PAD_INFO_ST(PCM1_IN),
1588*4882a593Smuzhiyun [PCM1_CLK] = PAD_INFO_ST(PCM1_CLK),
1589*4882a593Smuzhiyun [PCM1_SYNC] = PAD_INFO_PULLCTL_ST(PCM1_SYNC),
1590*4882a593Smuzhiyun [PCM1_OUT] = PAD_INFO_PULLCTL(PCM1_OUT),
1591*4882a593Smuzhiyun [I2C1_SCLK] = PAD_INFO_PULLCTL_ST(I2C1_SCLK),
1592*4882a593Smuzhiyun [I2C1_SDATA] = PAD_INFO_PULLCTL_ST(I2C1_SDATA),
1593*4882a593Smuzhiyun [I2C2_SCLK] = PAD_INFO_PULLCTL_ST(I2C2_SCLK),
1594*4882a593Smuzhiyun [I2C2_SDATA] = PAD_INFO_PULLCTL_ST(I2C2_SDATA),
1595*4882a593Smuzhiyun [CSI_DN0] = PAD_INFO(CSI_DN0),
1596*4882a593Smuzhiyun [CSI_DP0] = PAD_INFO(CSI_DP0),
1597*4882a593Smuzhiyun [CSI_DN1] = PAD_INFO(CSI_DN1),
1598*4882a593Smuzhiyun [CSI_DP1] = PAD_INFO(CSI_DP1),
1599*4882a593Smuzhiyun [CSI_CN] = PAD_INFO(CSI_CN),
1600*4882a593Smuzhiyun [CSI_CP] = PAD_INFO(CSI_CP),
1601*4882a593Smuzhiyun [CSI_DN2] = PAD_INFO(CSI_DN2),
1602*4882a593Smuzhiyun [CSI_DP2] = PAD_INFO(CSI_DP2),
1603*4882a593Smuzhiyun [CSI_DN3] = PAD_INFO(CSI_DN3),
1604*4882a593Smuzhiyun [CSI_DP3] = PAD_INFO(CSI_DP3),
1605*4882a593Smuzhiyun [DNAND_D0] = PAD_INFO_PULLCTL(DNAND_D0),
1606*4882a593Smuzhiyun [DNAND_D1] = PAD_INFO_PULLCTL(DNAND_D1),
1607*4882a593Smuzhiyun [DNAND_D2] = PAD_INFO_PULLCTL(DNAND_D2),
1608*4882a593Smuzhiyun [DNAND_D3] = PAD_INFO_PULLCTL(DNAND_D3),
1609*4882a593Smuzhiyun [DNAND_D4] = PAD_INFO_PULLCTL(DNAND_D4),
1610*4882a593Smuzhiyun [DNAND_D5] = PAD_INFO_PULLCTL(DNAND_D5),
1611*4882a593Smuzhiyun [DNAND_D6] = PAD_INFO_PULLCTL(DNAND_D6),
1612*4882a593Smuzhiyun [DNAND_D7] = PAD_INFO_PULLCTL(DNAND_D7),
1613*4882a593Smuzhiyun [DNAND_WRB] = PAD_INFO(DNAND_WRB),
1614*4882a593Smuzhiyun [DNAND_RDB] = PAD_INFO(DNAND_RDB),
1615*4882a593Smuzhiyun [DNAND_RDBN] = PAD_INFO_PULLCTL(DNAND_RDBN),
1616*4882a593Smuzhiyun [DNAND_RB] = PAD_INFO(DNAND_RB),
1617*4882a593Smuzhiyun [PORB] = PAD_INFO(PORB),
1618*4882a593Smuzhiyun [CLKO_25M] = PAD_INFO_PULLCTL(CLKO_25M),
1619*4882a593Smuzhiyun [BSEL] = PAD_INFO(BSEL),
1620*4882a593Smuzhiyun [PKG0] = PAD_INFO(PKG0),
1621*4882a593Smuzhiyun [PKG1] = PAD_INFO(PKG1),
1622*4882a593Smuzhiyun [PKG2] = PAD_INFO(PKG2),
1623*4882a593Smuzhiyun [PKG3] = PAD_INFO(PKG3),
1624*4882a593Smuzhiyun };
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun static const struct owl_gpio_port s500_gpio_ports[] = {
1627*4882a593Smuzhiyun OWL_GPIO_PORT(A, 0x0000, 32, 0x0, 0x4, 0x8, 0x204, 0x208, 0x20C, 0x230, 0),
1628*4882a593Smuzhiyun OWL_GPIO_PORT(B, 0x000C, 32, 0x0, 0x4, 0x8, 0x1F8, 0x204, 0x208, 0x22C, 1),
1629*4882a593Smuzhiyun OWL_GPIO_PORT(C, 0x0018, 32, 0x0, 0x4, 0x8, 0x1EC, 0x200, 0x204, 0x228, 2),
1630*4882a593Smuzhiyun OWL_GPIO_PORT(D, 0x0024, 32, 0x0, 0x4, 0x8, 0x1E0, 0x1FC, 0x200, 0x224, 3),
1631*4882a593Smuzhiyun OWL_GPIO_PORT(E, 0x0030, 4, 0x0, 0x4, 0x8, 0x1D4, 0x1F8, 0x1FC, 0x220, 4),
1632*4882a593Smuzhiyun };
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun enum s500_pinconf_pull {
1635*4882a593Smuzhiyun OWL_PINCONF_PULL_DOWN,
1636*4882a593Smuzhiyun OWL_PINCONF_PULL_UP,
1637*4882a593Smuzhiyun };
1638*4882a593Smuzhiyun
s500_pad_pinconf_arg2val(const struct owl_padinfo * info,unsigned int param,u32 * arg)1639*4882a593Smuzhiyun static int s500_pad_pinconf_arg2val(const struct owl_padinfo *info,
1640*4882a593Smuzhiyun unsigned int param, u32 *arg)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun switch (param) {
1643*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
1644*4882a593Smuzhiyun *arg = OWL_PINCONF_PULL_DOWN;
1645*4882a593Smuzhiyun break;
1646*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
1647*4882a593Smuzhiyun *arg = OWL_PINCONF_PULL_UP;
1648*4882a593Smuzhiyun break;
1649*4882a593Smuzhiyun case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
1650*4882a593Smuzhiyun *arg = (*arg >= 1 ? 1 : 0);
1651*4882a593Smuzhiyun break;
1652*4882a593Smuzhiyun default:
1653*4882a593Smuzhiyun return -EOPNOTSUPP;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun return 0;
1657*4882a593Smuzhiyun }
1658*4882a593Smuzhiyun
s500_pad_pinconf_val2arg(const struct owl_padinfo * padinfo,unsigned int param,u32 * arg)1659*4882a593Smuzhiyun static int s500_pad_pinconf_val2arg(const struct owl_padinfo *padinfo,
1660*4882a593Smuzhiyun unsigned int param, u32 *arg)
1661*4882a593Smuzhiyun {
1662*4882a593Smuzhiyun switch (param) {
1663*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
1664*4882a593Smuzhiyun *arg = *arg == OWL_PINCONF_PULL_DOWN;
1665*4882a593Smuzhiyun break;
1666*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
1667*4882a593Smuzhiyun *arg = *arg == OWL_PINCONF_PULL_UP;
1668*4882a593Smuzhiyun break;
1669*4882a593Smuzhiyun case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
1670*4882a593Smuzhiyun *arg = *arg == 1;
1671*4882a593Smuzhiyun break;
1672*4882a593Smuzhiyun default:
1673*4882a593Smuzhiyun return -EOPNOTSUPP;
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun return 0;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun static struct owl_pinctrl_soc_data s500_pinctrl_data = {
1680*4882a593Smuzhiyun .padinfo = s500_padinfo,
1681*4882a593Smuzhiyun .pins = (const struct pinctrl_pin_desc *)s500_pads,
1682*4882a593Smuzhiyun .npins = ARRAY_SIZE(s500_pads),
1683*4882a593Smuzhiyun .functions = s500_functions,
1684*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(s500_functions),
1685*4882a593Smuzhiyun .groups = s500_groups,
1686*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(s500_groups),
1687*4882a593Smuzhiyun .ngpios = NUM_GPIOS,
1688*4882a593Smuzhiyun .ports = s500_gpio_ports,
1689*4882a593Smuzhiyun .nports = ARRAY_SIZE(s500_gpio_ports),
1690*4882a593Smuzhiyun .padctl_arg2val = s500_pad_pinconf_arg2val,
1691*4882a593Smuzhiyun .padctl_val2arg = s500_pad_pinconf_val2arg,
1692*4882a593Smuzhiyun };
1693*4882a593Smuzhiyun
s500_pinctrl_probe(struct platform_device * pdev)1694*4882a593Smuzhiyun static int s500_pinctrl_probe(struct platform_device *pdev)
1695*4882a593Smuzhiyun {
1696*4882a593Smuzhiyun return owl_pinctrl_probe(pdev, &s500_pinctrl_data);
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun static const struct of_device_id s500_pinctrl_of_match[] = {
1700*4882a593Smuzhiyun { .compatible = "actions,s500-pinctrl", },
1701*4882a593Smuzhiyun { }
1702*4882a593Smuzhiyun };
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun static struct platform_driver s500_pinctrl_driver = {
1705*4882a593Smuzhiyun .driver = {
1706*4882a593Smuzhiyun .name = "pinctrl-s500",
1707*4882a593Smuzhiyun .of_match_table = of_match_ptr(s500_pinctrl_of_match),
1708*4882a593Smuzhiyun },
1709*4882a593Smuzhiyun .probe = s500_pinctrl_probe,
1710*4882a593Smuzhiyun };
1711*4882a593Smuzhiyun
s500_pinctrl_init(void)1712*4882a593Smuzhiyun static int __init s500_pinctrl_init(void)
1713*4882a593Smuzhiyun {
1714*4882a593Smuzhiyun return platform_driver_register(&s500_pinctrl_driver);
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun arch_initcall(s500_pinctrl_init);
1717*4882a593Smuzhiyun
s500_pinctrl_exit(void)1718*4882a593Smuzhiyun static void __exit s500_pinctrl_exit(void)
1719*4882a593Smuzhiyun {
1720*4882a593Smuzhiyun platform_driver_unregister(&s500_pinctrl_driver);
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun module_exit(s500_pinctrl_exit);
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun MODULE_AUTHOR("Actions Semi Inc.");
1725*4882a593Smuzhiyun MODULE_AUTHOR("Cristian Ciocaltea <cristian.ciocaltea@gmail.com>");
1726*4882a593Smuzhiyun MODULE_DESCRIPTION("Actions Semi S500 SoC Pinctrl Driver");
1727*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1728