1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * OWL SoC's Pinctrl driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014 Actions Semi Inc.
6*4882a593Smuzhiyun * Author: David Liu <liuwei@actions-semi.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (c) 2018 Linaro Ltd.
9*4882a593Smuzhiyun * Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/gpio/driver.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/irq.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
23*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
24*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/spinlock.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "../core.h"
29*4882a593Smuzhiyun #include "../pinctrl-utils.h"
30*4882a593Smuzhiyun #include "pinctrl-owl.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /**
33*4882a593Smuzhiyun * struct owl_pinctrl - pinctrl state of the device
34*4882a593Smuzhiyun * @dev: device handle
35*4882a593Smuzhiyun * @pctrldev: pinctrl handle
36*4882a593Smuzhiyun * @chip: gpio chip
37*4882a593Smuzhiyun * @lock: spinlock to protect registers
38*4882a593Smuzhiyun * @clk: clock control
39*4882a593Smuzhiyun * @soc: reference to soc_data
40*4882a593Smuzhiyun * @base: pinctrl register base address
41*4882a593Smuzhiyun * @irq_chip: IRQ chip information
42*4882a593Smuzhiyun * @num_irq: number of possible interrupts
43*4882a593Smuzhiyun * @irq: interrupt numbers
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun struct owl_pinctrl {
46*4882a593Smuzhiyun struct device *dev;
47*4882a593Smuzhiyun struct pinctrl_dev *pctrldev;
48*4882a593Smuzhiyun struct gpio_chip chip;
49*4882a593Smuzhiyun raw_spinlock_t lock;
50*4882a593Smuzhiyun struct clk *clk;
51*4882a593Smuzhiyun const struct owl_pinctrl_soc_data *soc;
52*4882a593Smuzhiyun void __iomem *base;
53*4882a593Smuzhiyun struct irq_chip irq_chip;
54*4882a593Smuzhiyun unsigned int num_irq;
55*4882a593Smuzhiyun unsigned int *irq;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
owl_update_bits(void __iomem * base,u32 mask,u32 val)58*4882a593Smuzhiyun static void owl_update_bits(void __iomem *base, u32 mask, u32 val)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun u32 reg_val;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun reg_val = readl_relaxed(base);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun reg_val = (reg_val & ~mask) | (val & mask);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun writel_relaxed(reg_val, base);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
owl_read_field(struct owl_pinctrl * pctrl,u32 reg,u32 bit,u32 width)69*4882a593Smuzhiyun static u32 owl_read_field(struct owl_pinctrl *pctrl, u32 reg,
70*4882a593Smuzhiyun u32 bit, u32 width)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun u32 tmp, mask;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun tmp = readl_relaxed(pctrl->base + reg);
75*4882a593Smuzhiyun mask = (1 << width) - 1;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun return (tmp >> bit) & mask;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
owl_write_field(struct owl_pinctrl * pctrl,u32 reg,u32 arg,u32 bit,u32 width)80*4882a593Smuzhiyun static void owl_write_field(struct owl_pinctrl *pctrl, u32 reg, u32 arg,
81*4882a593Smuzhiyun u32 bit, u32 width)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun u32 mask;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun mask = (1 << width) - 1;
86*4882a593Smuzhiyun mask = mask << bit;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun owl_update_bits(pctrl->base + reg, mask, (arg << bit));
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
owl_get_groups_count(struct pinctrl_dev * pctrldev)91*4882a593Smuzhiyun static int owl_get_groups_count(struct pinctrl_dev *pctrldev)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return pctrl->soc->ngroups;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
owl_get_group_name(struct pinctrl_dev * pctrldev,unsigned int group)98*4882a593Smuzhiyun static const char *owl_get_group_name(struct pinctrl_dev *pctrldev,
99*4882a593Smuzhiyun unsigned int group)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun return pctrl->soc->groups[group].name;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
owl_get_group_pins(struct pinctrl_dev * pctrldev,unsigned int group,const unsigned int ** pins,unsigned int * num_pins)106*4882a593Smuzhiyun static int owl_get_group_pins(struct pinctrl_dev *pctrldev,
107*4882a593Smuzhiyun unsigned int group,
108*4882a593Smuzhiyun const unsigned int **pins,
109*4882a593Smuzhiyun unsigned int *num_pins)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun *pins = pctrl->soc->groups[group].pads;
114*4882a593Smuzhiyun *num_pins = pctrl->soc->groups[group].npads;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
owl_pin_dbg_show(struct pinctrl_dev * pctrldev,struct seq_file * s,unsigned int offset)119*4882a593Smuzhiyun static void owl_pin_dbg_show(struct pinctrl_dev *pctrldev,
120*4882a593Smuzhiyun struct seq_file *s,
121*4882a593Smuzhiyun unsigned int offset)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun seq_printf(s, "%s", dev_name(pctrl->dev));
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static const struct pinctrl_ops owl_pinctrl_ops = {
129*4882a593Smuzhiyun .get_groups_count = owl_get_groups_count,
130*4882a593Smuzhiyun .get_group_name = owl_get_group_name,
131*4882a593Smuzhiyun .get_group_pins = owl_get_group_pins,
132*4882a593Smuzhiyun .pin_dbg_show = owl_pin_dbg_show,
133*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_all,
134*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
owl_get_funcs_count(struct pinctrl_dev * pctrldev)137*4882a593Smuzhiyun static int owl_get_funcs_count(struct pinctrl_dev *pctrldev)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return pctrl->soc->nfunctions;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
owl_get_func_name(struct pinctrl_dev * pctrldev,unsigned int function)144*4882a593Smuzhiyun static const char *owl_get_func_name(struct pinctrl_dev *pctrldev,
145*4882a593Smuzhiyun unsigned int function)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return pctrl->soc->functions[function].name;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
owl_get_func_groups(struct pinctrl_dev * pctrldev,unsigned int function,const char * const ** groups,unsigned int * const num_groups)152*4882a593Smuzhiyun static int owl_get_func_groups(struct pinctrl_dev *pctrldev,
153*4882a593Smuzhiyun unsigned int function,
154*4882a593Smuzhiyun const char * const **groups,
155*4882a593Smuzhiyun unsigned int * const num_groups)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun *groups = pctrl->soc->functions[function].groups;
160*4882a593Smuzhiyun *num_groups = pctrl->soc->functions[function].ngroups;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
get_group_mfp_mask_val(const struct owl_pingroup * g,int function,u32 * mask,u32 * val)165*4882a593Smuzhiyun static inline int get_group_mfp_mask_val(const struct owl_pingroup *g,
166*4882a593Smuzhiyun int function,
167*4882a593Smuzhiyun u32 *mask,
168*4882a593Smuzhiyun u32 *val)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun int id;
171*4882a593Smuzhiyun u32 option_num;
172*4882a593Smuzhiyun u32 option_mask;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun for (id = 0; id < g->nfuncs; id++) {
175*4882a593Smuzhiyun if (g->funcs[id] == function)
176*4882a593Smuzhiyun break;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun if (WARN_ON(id == g->nfuncs))
179*4882a593Smuzhiyun return -EINVAL;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun option_num = (1 << g->mfpctl_width);
182*4882a593Smuzhiyun if (id > option_num)
183*4882a593Smuzhiyun id -= option_num;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun option_mask = option_num - 1;
186*4882a593Smuzhiyun *mask = (option_mask << g->mfpctl_shift);
187*4882a593Smuzhiyun *val = (id << g->mfpctl_shift);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
owl_set_mux(struct pinctrl_dev * pctrldev,unsigned int function,unsigned int group)192*4882a593Smuzhiyun static int owl_set_mux(struct pinctrl_dev *pctrldev,
193*4882a593Smuzhiyun unsigned int function,
194*4882a593Smuzhiyun unsigned int group)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
197*4882a593Smuzhiyun const struct owl_pingroup *g;
198*4882a593Smuzhiyun unsigned long flags;
199*4882a593Smuzhiyun u32 val, mask;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun g = &pctrl->soc->groups[group];
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (get_group_mfp_mask_val(g, function, &mask, &val))
204*4882a593Smuzhiyun return -EINVAL;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun raw_spin_lock_irqsave(&pctrl->lock, flags);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun owl_update_bits(pctrl->base + g->mfpctl_reg, mask, val);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pctrl->lock, flags);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static const struct pinmux_ops owl_pinmux_ops = {
216*4882a593Smuzhiyun .get_functions_count = owl_get_funcs_count,
217*4882a593Smuzhiyun .get_function_name = owl_get_func_name,
218*4882a593Smuzhiyun .get_function_groups = owl_get_func_groups,
219*4882a593Smuzhiyun .set_mux = owl_set_mux,
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun
owl_pad_pinconf_reg(const struct owl_padinfo * info,unsigned int param,u32 * reg,u32 * bit,u32 * width)222*4882a593Smuzhiyun static int owl_pad_pinconf_reg(const struct owl_padinfo *info,
223*4882a593Smuzhiyun unsigned int param,
224*4882a593Smuzhiyun u32 *reg,
225*4882a593Smuzhiyun u32 *bit,
226*4882a593Smuzhiyun u32 *width)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun switch (param) {
229*4882a593Smuzhiyun case PIN_CONFIG_BIAS_BUS_HOLD:
230*4882a593Smuzhiyun case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
231*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
232*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
233*4882a593Smuzhiyun if (!info->pullctl)
234*4882a593Smuzhiyun return -EINVAL;
235*4882a593Smuzhiyun *reg = info->pullctl->reg;
236*4882a593Smuzhiyun *bit = info->pullctl->shift;
237*4882a593Smuzhiyun *width = info->pullctl->width;
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
240*4882a593Smuzhiyun if (!info->st)
241*4882a593Smuzhiyun return -EINVAL;
242*4882a593Smuzhiyun *reg = info->st->reg;
243*4882a593Smuzhiyun *bit = info->st->shift;
244*4882a593Smuzhiyun *width = info->st->width;
245*4882a593Smuzhiyun break;
246*4882a593Smuzhiyun default:
247*4882a593Smuzhiyun return -ENOTSUPP;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
owl_pin_config_get(struct pinctrl_dev * pctrldev,unsigned int pin,unsigned long * config)253*4882a593Smuzhiyun static int owl_pin_config_get(struct pinctrl_dev *pctrldev,
254*4882a593Smuzhiyun unsigned int pin,
255*4882a593Smuzhiyun unsigned long *config)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun int ret = 0;
258*4882a593Smuzhiyun struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
259*4882a593Smuzhiyun const struct owl_padinfo *info;
260*4882a593Smuzhiyun unsigned int param = pinconf_to_config_param(*config);
261*4882a593Smuzhiyun u32 reg, bit, width, arg;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun info = &pctrl->soc->padinfo[pin];
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun ret = owl_pad_pinconf_reg(info, param, ®, &bit, &width);
266*4882a593Smuzhiyun if (ret)
267*4882a593Smuzhiyun return ret;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun arg = owl_read_field(pctrl, reg, bit, width);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (!pctrl->soc->padctl_val2arg)
272*4882a593Smuzhiyun return -ENOTSUPP;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun ret = pctrl->soc->padctl_val2arg(info, param, &arg);
275*4882a593Smuzhiyun if (ret)
276*4882a593Smuzhiyun return ret;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, arg);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun return ret;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
owl_pin_config_set(struct pinctrl_dev * pctrldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)283*4882a593Smuzhiyun static int owl_pin_config_set(struct pinctrl_dev *pctrldev,
284*4882a593Smuzhiyun unsigned int pin,
285*4882a593Smuzhiyun unsigned long *configs,
286*4882a593Smuzhiyun unsigned int num_configs)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
289*4882a593Smuzhiyun const struct owl_padinfo *info;
290*4882a593Smuzhiyun unsigned long flags;
291*4882a593Smuzhiyun unsigned int param;
292*4882a593Smuzhiyun u32 reg, bit, width, arg;
293*4882a593Smuzhiyun int ret = 0, i;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun info = &pctrl->soc->padinfo[pin];
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
298*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
299*4882a593Smuzhiyun arg = pinconf_to_config_argument(configs[i]);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun ret = owl_pad_pinconf_reg(info, param, ®, &bit, &width);
302*4882a593Smuzhiyun if (ret)
303*4882a593Smuzhiyun return ret;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (!pctrl->soc->padctl_arg2val)
306*4882a593Smuzhiyun return -ENOTSUPP;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun ret = pctrl->soc->padctl_arg2val(info, param, &arg);
309*4882a593Smuzhiyun if (ret)
310*4882a593Smuzhiyun return ret;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun raw_spin_lock_irqsave(&pctrl->lock, flags);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun owl_write_field(pctrl, reg, arg, bit, width);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pctrl->lock, flags);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return ret;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
owl_group_pinconf_reg(const struct owl_pingroup * g,unsigned int param,u32 * reg,u32 * bit,u32 * width)322*4882a593Smuzhiyun static int owl_group_pinconf_reg(const struct owl_pingroup *g,
323*4882a593Smuzhiyun unsigned int param,
324*4882a593Smuzhiyun u32 *reg,
325*4882a593Smuzhiyun u32 *bit,
326*4882a593Smuzhiyun u32 *width)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun switch (param) {
329*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
330*4882a593Smuzhiyun if (g->drv_reg < 0)
331*4882a593Smuzhiyun return -EINVAL;
332*4882a593Smuzhiyun *reg = g->drv_reg;
333*4882a593Smuzhiyun *bit = g->drv_shift;
334*4882a593Smuzhiyun *width = g->drv_width;
335*4882a593Smuzhiyun break;
336*4882a593Smuzhiyun case PIN_CONFIG_SLEW_RATE:
337*4882a593Smuzhiyun if (g->sr_reg < 0)
338*4882a593Smuzhiyun return -EINVAL;
339*4882a593Smuzhiyun *reg = g->sr_reg;
340*4882a593Smuzhiyun *bit = g->sr_shift;
341*4882a593Smuzhiyun *width = g->sr_width;
342*4882a593Smuzhiyun break;
343*4882a593Smuzhiyun default:
344*4882a593Smuzhiyun return -ENOTSUPP;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return 0;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
owl_group_pinconf_arg2val(const struct owl_pingroup * g,unsigned int param,u32 * arg)350*4882a593Smuzhiyun static int owl_group_pinconf_arg2val(const struct owl_pingroup *g,
351*4882a593Smuzhiyun unsigned int param,
352*4882a593Smuzhiyun u32 *arg)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun switch (param) {
355*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
356*4882a593Smuzhiyun switch (*arg) {
357*4882a593Smuzhiyun case 2:
358*4882a593Smuzhiyun *arg = OWL_PINCONF_DRV_2MA;
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun case 4:
361*4882a593Smuzhiyun *arg = OWL_PINCONF_DRV_4MA;
362*4882a593Smuzhiyun break;
363*4882a593Smuzhiyun case 8:
364*4882a593Smuzhiyun *arg = OWL_PINCONF_DRV_8MA;
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun case 12:
367*4882a593Smuzhiyun *arg = OWL_PINCONF_DRV_12MA;
368*4882a593Smuzhiyun break;
369*4882a593Smuzhiyun default:
370*4882a593Smuzhiyun return -EINVAL;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun break;
373*4882a593Smuzhiyun case PIN_CONFIG_SLEW_RATE:
374*4882a593Smuzhiyun if (*arg)
375*4882a593Smuzhiyun *arg = OWL_PINCONF_SLEW_FAST;
376*4882a593Smuzhiyun else
377*4882a593Smuzhiyun *arg = OWL_PINCONF_SLEW_SLOW;
378*4882a593Smuzhiyun break;
379*4882a593Smuzhiyun default:
380*4882a593Smuzhiyun return -ENOTSUPP;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun return 0;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
owl_group_pinconf_val2arg(const struct owl_pingroup * g,unsigned int param,u32 * arg)386*4882a593Smuzhiyun static int owl_group_pinconf_val2arg(const struct owl_pingroup *g,
387*4882a593Smuzhiyun unsigned int param,
388*4882a593Smuzhiyun u32 *arg)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun switch (param) {
391*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
392*4882a593Smuzhiyun switch (*arg) {
393*4882a593Smuzhiyun case OWL_PINCONF_DRV_2MA:
394*4882a593Smuzhiyun *arg = 2;
395*4882a593Smuzhiyun break;
396*4882a593Smuzhiyun case OWL_PINCONF_DRV_4MA:
397*4882a593Smuzhiyun *arg = 4;
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun case OWL_PINCONF_DRV_8MA:
400*4882a593Smuzhiyun *arg = 8;
401*4882a593Smuzhiyun break;
402*4882a593Smuzhiyun case OWL_PINCONF_DRV_12MA:
403*4882a593Smuzhiyun *arg = 12;
404*4882a593Smuzhiyun break;
405*4882a593Smuzhiyun default:
406*4882a593Smuzhiyun return -EINVAL;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun break;
409*4882a593Smuzhiyun case PIN_CONFIG_SLEW_RATE:
410*4882a593Smuzhiyun if (*arg)
411*4882a593Smuzhiyun *arg = 1;
412*4882a593Smuzhiyun else
413*4882a593Smuzhiyun *arg = 0;
414*4882a593Smuzhiyun break;
415*4882a593Smuzhiyun default:
416*4882a593Smuzhiyun return -ENOTSUPP;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
owl_group_config_get(struct pinctrl_dev * pctrldev,unsigned int group,unsigned long * config)422*4882a593Smuzhiyun static int owl_group_config_get(struct pinctrl_dev *pctrldev,
423*4882a593Smuzhiyun unsigned int group,
424*4882a593Smuzhiyun unsigned long *config)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun const struct owl_pingroup *g;
427*4882a593Smuzhiyun struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
428*4882a593Smuzhiyun unsigned int param = pinconf_to_config_param(*config);
429*4882a593Smuzhiyun u32 reg, bit, width, arg;
430*4882a593Smuzhiyun int ret;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun g = &pctrl->soc->groups[group];
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun ret = owl_group_pinconf_reg(g, param, ®, &bit, &width);
435*4882a593Smuzhiyun if (ret)
436*4882a593Smuzhiyun return ret;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun arg = owl_read_field(pctrl, reg, bit, width);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun ret = owl_group_pinconf_val2arg(g, param, &arg);
441*4882a593Smuzhiyun if (ret)
442*4882a593Smuzhiyun return ret;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, arg);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return ret;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
owl_group_config_set(struct pinctrl_dev * pctrldev,unsigned int group,unsigned long * configs,unsigned int num_configs)449*4882a593Smuzhiyun static int owl_group_config_set(struct pinctrl_dev *pctrldev,
450*4882a593Smuzhiyun unsigned int group,
451*4882a593Smuzhiyun unsigned long *configs,
452*4882a593Smuzhiyun unsigned int num_configs)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun const struct owl_pingroup *g;
455*4882a593Smuzhiyun struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
456*4882a593Smuzhiyun unsigned long flags;
457*4882a593Smuzhiyun unsigned int param;
458*4882a593Smuzhiyun u32 reg, bit, width, arg;
459*4882a593Smuzhiyun int ret, i;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun g = &pctrl->soc->groups[group];
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
464*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
465*4882a593Smuzhiyun arg = pinconf_to_config_argument(configs[i]);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun ret = owl_group_pinconf_reg(g, param, ®, &bit, &width);
468*4882a593Smuzhiyun if (ret)
469*4882a593Smuzhiyun return ret;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun ret = owl_group_pinconf_arg2val(g, param, &arg);
472*4882a593Smuzhiyun if (ret)
473*4882a593Smuzhiyun return ret;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* Update register */
476*4882a593Smuzhiyun raw_spin_lock_irqsave(&pctrl->lock, flags);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun owl_write_field(pctrl, reg, arg, bit, width);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pctrl->lock, flags);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun return 0;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun static const struct pinconf_ops owl_pinconf_ops = {
487*4882a593Smuzhiyun .is_generic = true,
488*4882a593Smuzhiyun .pin_config_get = owl_pin_config_get,
489*4882a593Smuzhiyun .pin_config_set = owl_pin_config_set,
490*4882a593Smuzhiyun .pin_config_group_get = owl_group_config_get,
491*4882a593Smuzhiyun .pin_config_group_set = owl_group_config_set,
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun static struct pinctrl_desc owl_pinctrl_desc = {
495*4882a593Smuzhiyun .pctlops = &owl_pinctrl_ops,
496*4882a593Smuzhiyun .pmxops = &owl_pinmux_ops,
497*4882a593Smuzhiyun .confops = &owl_pinconf_ops,
498*4882a593Smuzhiyun .owner = THIS_MODULE,
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun static const struct owl_gpio_port *
owl_gpio_get_port(struct owl_pinctrl * pctrl,unsigned int * pin)502*4882a593Smuzhiyun owl_gpio_get_port(struct owl_pinctrl *pctrl, unsigned int *pin)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun unsigned int start = 0, i;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun for (i = 0; i < pctrl->soc->nports; i++) {
507*4882a593Smuzhiyun const struct owl_gpio_port *port = &pctrl->soc->ports[i];
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (*pin >= start && *pin < start + port->pins) {
510*4882a593Smuzhiyun *pin -= start;
511*4882a593Smuzhiyun return port;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun start += port->pins;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun return NULL;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
owl_gpio_update_reg(void __iomem * base,unsigned int pin,int flag)520*4882a593Smuzhiyun static void owl_gpio_update_reg(void __iomem *base, unsigned int pin, int flag)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun u32 val;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun val = readl_relaxed(base);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun if (flag)
527*4882a593Smuzhiyun val |= BIT(pin);
528*4882a593Smuzhiyun else
529*4882a593Smuzhiyun val &= ~BIT(pin);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun writel_relaxed(val, base);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
owl_gpio_request(struct gpio_chip * chip,unsigned int offset)534*4882a593Smuzhiyun static int owl_gpio_request(struct gpio_chip *chip, unsigned int offset)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun struct owl_pinctrl *pctrl = gpiochip_get_data(chip);
537*4882a593Smuzhiyun const struct owl_gpio_port *port;
538*4882a593Smuzhiyun void __iomem *gpio_base;
539*4882a593Smuzhiyun unsigned long flags;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun port = owl_gpio_get_port(pctrl, &offset);
542*4882a593Smuzhiyun if (WARN_ON(port == NULL))
543*4882a593Smuzhiyun return -ENODEV;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun gpio_base = pctrl->base + port->offset;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /*
548*4882a593Smuzhiyun * GPIOs have higher priority over other modules, so either setting
549*4882a593Smuzhiyun * them as OUT or IN is sufficient
550*4882a593Smuzhiyun */
551*4882a593Smuzhiyun raw_spin_lock_irqsave(&pctrl->lock, flags);
552*4882a593Smuzhiyun owl_gpio_update_reg(gpio_base + port->outen, offset, true);
553*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pctrl->lock, flags);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return 0;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
owl_gpio_free(struct gpio_chip * chip,unsigned int offset)558*4882a593Smuzhiyun static void owl_gpio_free(struct gpio_chip *chip, unsigned int offset)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct owl_pinctrl *pctrl = gpiochip_get_data(chip);
561*4882a593Smuzhiyun const struct owl_gpio_port *port;
562*4882a593Smuzhiyun void __iomem *gpio_base;
563*4882a593Smuzhiyun unsigned long flags;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun port = owl_gpio_get_port(pctrl, &offset);
566*4882a593Smuzhiyun if (WARN_ON(port == NULL))
567*4882a593Smuzhiyun return;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun gpio_base = pctrl->base + port->offset;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun raw_spin_lock_irqsave(&pctrl->lock, flags);
572*4882a593Smuzhiyun /* disable gpio output */
573*4882a593Smuzhiyun owl_gpio_update_reg(gpio_base + port->outen, offset, false);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* disable gpio input */
576*4882a593Smuzhiyun owl_gpio_update_reg(gpio_base + port->inen, offset, false);
577*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pctrl->lock, flags);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
owl_gpio_get(struct gpio_chip * chip,unsigned int offset)580*4882a593Smuzhiyun static int owl_gpio_get(struct gpio_chip *chip, unsigned int offset)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun struct owl_pinctrl *pctrl = gpiochip_get_data(chip);
583*4882a593Smuzhiyun const struct owl_gpio_port *port;
584*4882a593Smuzhiyun void __iomem *gpio_base;
585*4882a593Smuzhiyun unsigned long flags;
586*4882a593Smuzhiyun u32 val;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun port = owl_gpio_get_port(pctrl, &offset);
589*4882a593Smuzhiyun if (WARN_ON(port == NULL))
590*4882a593Smuzhiyun return -ENODEV;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun gpio_base = pctrl->base + port->offset;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun raw_spin_lock_irqsave(&pctrl->lock, flags);
595*4882a593Smuzhiyun val = readl_relaxed(gpio_base + port->dat);
596*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pctrl->lock, flags);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun return !!(val & BIT(offset));
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
owl_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)601*4882a593Smuzhiyun static void owl_gpio_set(struct gpio_chip *chip, unsigned int offset, int value)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun struct owl_pinctrl *pctrl = gpiochip_get_data(chip);
604*4882a593Smuzhiyun const struct owl_gpio_port *port;
605*4882a593Smuzhiyun void __iomem *gpio_base;
606*4882a593Smuzhiyun unsigned long flags;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun port = owl_gpio_get_port(pctrl, &offset);
609*4882a593Smuzhiyun if (WARN_ON(port == NULL))
610*4882a593Smuzhiyun return;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun gpio_base = pctrl->base + port->offset;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun raw_spin_lock_irqsave(&pctrl->lock, flags);
615*4882a593Smuzhiyun owl_gpio_update_reg(gpio_base + port->dat, offset, value);
616*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pctrl->lock, flags);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
owl_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)619*4882a593Smuzhiyun static int owl_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun struct owl_pinctrl *pctrl = gpiochip_get_data(chip);
622*4882a593Smuzhiyun const struct owl_gpio_port *port;
623*4882a593Smuzhiyun void __iomem *gpio_base;
624*4882a593Smuzhiyun unsigned long flags;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun port = owl_gpio_get_port(pctrl, &offset);
627*4882a593Smuzhiyun if (WARN_ON(port == NULL))
628*4882a593Smuzhiyun return -ENODEV;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun gpio_base = pctrl->base + port->offset;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun raw_spin_lock_irqsave(&pctrl->lock, flags);
633*4882a593Smuzhiyun owl_gpio_update_reg(gpio_base + port->outen, offset, false);
634*4882a593Smuzhiyun owl_gpio_update_reg(gpio_base + port->inen, offset, true);
635*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pctrl->lock, flags);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun return 0;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
owl_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)640*4882a593Smuzhiyun static int owl_gpio_direction_output(struct gpio_chip *chip,
641*4882a593Smuzhiyun unsigned int offset, int value)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun struct owl_pinctrl *pctrl = gpiochip_get_data(chip);
644*4882a593Smuzhiyun const struct owl_gpio_port *port;
645*4882a593Smuzhiyun void __iomem *gpio_base;
646*4882a593Smuzhiyun unsigned long flags;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun port = owl_gpio_get_port(pctrl, &offset);
649*4882a593Smuzhiyun if (WARN_ON(port == NULL))
650*4882a593Smuzhiyun return -ENODEV;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun gpio_base = pctrl->base + port->offset;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun raw_spin_lock_irqsave(&pctrl->lock, flags);
655*4882a593Smuzhiyun owl_gpio_update_reg(gpio_base + port->inen, offset, false);
656*4882a593Smuzhiyun owl_gpio_update_reg(gpio_base + port->outen, offset, true);
657*4882a593Smuzhiyun owl_gpio_update_reg(gpio_base + port->dat, offset, value);
658*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pctrl->lock, flags);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
irq_set_type(struct owl_pinctrl * pctrl,int gpio,unsigned int type)663*4882a593Smuzhiyun static void irq_set_type(struct owl_pinctrl *pctrl, int gpio, unsigned int type)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun const struct owl_gpio_port *port;
666*4882a593Smuzhiyun void __iomem *gpio_base;
667*4882a593Smuzhiyun unsigned long flags;
668*4882a593Smuzhiyun unsigned int offset, value, irq_type = 0;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun switch (type) {
671*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
672*4882a593Smuzhiyun /*
673*4882a593Smuzhiyun * Since the hardware doesn't support interrupts on both edges,
674*4882a593Smuzhiyun * emulate it in the software by setting the single edge
675*4882a593Smuzhiyun * interrupt and switching to the opposite edge while ACKing
676*4882a593Smuzhiyun * the interrupt
677*4882a593Smuzhiyun */
678*4882a593Smuzhiyun if (owl_gpio_get(&pctrl->chip, gpio))
679*4882a593Smuzhiyun irq_type = OWL_GPIO_INT_EDGE_FALLING;
680*4882a593Smuzhiyun else
681*4882a593Smuzhiyun irq_type = OWL_GPIO_INT_EDGE_RISING;
682*4882a593Smuzhiyun break;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
685*4882a593Smuzhiyun irq_type = OWL_GPIO_INT_EDGE_RISING;
686*4882a593Smuzhiyun break;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
689*4882a593Smuzhiyun irq_type = OWL_GPIO_INT_EDGE_FALLING;
690*4882a593Smuzhiyun break;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
693*4882a593Smuzhiyun irq_type = OWL_GPIO_INT_LEVEL_HIGH;
694*4882a593Smuzhiyun break;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
697*4882a593Smuzhiyun irq_type = OWL_GPIO_INT_LEVEL_LOW;
698*4882a593Smuzhiyun break;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun default:
701*4882a593Smuzhiyun break;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun port = owl_gpio_get_port(pctrl, &gpio);
705*4882a593Smuzhiyun if (WARN_ON(port == NULL))
706*4882a593Smuzhiyun return;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun gpio_base = pctrl->base + port->offset;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun raw_spin_lock_irqsave(&pctrl->lock, flags);
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun offset = (gpio < 16) ? 4 : 0;
713*4882a593Smuzhiyun value = readl_relaxed(gpio_base + port->intc_type + offset);
714*4882a593Smuzhiyun value &= ~(OWL_GPIO_INT_MASK << ((gpio % 16) * 2));
715*4882a593Smuzhiyun value |= irq_type << ((gpio % 16) * 2);
716*4882a593Smuzhiyun writel_relaxed(value, gpio_base + port->intc_type + offset);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pctrl->lock, flags);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
owl_gpio_irq_mask(struct irq_data * data)721*4882a593Smuzhiyun static void owl_gpio_irq_mask(struct irq_data *data)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
724*4882a593Smuzhiyun struct owl_pinctrl *pctrl = gpiochip_get_data(gc);
725*4882a593Smuzhiyun const struct owl_gpio_port *port;
726*4882a593Smuzhiyun void __iomem *gpio_base;
727*4882a593Smuzhiyun unsigned long flags;
728*4882a593Smuzhiyun unsigned int gpio = data->hwirq;
729*4882a593Smuzhiyun u32 val;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun port = owl_gpio_get_port(pctrl, &gpio);
732*4882a593Smuzhiyun if (WARN_ON(port == NULL))
733*4882a593Smuzhiyun return;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun gpio_base = pctrl->base + port->offset;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun raw_spin_lock_irqsave(&pctrl->lock, flags);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun owl_gpio_update_reg(gpio_base + port->intc_msk, gpio, false);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* disable port interrupt if no interrupt pending bit is active */
742*4882a593Smuzhiyun val = readl_relaxed(gpio_base + port->intc_msk);
743*4882a593Smuzhiyun if (val == 0)
744*4882a593Smuzhiyun owl_gpio_update_reg(gpio_base + port->intc_ctl,
745*4882a593Smuzhiyun OWL_GPIO_CTLR_ENABLE + port->shared_ctl_offset * 5, false);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pctrl->lock, flags);
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
owl_gpio_irq_unmask(struct irq_data * data)750*4882a593Smuzhiyun static void owl_gpio_irq_unmask(struct irq_data *data)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
753*4882a593Smuzhiyun struct owl_pinctrl *pctrl = gpiochip_get_data(gc);
754*4882a593Smuzhiyun const struct owl_gpio_port *port;
755*4882a593Smuzhiyun void __iomem *gpio_base;
756*4882a593Smuzhiyun unsigned long flags;
757*4882a593Smuzhiyun unsigned int gpio = data->hwirq;
758*4882a593Smuzhiyun u32 value;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun port = owl_gpio_get_port(pctrl, &gpio);
761*4882a593Smuzhiyun if (WARN_ON(port == NULL))
762*4882a593Smuzhiyun return;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun gpio_base = pctrl->base + port->offset;
765*4882a593Smuzhiyun raw_spin_lock_irqsave(&pctrl->lock, flags);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun /* enable port interrupt */
768*4882a593Smuzhiyun value = readl_relaxed(gpio_base + port->intc_ctl);
769*4882a593Smuzhiyun value |= ((BIT(OWL_GPIO_CTLR_ENABLE) | BIT(OWL_GPIO_CTLR_SAMPLE_CLK_24M))
770*4882a593Smuzhiyun << port->shared_ctl_offset * 5);
771*4882a593Smuzhiyun writel_relaxed(value, gpio_base + port->intc_ctl);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun /* enable GPIO interrupt */
774*4882a593Smuzhiyun owl_gpio_update_reg(gpio_base + port->intc_msk, gpio, true);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pctrl->lock, flags);
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
owl_gpio_irq_ack(struct irq_data * data)779*4882a593Smuzhiyun static void owl_gpio_irq_ack(struct irq_data *data)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
782*4882a593Smuzhiyun struct owl_pinctrl *pctrl = gpiochip_get_data(gc);
783*4882a593Smuzhiyun const struct owl_gpio_port *port;
784*4882a593Smuzhiyun void __iomem *gpio_base;
785*4882a593Smuzhiyun unsigned long flags;
786*4882a593Smuzhiyun unsigned int gpio = data->hwirq;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /*
789*4882a593Smuzhiyun * Switch the interrupt edge to the opposite edge of the interrupt
790*4882a593Smuzhiyun * which got triggered for the case of emulating both edges
791*4882a593Smuzhiyun */
792*4882a593Smuzhiyun if (irqd_get_trigger_type(data) == IRQ_TYPE_EDGE_BOTH) {
793*4882a593Smuzhiyun if (owl_gpio_get(gc, gpio))
794*4882a593Smuzhiyun irq_set_type(pctrl, gpio, IRQ_TYPE_EDGE_FALLING);
795*4882a593Smuzhiyun else
796*4882a593Smuzhiyun irq_set_type(pctrl, gpio, IRQ_TYPE_EDGE_RISING);
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun port = owl_gpio_get_port(pctrl, &gpio);
800*4882a593Smuzhiyun if (WARN_ON(port == NULL))
801*4882a593Smuzhiyun return;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun gpio_base = pctrl->base + port->offset;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun raw_spin_lock_irqsave(&pctrl->lock, flags);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun owl_gpio_update_reg(gpio_base + port->intc_ctl,
808*4882a593Smuzhiyun OWL_GPIO_CTLR_PENDING + port->shared_ctl_offset * 5, true);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pctrl->lock, flags);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
owl_gpio_irq_set_type(struct irq_data * data,unsigned int type)813*4882a593Smuzhiyun static int owl_gpio_irq_set_type(struct irq_data *data, unsigned int type)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
816*4882a593Smuzhiyun struct owl_pinctrl *pctrl = gpiochip_get_data(gc);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
819*4882a593Smuzhiyun irq_set_handler_locked(data, handle_level_irq);
820*4882a593Smuzhiyun else
821*4882a593Smuzhiyun irq_set_handler_locked(data, handle_edge_irq);
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun irq_set_type(pctrl, data->hwirq, type);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun return 0;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
owl_gpio_irq_handler(struct irq_desc * desc)828*4882a593Smuzhiyun static void owl_gpio_irq_handler(struct irq_desc *desc)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun struct owl_pinctrl *pctrl = irq_desc_get_handler_data(desc);
831*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
832*4882a593Smuzhiyun struct irq_domain *domain = pctrl->chip.irq.domain;
833*4882a593Smuzhiyun unsigned int parent = irq_desc_get_irq(desc);
834*4882a593Smuzhiyun const struct owl_gpio_port *port;
835*4882a593Smuzhiyun void __iomem *base;
836*4882a593Smuzhiyun unsigned int pin, irq, offset = 0, i;
837*4882a593Smuzhiyun unsigned long pending_irq;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun chained_irq_enter(chip, desc);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun for (i = 0; i < pctrl->soc->nports; i++) {
842*4882a593Smuzhiyun port = &pctrl->soc->ports[i];
843*4882a593Smuzhiyun base = pctrl->base + port->offset;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /* skip ports that are not associated with this irq */
846*4882a593Smuzhiyun if (parent != pctrl->irq[i])
847*4882a593Smuzhiyun goto skip;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun pending_irq = readl_relaxed(base + port->intc_pd);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun for_each_set_bit(pin, &pending_irq, port->pins) {
852*4882a593Smuzhiyun irq = irq_find_mapping(domain, offset + pin);
853*4882a593Smuzhiyun generic_handle_irq(irq);
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* clear pending interrupt */
856*4882a593Smuzhiyun owl_gpio_update_reg(base + port->intc_pd, pin, true);
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun skip:
860*4882a593Smuzhiyun offset += port->pins;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun chained_irq_exit(chip, desc);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
owl_gpio_init(struct owl_pinctrl * pctrl)866*4882a593Smuzhiyun static int owl_gpio_init(struct owl_pinctrl *pctrl)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun struct gpio_chip *chip;
869*4882a593Smuzhiyun struct gpio_irq_chip *gpio_irq;
870*4882a593Smuzhiyun int ret, i, j, offset;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun chip = &pctrl->chip;
873*4882a593Smuzhiyun chip->base = -1;
874*4882a593Smuzhiyun chip->ngpio = pctrl->soc->ngpios;
875*4882a593Smuzhiyun chip->label = dev_name(pctrl->dev);
876*4882a593Smuzhiyun chip->parent = pctrl->dev;
877*4882a593Smuzhiyun chip->owner = THIS_MODULE;
878*4882a593Smuzhiyun chip->of_node = pctrl->dev->of_node;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun pctrl->irq_chip.name = chip->of_node->name;
881*4882a593Smuzhiyun pctrl->irq_chip.irq_ack = owl_gpio_irq_ack;
882*4882a593Smuzhiyun pctrl->irq_chip.irq_mask = owl_gpio_irq_mask;
883*4882a593Smuzhiyun pctrl->irq_chip.irq_unmask = owl_gpio_irq_unmask;
884*4882a593Smuzhiyun pctrl->irq_chip.irq_set_type = owl_gpio_irq_set_type;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun gpio_irq = &chip->irq;
887*4882a593Smuzhiyun gpio_irq->chip = &pctrl->irq_chip;
888*4882a593Smuzhiyun gpio_irq->handler = handle_simple_irq;
889*4882a593Smuzhiyun gpio_irq->default_type = IRQ_TYPE_NONE;
890*4882a593Smuzhiyun gpio_irq->parent_handler = owl_gpio_irq_handler;
891*4882a593Smuzhiyun gpio_irq->parent_handler_data = pctrl;
892*4882a593Smuzhiyun gpio_irq->num_parents = pctrl->num_irq;
893*4882a593Smuzhiyun gpio_irq->parents = pctrl->irq;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun gpio_irq->map = devm_kcalloc(pctrl->dev, chip->ngpio,
896*4882a593Smuzhiyun sizeof(*gpio_irq->map), GFP_KERNEL);
897*4882a593Smuzhiyun if (!gpio_irq->map)
898*4882a593Smuzhiyun return -ENOMEM;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun for (i = 0, offset = 0; i < pctrl->soc->nports; i++) {
901*4882a593Smuzhiyun const struct owl_gpio_port *port = &pctrl->soc->ports[i];
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun for (j = 0; j < port->pins; j++)
904*4882a593Smuzhiyun gpio_irq->map[offset + j] = gpio_irq->parents[i];
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun offset += port->pins;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun ret = gpiochip_add_data(&pctrl->chip, pctrl);
910*4882a593Smuzhiyun if (ret) {
911*4882a593Smuzhiyun dev_err(pctrl->dev, "failed to register gpiochip\n");
912*4882a593Smuzhiyun return ret;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun return 0;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
owl_pinctrl_probe(struct platform_device * pdev,struct owl_pinctrl_soc_data * soc_data)918*4882a593Smuzhiyun int owl_pinctrl_probe(struct platform_device *pdev,
919*4882a593Smuzhiyun struct owl_pinctrl_soc_data *soc_data)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun struct owl_pinctrl *pctrl;
922*4882a593Smuzhiyun int ret, i;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
925*4882a593Smuzhiyun if (!pctrl)
926*4882a593Smuzhiyun return -ENOMEM;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun pctrl->base = devm_platform_ioremap_resource(pdev, 0);
929*4882a593Smuzhiyun if (IS_ERR(pctrl->base))
930*4882a593Smuzhiyun return PTR_ERR(pctrl->base);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /* enable GPIO/MFP clock */
933*4882a593Smuzhiyun pctrl->clk = devm_clk_get(&pdev->dev, NULL);
934*4882a593Smuzhiyun if (IS_ERR(pctrl->clk)) {
935*4882a593Smuzhiyun dev_err(&pdev->dev, "no clock defined\n");
936*4882a593Smuzhiyun return PTR_ERR(pctrl->clk);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun ret = clk_prepare_enable(pctrl->clk);
940*4882a593Smuzhiyun if (ret) {
941*4882a593Smuzhiyun dev_err(&pdev->dev, "clk enable failed\n");
942*4882a593Smuzhiyun return ret;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun raw_spin_lock_init(&pctrl->lock);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun owl_pinctrl_desc.name = dev_name(&pdev->dev);
948*4882a593Smuzhiyun owl_pinctrl_desc.pins = soc_data->pins;
949*4882a593Smuzhiyun owl_pinctrl_desc.npins = soc_data->npins;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun pctrl->chip.direction_input = owl_gpio_direction_input;
952*4882a593Smuzhiyun pctrl->chip.direction_output = owl_gpio_direction_output;
953*4882a593Smuzhiyun pctrl->chip.get = owl_gpio_get;
954*4882a593Smuzhiyun pctrl->chip.set = owl_gpio_set;
955*4882a593Smuzhiyun pctrl->chip.request = owl_gpio_request;
956*4882a593Smuzhiyun pctrl->chip.free = owl_gpio_free;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun pctrl->soc = soc_data;
959*4882a593Smuzhiyun pctrl->dev = &pdev->dev;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun pctrl->pctrldev = devm_pinctrl_register(&pdev->dev,
962*4882a593Smuzhiyun &owl_pinctrl_desc, pctrl);
963*4882a593Smuzhiyun if (IS_ERR(pctrl->pctrldev)) {
964*4882a593Smuzhiyun dev_err(&pdev->dev, "could not register Actions OWL pinmux driver\n");
965*4882a593Smuzhiyun ret = PTR_ERR(pctrl->pctrldev);
966*4882a593Smuzhiyun goto err_exit;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun ret = platform_irq_count(pdev);
970*4882a593Smuzhiyun if (ret < 0)
971*4882a593Smuzhiyun goto err_exit;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun pctrl->num_irq = ret;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun pctrl->irq = devm_kcalloc(&pdev->dev, pctrl->num_irq,
976*4882a593Smuzhiyun sizeof(*pctrl->irq), GFP_KERNEL);
977*4882a593Smuzhiyun if (!pctrl->irq) {
978*4882a593Smuzhiyun ret = -ENOMEM;
979*4882a593Smuzhiyun goto err_exit;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun for (i = 0; i < pctrl->num_irq ; i++) {
983*4882a593Smuzhiyun ret = platform_get_irq(pdev, i);
984*4882a593Smuzhiyun if (ret < 0)
985*4882a593Smuzhiyun goto err_exit;
986*4882a593Smuzhiyun pctrl->irq[i] = ret;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun ret = owl_gpio_init(pctrl);
990*4882a593Smuzhiyun if (ret)
991*4882a593Smuzhiyun goto err_exit;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun platform_set_drvdata(pdev, pctrl);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun return 0;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun err_exit:
998*4882a593Smuzhiyun clk_disable_unprepare(pctrl->clk);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun return ret;
1001*4882a593Smuzhiyun }
1002