1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * twl4030_usb - TWL4030 USB transceiver, talking to OMAP OTG controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2004-2007 Texas Instruments
6*4882a593Smuzhiyun * Copyright (C) 2008 Nokia Corporation
7*4882a593Smuzhiyun * Contact: Felipe Balbi <felipe.balbi@nokia.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Current status:
10*4882a593Smuzhiyun * - HS USB ULPI mode works.
11*4882a593Smuzhiyun * - 3-pin mode support may be added in future.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/workqueue.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/usb/otg.h>
22*4882a593Smuzhiyun #include <linux/phy/phy.h>
23*4882a593Smuzhiyun #include <linux/pm_runtime.h>
24*4882a593Smuzhiyun #include <linux/usb/musb.h>
25*4882a593Smuzhiyun #include <linux/usb/ulpi.h>
26*4882a593Smuzhiyun #include <linux/mfd/twl.h>
27*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
28*4882a593Smuzhiyun #include <linux/err.h>
29*4882a593Smuzhiyun #include <linux/slab.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Register defines */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define MCPC_CTRL 0x30
34*4882a593Smuzhiyun #define MCPC_CTRL_RTSOL (1 << 7)
35*4882a593Smuzhiyun #define MCPC_CTRL_EXTSWR (1 << 6)
36*4882a593Smuzhiyun #define MCPC_CTRL_EXTSWC (1 << 5)
37*4882a593Smuzhiyun #define MCPC_CTRL_VOICESW (1 << 4)
38*4882a593Smuzhiyun #define MCPC_CTRL_OUT64K (1 << 3)
39*4882a593Smuzhiyun #define MCPC_CTRL_RTSCTSSW (1 << 2)
40*4882a593Smuzhiyun #define MCPC_CTRL_HS_UART (1 << 0)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define MCPC_IO_CTRL 0x33
43*4882a593Smuzhiyun #define MCPC_IO_CTRL_MICBIASEN (1 << 5)
44*4882a593Smuzhiyun #define MCPC_IO_CTRL_CTS_NPU (1 << 4)
45*4882a593Smuzhiyun #define MCPC_IO_CTRL_RXD_PU (1 << 3)
46*4882a593Smuzhiyun #define MCPC_IO_CTRL_TXDTYP (1 << 2)
47*4882a593Smuzhiyun #define MCPC_IO_CTRL_CTSTYP (1 << 1)
48*4882a593Smuzhiyun #define MCPC_IO_CTRL_RTSTYP (1 << 0)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define MCPC_CTRL2 0x36
51*4882a593Smuzhiyun #define MCPC_CTRL2_MCPC_CK_EN (1 << 0)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define OTHER_FUNC_CTRL 0x80
54*4882a593Smuzhiyun #define OTHER_FUNC_CTRL_BDIS_ACON_EN (1 << 4)
55*4882a593Smuzhiyun #define OTHER_FUNC_CTRL_FIVEWIRE_MODE (1 << 2)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define OTHER_IFC_CTRL 0x83
58*4882a593Smuzhiyun #define OTHER_IFC_CTRL_OE_INT_EN (1 << 6)
59*4882a593Smuzhiyun #define OTHER_IFC_CTRL_CEA2011_MODE (1 << 5)
60*4882a593Smuzhiyun #define OTHER_IFC_CTRL_FSLSSERIALMODE_4PIN (1 << 4)
61*4882a593Smuzhiyun #define OTHER_IFC_CTRL_HIZ_ULPI_60MHZ_OUT (1 << 3)
62*4882a593Smuzhiyun #define OTHER_IFC_CTRL_HIZ_ULPI (1 << 2)
63*4882a593Smuzhiyun #define OTHER_IFC_CTRL_ALT_INT_REROUTE (1 << 0)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define OTHER_INT_EN_RISE 0x86
66*4882a593Smuzhiyun #define OTHER_INT_EN_FALL 0x89
67*4882a593Smuzhiyun #define OTHER_INT_STS 0x8C
68*4882a593Smuzhiyun #define OTHER_INT_LATCH 0x8D
69*4882a593Smuzhiyun #define OTHER_INT_VB_SESS_VLD (1 << 7)
70*4882a593Smuzhiyun #define OTHER_INT_DM_HI (1 << 6) /* not valid for "latch" reg */
71*4882a593Smuzhiyun #define OTHER_INT_DP_HI (1 << 5) /* not valid for "latch" reg */
72*4882a593Smuzhiyun #define OTHER_INT_BDIS_ACON (1 << 3) /* not valid for "fall" regs */
73*4882a593Smuzhiyun #define OTHER_INT_MANU (1 << 1)
74*4882a593Smuzhiyun #define OTHER_INT_ABNORMAL_STRESS (1 << 0)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define ID_STATUS 0x96
77*4882a593Smuzhiyun #define ID_RES_FLOAT (1 << 4)
78*4882a593Smuzhiyun #define ID_RES_440K (1 << 3)
79*4882a593Smuzhiyun #define ID_RES_200K (1 << 2)
80*4882a593Smuzhiyun #define ID_RES_102K (1 << 1)
81*4882a593Smuzhiyun #define ID_RES_GND (1 << 0)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define POWER_CTRL 0xAC
84*4882a593Smuzhiyun #define POWER_CTRL_OTG_ENAB (1 << 5)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define OTHER_IFC_CTRL2 0xAF
87*4882a593Smuzhiyun #define OTHER_IFC_CTRL2_ULPI_STP_LOW (1 << 4)
88*4882a593Smuzhiyun #define OTHER_IFC_CTRL2_ULPI_TXEN_POL (1 << 3)
89*4882a593Smuzhiyun #define OTHER_IFC_CTRL2_ULPI_4PIN_2430 (1 << 2)
90*4882a593Smuzhiyun #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_MASK (3 << 0) /* bits 0 and 1 */
91*4882a593Smuzhiyun #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT1N (0 << 0)
92*4882a593Smuzhiyun #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT2N (1 << 0)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define REG_CTRL_EN 0xB2
95*4882a593Smuzhiyun #define REG_CTRL_ERROR 0xB5
96*4882a593Smuzhiyun #define ULPI_I2C_CONFLICT_INTEN (1 << 0)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define OTHER_FUNC_CTRL2 0xB8
99*4882a593Smuzhiyun #define OTHER_FUNC_CTRL2_VBAT_TIMER_EN (1 << 0)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* following registers do not have separate _clr and _set registers */
102*4882a593Smuzhiyun #define VBUS_DEBOUNCE 0xC0
103*4882a593Smuzhiyun #define ID_DEBOUNCE 0xC1
104*4882a593Smuzhiyun #define VBAT_TIMER 0xD3
105*4882a593Smuzhiyun #define PHY_PWR_CTRL 0xFD
106*4882a593Smuzhiyun #define PHY_PWR_PHYPWD (1 << 0)
107*4882a593Smuzhiyun #define PHY_CLK_CTRL 0xFE
108*4882a593Smuzhiyun #define PHY_CLK_CTRL_CLOCKGATING_EN (1 << 2)
109*4882a593Smuzhiyun #define PHY_CLK_CTRL_CLK32K_EN (1 << 1)
110*4882a593Smuzhiyun #define REQ_PHY_DPLL_CLK (1 << 0)
111*4882a593Smuzhiyun #define PHY_CLK_CTRL_STS 0xFF
112*4882a593Smuzhiyun #define PHY_DPLL_CLK (1 << 0)
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* In module TWL_MODULE_PM_MASTER */
115*4882a593Smuzhiyun #define STS_HW_CONDITIONS 0x0F
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* In module TWL_MODULE_PM_RECEIVER */
118*4882a593Smuzhiyun #define VUSB_DEDICATED1 0x7D
119*4882a593Smuzhiyun #define VUSB_DEDICATED2 0x7E
120*4882a593Smuzhiyun #define VUSB1V5_DEV_GRP 0x71
121*4882a593Smuzhiyun #define VUSB1V5_TYPE 0x72
122*4882a593Smuzhiyun #define VUSB1V5_REMAP 0x73
123*4882a593Smuzhiyun #define VUSB1V8_DEV_GRP 0x74
124*4882a593Smuzhiyun #define VUSB1V8_TYPE 0x75
125*4882a593Smuzhiyun #define VUSB1V8_REMAP 0x76
126*4882a593Smuzhiyun #define VUSB3V1_DEV_GRP 0x77
127*4882a593Smuzhiyun #define VUSB3V1_TYPE 0x78
128*4882a593Smuzhiyun #define VUSB3V1_REMAP 0x79
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* In module TWL4030_MODULE_INTBR */
131*4882a593Smuzhiyun #define PMBR1 0x0D
132*4882a593Smuzhiyun #define GPIO_USB_4PIN_ULPI_2430C (3 << 0)
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static irqreturn_t twl4030_usb_irq(int irq, void *_twl);
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun * If VBUS is valid or ID is ground, then we know a
137*4882a593Smuzhiyun * cable is present and we need to be runtime-enabled
138*4882a593Smuzhiyun */
cable_present(enum musb_vbus_id_status stat)139*4882a593Smuzhiyun static inline bool cable_present(enum musb_vbus_id_status stat)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun return stat == MUSB_VBUS_VALID ||
142*4882a593Smuzhiyun stat == MUSB_ID_GROUND;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun struct twl4030_usb {
146*4882a593Smuzhiyun struct usb_phy phy;
147*4882a593Smuzhiyun struct device *dev;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* TWL4030 internal USB regulator supplies */
150*4882a593Smuzhiyun struct regulator *usb1v5;
151*4882a593Smuzhiyun struct regulator *usb1v8;
152*4882a593Smuzhiyun struct regulator *usb3v1;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* for vbus reporting with irqs disabled */
155*4882a593Smuzhiyun struct mutex lock;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* pin configuration */
158*4882a593Smuzhiyun enum twl4030_usb_mode usb_mode;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun int irq;
161*4882a593Smuzhiyun enum musb_vbus_id_status linkstat;
162*4882a593Smuzhiyun atomic_t connected;
163*4882a593Smuzhiyun bool vbus_supplied;
164*4882a593Smuzhiyun bool musb_mailbox_pending;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun struct delayed_work id_workaround_work;
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* internal define on top of container_of */
170*4882a593Smuzhiyun #define phy_to_twl(x) container_of((x), struct twl4030_usb, phy)
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
173*4882a593Smuzhiyun
twl4030_i2c_write_u8_verify(struct twl4030_usb * twl,u8 module,u8 data,u8 address)174*4882a593Smuzhiyun static int twl4030_i2c_write_u8_verify(struct twl4030_usb *twl,
175*4882a593Smuzhiyun u8 module, u8 data, u8 address)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun u8 check = 0xFF;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if ((twl_i2c_write_u8(module, data, address) >= 0) &&
180*4882a593Smuzhiyun (twl_i2c_read_u8(module, &check, address) >= 0) &&
181*4882a593Smuzhiyun (check == data))
182*4882a593Smuzhiyun return 0;
183*4882a593Smuzhiyun dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
184*4882a593Smuzhiyun 1, module, address, check, data);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Failed once: Try again */
187*4882a593Smuzhiyun if ((twl_i2c_write_u8(module, data, address) >= 0) &&
188*4882a593Smuzhiyun (twl_i2c_read_u8(module, &check, address) >= 0) &&
189*4882a593Smuzhiyun (check == data))
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
192*4882a593Smuzhiyun 2, module, address, check, data);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Failed again: Return error */
195*4882a593Smuzhiyun return -EBUSY;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun #define twl4030_usb_write_verify(twl, address, data) \
199*4882a593Smuzhiyun twl4030_i2c_write_u8_verify(twl, TWL_MODULE_USB, (data), (address))
200*4882a593Smuzhiyun
twl4030_usb_write(struct twl4030_usb * twl,u8 address,u8 data)201*4882a593Smuzhiyun static inline int twl4030_usb_write(struct twl4030_usb *twl,
202*4882a593Smuzhiyun u8 address, u8 data)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun int ret = 0;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun ret = twl_i2c_write_u8(TWL_MODULE_USB, data, address);
207*4882a593Smuzhiyun if (ret < 0)
208*4882a593Smuzhiyun dev_dbg(twl->dev,
209*4882a593Smuzhiyun "TWL4030:USB:Write[0x%x] Error %d\n", address, ret);
210*4882a593Smuzhiyun return ret;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
twl4030_readb(struct twl4030_usb * twl,u8 module,u8 address)213*4882a593Smuzhiyun static inline int twl4030_readb(struct twl4030_usb *twl, u8 module, u8 address)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun u8 data;
216*4882a593Smuzhiyun int ret = 0;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun ret = twl_i2c_read_u8(module, &data, address);
219*4882a593Smuzhiyun if (ret >= 0)
220*4882a593Smuzhiyun ret = data;
221*4882a593Smuzhiyun else
222*4882a593Smuzhiyun dev_dbg(twl->dev,
223*4882a593Smuzhiyun "TWL4030:readb[0x%x,0x%x] Error %d\n",
224*4882a593Smuzhiyun module, address, ret);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return ret;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
twl4030_usb_read(struct twl4030_usb * twl,u8 address)229*4882a593Smuzhiyun static inline int twl4030_usb_read(struct twl4030_usb *twl, u8 address)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun return twl4030_readb(twl, TWL_MODULE_USB, address);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static inline int
twl4030_usb_set_bits(struct twl4030_usb * twl,u8 reg,u8 bits)237*4882a593Smuzhiyun twl4030_usb_set_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun return twl4030_usb_write(twl, ULPI_SET(reg), bits);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static inline int
twl4030_usb_clear_bits(struct twl4030_usb * twl,u8 reg,u8 bits)243*4882a593Smuzhiyun twl4030_usb_clear_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun return twl4030_usb_write(twl, ULPI_CLR(reg), bits);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
249*4882a593Smuzhiyun
twl4030_is_driving_vbus(struct twl4030_usb * twl)250*4882a593Smuzhiyun static bool twl4030_is_driving_vbus(struct twl4030_usb *twl)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun int ret;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun ret = twl4030_usb_read(twl, PHY_CLK_CTRL_STS);
255*4882a593Smuzhiyun if (ret < 0 || !(ret & PHY_DPLL_CLK))
256*4882a593Smuzhiyun /*
257*4882a593Smuzhiyun * if clocks are off, registers are not updated,
258*4882a593Smuzhiyun * but we can assume we don't drive VBUS in this case
259*4882a593Smuzhiyun */
260*4882a593Smuzhiyun return false;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun ret = twl4030_usb_read(twl, ULPI_OTG_CTRL);
263*4882a593Smuzhiyun if (ret < 0)
264*4882a593Smuzhiyun return false;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return (ret & (ULPI_OTG_DRVVBUS | ULPI_OTG_CHRGVBUS)) ? true : false;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun static enum musb_vbus_id_status
twl4030_usb_linkstat(struct twl4030_usb * twl)270*4882a593Smuzhiyun twl4030_usb_linkstat(struct twl4030_usb *twl)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun int status;
273*4882a593Smuzhiyun enum musb_vbus_id_status linkstat = MUSB_UNKNOWN;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun twl->vbus_supplied = false;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun * For ID/VBUS sensing, see manual section 15.4.8 ...
279*4882a593Smuzhiyun * except when using only battery backup power, two
280*4882a593Smuzhiyun * comparators produce VBUS_PRES and ID_PRES signals,
281*4882a593Smuzhiyun * which don't match docs elsewhere. But ... BIT(7)
282*4882a593Smuzhiyun * and BIT(2) of STS_HW_CONDITIONS, respectively, do
283*4882a593Smuzhiyun * seem to match up. If either is true the USB_PRES
284*4882a593Smuzhiyun * signal is active, the OTG module is activated, and
285*4882a593Smuzhiyun * its interrupt may be raised (may wake the system).
286*4882a593Smuzhiyun */
287*4882a593Smuzhiyun status = twl4030_readb(twl, TWL_MODULE_PM_MASTER, STS_HW_CONDITIONS);
288*4882a593Smuzhiyun if (status < 0)
289*4882a593Smuzhiyun dev_err(twl->dev, "USB link status err %d\n", status);
290*4882a593Smuzhiyun else if (status & (BIT(7) | BIT(2))) {
291*4882a593Smuzhiyun if (status & BIT(7)) {
292*4882a593Smuzhiyun if (twl4030_is_driving_vbus(twl))
293*4882a593Smuzhiyun status &= ~BIT(7);
294*4882a593Smuzhiyun else
295*4882a593Smuzhiyun twl->vbus_supplied = true;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (status & BIT(2))
299*4882a593Smuzhiyun linkstat = MUSB_ID_GROUND;
300*4882a593Smuzhiyun else if (status & BIT(7))
301*4882a593Smuzhiyun linkstat = MUSB_VBUS_VALID;
302*4882a593Smuzhiyun else
303*4882a593Smuzhiyun linkstat = MUSB_VBUS_OFF;
304*4882a593Smuzhiyun } else {
305*4882a593Smuzhiyun if (twl->linkstat != MUSB_UNKNOWN)
306*4882a593Smuzhiyun linkstat = MUSB_VBUS_OFF;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun kobject_uevent(&twl->dev->kobj, linkstat == MUSB_VBUS_VALID
310*4882a593Smuzhiyun ? KOBJ_ONLINE : KOBJ_OFFLINE);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun dev_dbg(twl->dev, "HW_CONDITIONS 0x%02x/%d; link %d\n",
313*4882a593Smuzhiyun status, status, linkstat);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* REVISIT this assumes host and peripheral controllers
316*4882a593Smuzhiyun * are registered, and that both are active...
317*4882a593Smuzhiyun */
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return linkstat;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
twl4030_usb_set_mode(struct twl4030_usb * twl,int mode)322*4882a593Smuzhiyun static void twl4030_usb_set_mode(struct twl4030_usb *twl, int mode)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun twl->usb_mode = mode;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun switch (mode) {
327*4882a593Smuzhiyun case T2_USB_MODE_ULPI:
328*4882a593Smuzhiyun twl4030_usb_clear_bits(twl, ULPI_IFC_CTRL,
329*4882a593Smuzhiyun ULPI_IFC_CTRL_CARKITMODE);
330*4882a593Smuzhiyun twl4030_usb_set_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
331*4882a593Smuzhiyun twl4030_usb_clear_bits(twl, ULPI_FUNC_CTRL,
332*4882a593Smuzhiyun ULPI_FUNC_CTRL_XCVRSEL_MASK |
333*4882a593Smuzhiyun ULPI_FUNC_CTRL_OPMODE_MASK);
334*4882a593Smuzhiyun break;
335*4882a593Smuzhiyun case -1:
336*4882a593Smuzhiyun /* FIXME: power on defaults */
337*4882a593Smuzhiyun break;
338*4882a593Smuzhiyun default:
339*4882a593Smuzhiyun dev_err(twl->dev, "unsupported T2 transceiver mode %d\n",
340*4882a593Smuzhiyun mode);
341*4882a593Smuzhiyun break;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
twl4030_i2c_access(struct twl4030_usb * twl,int on)345*4882a593Smuzhiyun static void twl4030_i2c_access(struct twl4030_usb *twl, int on)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun unsigned long timeout;
348*4882a593Smuzhiyun int val = twl4030_usb_read(twl, PHY_CLK_CTRL);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if (val >= 0) {
351*4882a593Smuzhiyun if (on) {
352*4882a593Smuzhiyun /* enable DPLL to access PHY registers over I2C */
353*4882a593Smuzhiyun val |= REQ_PHY_DPLL_CLK;
354*4882a593Smuzhiyun WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
355*4882a593Smuzhiyun (u8)val) < 0);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun timeout = jiffies + HZ;
358*4882a593Smuzhiyun while (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
359*4882a593Smuzhiyun PHY_DPLL_CLK)
360*4882a593Smuzhiyun && time_before(jiffies, timeout))
361*4882a593Smuzhiyun udelay(10);
362*4882a593Smuzhiyun if (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
363*4882a593Smuzhiyun PHY_DPLL_CLK))
364*4882a593Smuzhiyun dev_err(twl->dev, "Timeout setting T2 HSUSB "
365*4882a593Smuzhiyun "PHY DPLL clock\n");
366*4882a593Smuzhiyun } else {
367*4882a593Smuzhiyun /* let ULPI control the DPLL clock */
368*4882a593Smuzhiyun val &= ~REQ_PHY_DPLL_CLK;
369*4882a593Smuzhiyun WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
370*4882a593Smuzhiyun (u8)val) < 0);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
__twl4030_phy_power(struct twl4030_usb * twl,int on)375*4882a593Smuzhiyun static void __twl4030_phy_power(struct twl4030_usb *twl, int on)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun u8 pwr = twl4030_usb_read(twl, PHY_PWR_CTRL);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun if (on)
380*4882a593Smuzhiyun pwr &= ~PHY_PWR_PHYPWD;
381*4882a593Smuzhiyun else
382*4882a593Smuzhiyun pwr |= PHY_PWR_PHYPWD;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun WARN_ON(twl4030_usb_write_verify(twl, PHY_PWR_CTRL, pwr) < 0);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
twl4030_usb_suspend(struct device * dev)387*4882a593Smuzhiyun static int __maybe_unused twl4030_usb_suspend(struct device *dev)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct twl4030_usb *twl = dev_get_drvdata(dev);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /*
392*4882a593Smuzhiyun * we need enabled runtime on resume,
393*4882a593Smuzhiyun * so turn irq off here, so we do not get it early
394*4882a593Smuzhiyun * note: wakeup on usb plug works independently of this
395*4882a593Smuzhiyun */
396*4882a593Smuzhiyun dev_dbg(twl->dev, "%s\n", __func__);
397*4882a593Smuzhiyun disable_irq(twl->irq);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun return 0;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
twl4030_usb_resume(struct device * dev)402*4882a593Smuzhiyun static int __maybe_unused twl4030_usb_resume(struct device *dev)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun struct twl4030_usb *twl = dev_get_drvdata(dev);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun dev_dbg(twl->dev, "%s\n", __func__);
407*4882a593Smuzhiyun enable_irq(twl->irq);
408*4882a593Smuzhiyun /* check whether cable status changed */
409*4882a593Smuzhiyun twl4030_usb_irq(0, twl);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun return 0;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
twl4030_usb_runtime_suspend(struct device * dev)414*4882a593Smuzhiyun static int __maybe_unused twl4030_usb_runtime_suspend(struct device *dev)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun struct twl4030_usb *twl = dev_get_drvdata(dev);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun dev_dbg(twl->dev, "%s\n", __func__);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun __twl4030_phy_power(twl, 0);
421*4882a593Smuzhiyun regulator_disable(twl->usb1v5);
422*4882a593Smuzhiyun regulator_disable(twl->usb1v8);
423*4882a593Smuzhiyun regulator_disable(twl->usb3v1);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun return 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
twl4030_usb_runtime_resume(struct device * dev)428*4882a593Smuzhiyun static int __maybe_unused twl4030_usb_runtime_resume(struct device *dev)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun struct twl4030_usb *twl = dev_get_drvdata(dev);
431*4882a593Smuzhiyun int res;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun dev_dbg(twl->dev, "%s\n", __func__);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun res = regulator_enable(twl->usb3v1);
436*4882a593Smuzhiyun if (res)
437*4882a593Smuzhiyun dev_err(twl->dev, "Failed to enable usb3v1\n");
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun res = regulator_enable(twl->usb1v8);
440*4882a593Smuzhiyun if (res)
441*4882a593Smuzhiyun dev_err(twl->dev, "Failed to enable usb1v8\n");
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /*
444*4882a593Smuzhiyun * Disabling usb3v1 regulator (= writing 0 to VUSB3V1_DEV_GRP
445*4882a593Smuzhiyun * in twl4030) resets the VUSB_DEDICATED2 register. This reset
446*4882a593Smuzhiyun * enables VUSB3V1_SLEEP bit that remaps usb3v1 ACTIVE state to
447*4882a593Smuzhiyun * SLEEP. We work around this by clearing the bit after usv3v1
448*4882a593Smuzhiyun * is re-activated. This ensures that VUSB3V1 is really active.
449*4882a593Smuzhiyun */
450*4882a593Smuzhiyun twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun res = regulator_enable(twl->usb1v5);
453*4882a593Smuzhiyun if (res)
454*4882a593Smuzhiyun dev_err(twl->dev, "Failed to enable usb1v5\n");
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun __twl4030_phy_power(twl, 1);
457*4882a593Smuzhiyun twl4030_usb_write(twl, PHY_CLK_CTRL,
458*4882a593Smuzhiyun twl4030_usb_read(twl, PHY_CLK_CTRL) |
459*4882a593Smuzhiyun (PHY_CLK_CTRL_CLOCKGATING_EN |
460*4882a593Smuzhiyun PHY_CLK_CTRL_CLK32K_EN));
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun twl4030_i2c_access(twl, 1);
463*4882a593Smuzhiyun twl4030_usb_set_mode(twl, twl->usb_mode);
464*4882a593Smuzhiyun if (twl->usb_mode == T2_USB_MODE_ULPI)
465*4882a593Smuzhiyun twl4030_i2c_access(twl, 0);
466*4882a593Smuzhiyun /*
467*4882a593Smuzhiyun * According to the TPS65950 TRM, there has to be at least 50ms
468*4882a593Smuzhiyun * delay between setting POWER_CTRL_OTG_ENAB and enabling charging
469*4882a593Smuzhiyun * so wait here so that a fully enabled phy can be expected after
470*4882a593Smuzhiyun * resume
471*4882a593Smuzhiyun */
472*4882a593Smuzhiyun msleep(50);
473*4882a593Smuzhiyun return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
twl4030_phy_power_off(struct phy * phy)476*4882a593Smuzhiyun static int twl4030_phy_power_off(struct phy *phy)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun struct twl4030_usb *twl = phy_get_drvdata(phy);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun dev_dbg(twl->dev, "%s\n", __func__);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun return 0;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
twl4030_phy_power_on(struct phy * phy)485*4882a593Smuzhiyun static int twl4030_phy_power_on(struct phy *phy)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct twl4030_usb *twl = phy_get_drvdata(phy);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun dev_dbg(twl->dev, "%s\n", __func__);
490*4882a593Smuzhiyun pm_runtime_get_sync(twl->dev);
491*4882a593Smuzhiyun schedule_delayed_work(&twl->id_workaround_work, HZ);
492*4882a593Smuzhiyun pm_runtime_mark_last_busy(twl->dev);
493*4882a593Smuzhiyun pm_runtime_put_autosuspend(twl->dev);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun return 0;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
twl4030_usb_ldo_init(struct twl4030_usb * twl)498*4882a593Smuzhiyun static int twl4030_usb_ldo_init(struct twl4030_usb *twl)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun /* Enable writing to power configuration registers */
501*4882a593Smuzhiyun twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG1,
502*4882a593Smuzhiyun TWL4030_PM_MASTER_PROTECT_KEY);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG2,
505*4882a593Smuzhiyun TWL4030_PM_MASTER_PROTECT_KEY);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* Keep VUSB3V1 LDO in sleep state until VBUS/ID change detected*/
508*4882a593Smuzhiyun /*twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);*/
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* input to VUSB3V1 LDO is from VBAT, not VBUS */
511*4882a593Smuzhiyun twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0x14, VUSB_DEDICATED1);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* Initialize 3.1V regulator */
514*4882a593Smuzhiyun twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_DEV_GRP);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun twl->usb3v1 = devm_regulator_get(twl->dev, "usb3v1");
517*4882a593Smuzhiyun if (IS_ERR(twl->usb3v1))
518*4882a593Smuzhiyun return -ENODEV;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_TYPE);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* Initialize 1.5V regulator */
523*4882a593Smuzhiyun twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_DEV_GRP);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun twl->usb1v5 = devm_regulator_get(twl->dev, "usb1v5");
526*4882a593Smuzhiyun if (IS_ERR(twl->usb1v5))
527*4882a593Smuzhiyun return -ENODEV;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_TYPE);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* Initialize 1.8V regulator */
532*4882a593Smuzhiyun twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_DEV_GRP);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun twl->usb1v8 = devm_regulator_get(twl->dev, "usb1v8");
535*4882a593Smuzhiyun if (IS_ERR(twl->usb1v8))
536*4882a593Smuzhiyun return -ENODEV;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_TYPE);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* disable access to power configuration registers */
541*4882a593Smuzhiyun twl_i2c_write_u8(TWL_MODULE_PM_MASTER, 0,
542*4882a593Smuzhiyun TWL4030_PM_MASTER_PROTECT_KEY);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun return 0;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
twl4030_usb_vbus_show(struct device * dev,struct device_attribute * attr,char * buf)547*4882a593Smuzhiyun static ssize_t twl4030_usb_vbus_show(struct device *dev,
548*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun struct twl4030_usb *twl = dev_get_drvdata(dev);
551*4882a593Smuzhiyun int ret = -EINVAL;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun mutex_lock(&twl->lock);
554*4882a593Smuzhiyun ret = sprintf(buf, "%s\n",
555*4882a593Smuzhiyun twl->vbus_supplied ? "on" : "off");
556*4882a593Smuzhiyun mutex_unlock(&twl->lock);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun return ret;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun static DEVICE_ATTR(vbus, 0444, twl4030_usb_vbus_show, NULL);
561*4882a593Smuzhiyun
twl4030_usb_irq(int irq,void * _twl)562*4882a593Smuzhiyun static irqreturn_t twl4030_usb_irq(int irq, void *_twl)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun struct twl4030_usb *twl = _twl;
565*4882a593Smuzhiyun enum musb_vbus_id_status status;
566*4882a593Smuzhiyun int err;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun status = twl4030_usb_linkstat(twl);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun mutex_lock(&twl->lock);
571*4882a593Smuzhiyun twl->linkstat = status;
572*4882a593Smuzhiyun mutex_unlock(&twl->lock);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun if (cable_present(status)) {
575*4882a593Smuzhiyun if (atomic_add_unless(&twl->connected, 1, 1)) {
576*4882a593Smuzhiyun dev_dbg(twl->dev, "%s: cable connected %i\n",
577*4882a593Smuzhiyun __func__, status);
578*4882a593Smuzhiyun pm_runtime_get_sync(twl->dev);
579*4882a593Smuzhiyun twl->musb_mailbox_pending = true;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun } else {
582*4882a593Smuzhiyun if (atomic_add_unless(&twl->connected, -1, 0)) {
583*4882a593Smuzhiyun dev_dbg(twl->dev, "%s: cable disconnected %i\n",
584*4882a593Smuzhiyun __func__, status);
585*4882a593Smuzhiyun pm_runtime_mark_last_busy(twl->dev);
586*4882a593Smuzhiyun pm_runtime_put_autosuspend(twl->dev);
587*4882a593Smuzhiyun twl->musb_mailbox_pending = true;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun if (twl->musb_mailbox_pending) {
591*4882a593Smuzhiyun err = musb_mailbox(status);
592*4882a593Smuzhiyun if (!err)
593*4882a593Smuzhiyun twl->musb_mailbox_pending = false;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun /* don't schedule during sleep - irq works right then */
597*4882a593Smuzhiyun if (status == MUSB_ID_GROUND && pm_runtime_active(twl->dev)) {
598*4882a593Smuzhiyun cancel_delayed_work(&twl->id_workaround_work);
599*4882a593Smuzhiyun schedule_delayed_work(&twl->id_workaround_work, HZ);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun if (irq)
603*4882a593Smuzhiyun sysfs_notify(&twl->dev->kobj, NULL, "vbus");
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun return IRQ_HANDLED;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
twl4030_id_workaround_work(struct work_struct * work)608*4882a593Smuzhiyun static void twl4030_id_workaround_work(struct work_struct *work)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun struct twl4030_usb *twl = container_of(work, struct twl4030_usb,
611*4882a593Smuzhiyun id_workaround_work.work);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun twl4030_usb_irq(0, twl);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
twl4030_phy_init(struct phy * phy)616*4882a593Smuzhiyun static int twl4030_phy_init(struct phy *phy)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun struct twl4030_usb *twl = phy_get_drvdata(phy);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun pm_runtime_get_sync(twl->dev);
621*4882a593Smuzhiyun twl->linkstat = MUSB_UNKNOWN;
622*4882a593Smuzhiyun schedule_delayed_work(&twl->id_workaround_work, HZ);
623*4882a593Smuzhiyun pm_runtime_mark_last_busy(twl->dev);
624*4882a593Smuzhiyun pm_runtime_put_autosuspend(twl->dev);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun return 0;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
twl4030_set_peripheral(struct usb_otg * otg,struct usb_gadget * gadget)629*4882a593Smuzhiyun static int twl4030_set_peripheral(struct usb_otg *otg,
630*4882a593Smuzhiyun struct usb_gadget *gadget)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun if (!otg)
633*4882a593Smuzhiyun return -ENODEV;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun otg->gadget = gadget;
636*4882a593Smuzhiyun if (!gadget)
637*4882a593Smuzhiyun otg->state = OTG_STATE_UNDEFINED;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun return 0;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
twl4030_set_host(struct usb_otg * otg,struct usb_bus * host)642*4882a593Smuzhiyun static int twl4030_set_host(struct usb_otg *otg, struct usb_bus *host)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun if (!otg)
645*4882a593Smuzhiyun return -ENODEV;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun otg->host = host;
648*4882a593Smuzhiyun if (!host)
649*4882a593Smuzhiyun otg->state = OTG_STATE_UNDEFINED;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun return 0;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun static const struct phy_ops ops = {
655*4882a593Smuzhiyun .init = twl4030_phy_init,
656*4882a593Smuzhiyun .power_on = twl4030_phy_power_on,
657*4882a593Smuzhiyun .power_off = twl4030_phy_power_off,
658*4882a593Smuzhiyun .owner = THIS_MODULE,
659*4882a593Smuzhiyun };
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun static const struct dev_pm_ops twl4030_usb_pm_ops = {
662*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(twl4030_usb_runtime_suspend,
663*4882a593Smuzhiyun twl4030_usb_runtime_resume, NULL)
664*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(twl4030_usb_suspend, twl4030_usb_resume)
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun
twl4030_usb_probe(struct platform_device * pdev)667*4882a593Smuzhiyun static int twl4030_usb_probe(struct platform_device *pdev)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun struct twl4030_usb_data *pdata = dev_get_platdata(&pdev->dev);
670*4882a593Smuzhiyun struct twl4030_usb *twl;
671*4882a593Smuzhiyun struct phy *phy;
672*4882a593Smuzhiyun int status, err;
673*4882a593Smuzhiyun struct usb_otg *otg;
674*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
675*4882a593Smuzhiyun struct phy_provider *phy_provider;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun twl = devm_kzalloc(&pdev->dev, sizeof(*twl), GFP_KERNEL);
678*4882a593Smuzhiyun if (!twl)
679*4882a593Smuzhiyun return -ENOMEM;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (np)
682*4882a593Smuzhiyun of_property_read_u32(np, "usb_mode",
683*4882a593Smuzhiyun (enum twl4030_usb_mode *)&twl->usb_mode);
684*4882a593Smuzhiyun else if (pdata) {
685*4882a593Smuzhiyun twl->usb_mode = pdata->usb_mode;
686*4882a593Smuzhiyun } else {
687*4882a593Smuzhiyun dev_err(&pdev->dev, "twl4030 initialized without pdata\n");
688*4882a593Smuzhiyun return -EINVAL;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun otg = devm_kzalloc(&pdev->dev, sizeof(*otg), GFP_KERNEL);
692*4882a593Smuzhiyun if (!otg)
693*4882a593Smuzhiyun return -ENOMEM;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun twl->dev = &pdev->dev;
696*4882a593Smuzhiyun twl->irq = platform_get_irq(pdev, 0);
697*4882a593Smuzhiyun twl->vbus_supplied = false;
698*4882a593Smuzhiyun twl->linkstat = MUSB_UNKNOWN;
699*4882a593Smuzhiyun twl->musb_mailbox_pending = false;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun twl->phy.dev = twl->dev;
702*4882a593Smuzhiyun twl->phy.label = "twl4030";
703*4882a593Smuzhiyun twl->phy.otg = otg;
704*4882a593Smuzhiyun twl->phy.type = USB_PHY_TYPE_USB2;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun otg->usb_phy = &twl->phy;
707*4882a593Smuzhiyun otg->set_host = twl4030_set_host;
708*4882a593Smuzhiyun otg->set_peripheral = twl4030_set_peripheral;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun phy = devm_phy_create(twl->dev, NULL, &ops);
711*4882a593Smuzhiyun if (IS_ERR(phy)) {
712*4882a593Smuzhiyun dev_dbg(&pdev->dev, "Failed to create PHY\n");
713*4882a593Smuzhiyun return PTR_ERR(phy);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun phy_set_drvdata(phy, twl);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(twl->dev,
719*4882a593Smuzhiyun of_phy_simple_xlate);
720*4882a593Smuzhiyun if (IS_ERR(phy_provider))
721*4882a593Smuzhiyun return PTR_ERR(phy_provider);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /* init mutex for workqueue */
724*4882a593Smuzhiyun mutex_init(&twl->lock);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun INIT_DELAYED_WORK(&twl->id_workaround_work, twl4030_id_workaround_work);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun err = twl4030_usb_ldo_init(twl);
729*4882a593Smuzhiyun if (err) {
730*4882a593Smuzhiyun dev_err(&pdev->dev, "ldo init failed\n");
731*4882a593Smuzhiyun return err;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun usb_add_phy_dev(&twl->phy);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun platform_set_drvdata(pdev, twl);
736*4882a593Smuzhiyun if (device_create_file(&pdev->dev, &dev_attr_vbus))
737*4882a593Smuzhiyun dev_warn(&pdev->dev, "could not create sysfs file\n");
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun ATOMIC_INIT_NOTIFIER_HEAD(&twl->phy.notifier);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun pm_runtime_use_autosuspend(&pdev->dev);
742*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(&pdev->dev, 2000);
743*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
744*4882a593Smuzhiyun pm_runtime_get_sync(&pdev->dev);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* Our job is to use irqs and status from the power module
747*4882a593Smuzhiyun * to keep the transceiver disabled when nothing's connected.
748*4882a593Smuzhiyun *
749*4882a593Smuzhiyun * FIXME we actually shouldn't start enabling it until the
750*4882a593Smuzhiyun * USB controller drivers have said they're ready, by calling
751*4882a593Smuzhiyun * set_host() and/or set_peripheral() ... OTG_capable boards
752*4882a593Smuzhiyun * need both handles, otherwise just one suffices.
753*4882a593Smuzhiyun */
754*4882a593Smuzhiyun status = devm_request_threaded_irq(twl->dev, twl->irq, NULL,
755*4882a593Smuzhiyun twl4030_usb_irq, IRQF_TRIGGER_FALLING |
756*4882a593Smuzhiyun IRQF_TRIGGER_RISING | IRQF_ONESHOT, "twl4030_usb", twl);
757*4882a593Smuzhiyun if (status < 0) {
758*4882a593Smuzhiyun dev_dbg(&pdev->dev, "can't get IRQ %d, err %d\n",
759*4882a593Smuzhiyun twl->irq, status);
760*4882a593Smuzhiyun return status;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun if (pdata)
764*4882a593Smuzhiyun err = phy_create_lookup(phy, "usb", "musb-hdrc.0");
765*4882a593Smuzhiyun if (err)
766*4882a593Smuzhiyun return err;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun pm_runtime_mark_last_busy(&pdev->dev);
769*4882a593Smuzhiyun pm_runtime_put_autosuspend(twl->dev);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun dev_info(&pdev->dev, "Initialized TWL4030 USB module\n");
772*4882a593Smuzhiyun return 0;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
twl4030_usb_remove(struct platform_device * pdev)775*4882a593Smuzhiyun static int twl4030_usb_remove(struct platform_device *pdev)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun struct twl4030_usb *twl = platform_get_drvdata(pdev);
778*4882a593Smuzhiyun int val;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun usb_remove_phy(&twl->phy);
781*4882a593Smuzhiyun pm_runtime_get_sync(twl->dev);
782*4882a593Smuzhiyun cancel_delayed_work_sync(&twl->id_workaround_work);
783*4882a593Smuzhiyun device_remove_file(twl->dev, &dev_attr_vbus);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* set transceiver mode to power on defaults */
786*4882a593Smuzhiyun twl4030_usb_set_mode(twl, -1);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* idle ulpi before powering off */
789*4882a593Smuzhiyun if (cable_present(twl->linkstat))
790*4882a593Smuzhiyun pm_runtime_put_noidle(twl->dev);
791*4882a593Smuzhiyun pm_runtime_mark_last_busy(twl->dev);
792*4882a593Smuzhiyun pm_runtime_dont_use_autosuspend(&pdev->dev);
793*4882a593Smuzhiyun pm_runtime_put_sync(twl->dev);
794*4882a593Smuzhiyun pm_runtime_disable(twl->dev);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /* autogate 60MHz ULPI clock,
797*4882a593Smuzhiyun * clear dpll clock request for i2c access,
798*4882a593Smuzhiyun * disable 32KHz
799*4882a593Smuzhiyun */
800*4882a593Smuzhiyun val = twl4030_usb_read(twl, PHY_CLK_CTRL);
801*4882a593Smuzhiyun if (val >= 0) {
802*4882a593Smuzhiyun val |= PHY_CLK_CTRL_CLOCKGATING_EN;
803*4882a593Smuzhiyun val &= ~(PHY_CLK_CTRL_CLK32K_EN | REQ_PHY_DPLL_CLK);
804*4882a593Smuzhiyun twl4030_usb_write(twl, PHY_CLK_CTRL, (u8)val);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* disable complete OTG block */
808*4882a593Smuzhiyun twl4030_usb_clear_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun return 0;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun #ifdef CONFIG_OF
814*4882a593Smuzhiyun static const struct of_device_id twl4030_usb_id_table[] = {
815*4882a593Smuzhiyun { .compatible = "ti,twl4030-usb" },
816*4882a593Smuzhiyun {}
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, twl4030_usb_id_table);
819*4882a593Smuzhiyun #endif
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun static struct platform_driver twl4030_usb_driver = {
822*4882a593Smuzhiyun .probe = twl4030_usb_probe,
823*4882a593Smuzhiyun .remove = twl4030_usb_remove,
824*4882a593Smuzhiyun .driver = {
825*4882a593Smuzhiyun .name = "twl4030_usb",
826*4882a593Smuzhiyun .pm = &twl4030_usb_pm_ops,
827*4882a593Smuzhiyun .of_match_table = of_match_ptr(twl4030_usb_id_table),
828*4882a593Smuzhiyun },
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun
twl4030_usb_init(void)831*4882a593Smuzhiyun static int __init twl4030_usb_init(void)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun return platform_driver_register(&twl4030_usb_driver);
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun subsys_initcall(twl4030_usb_init);
836*4882a593Smuzhiyun
twl4030_usb_exit(void)837*4882a593Smuzhiyun static void __exit twl4030_usb_exit(void)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun platform_driver_unregister(&twl4030_usb_driver);
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun module_exit(twl4030_usb_exit);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun MODULE_ALIAS("platform:twl4030_usb");
844*4882a593Smuzhiyun MODULE_AUTHOR("Texas Instruments, Inc, Nokia Corporation");
845*4882a593Smuzhiyun MODULE_DESCRIPTION("TWL4030 USB transceiver driver");
846*4882a593Smuzhiyun MODULE_LICENSE("GPL");
847