1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * phy-ti-pipe3 - PIPE3 PHY driver.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
6*4882a593Smuzhiyun * Author: Kishon Vijay Abraham I <kishon@ti.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/phy/phy.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/phy/omap_control_phy.h>
20*4882a593Smuzhiyun #include <linux/of_platform.h>
21*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
22*4882a593Smuzhiyun #include <linux/regmap.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define PLL_STATUS 0x00000004
25*4882a593Smuzhiyun #define PLL_GO 0x00000008
26*4882a593Smuzhiyun #define PLL_CONFIGURATION1 0x0000000C
27*4882a593Smuzhiyun #define PLL_CONFIGURATION2 0x00000010
28*4882a593Smuzhiyun #define PLL_CONFIGURATION3 0x00000014
29*4882a593Smuzhiyun #define PLL_CONFIGURATION4 0x00000020
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define PLL_REGM_MASK 0x001FFE00
32*4882a593Smuzhiyun #define PLL_REGM_SHIFT 0x9
33*4882a593Smuzhiyun #define PLL_REGM_F_MASK 0x0003FFFF
34*4882a593Smuzhiyun #define PLL_REGM_F_SHIFT 0x0
35*4882a593Smuzhiyun #define PLL_REGN_MASK 0x000001FE
36*4882a593Smuzhiyun #define PLL_REGN_SHIFT 0x1
37*4882a593Smuzhiyun #define PLL_SELFREQDCO_MASK 0x0000000E
38*4882a593Smuzhiyun #define PLL_SELFREQDCO_SHIFT 0x1
39*4882a593Smuzhiyun #define PLL_SD_MASK 0x0003FC00
40*4882a593Smuzhiyun #define PLL_SD_SHIFT 10
41*4882a593Smuzhiyun #define SET_PLL_GO 0x1
42*4882a593Smuzhiyun #define PLL_LDOPWDN BIT(15)
43*4882a593Smuzhiyun #define PLL_TICOPWDN BIT(16)
44*4882a593Smuzhiyun #define PLL_LOCK 0x2
45*4882a593Smuzhiyun #define PLL_IDLE 0x1
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define SATA_PLL_SOFT_RESET BIT(18)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define PIPE3_PHY_PWRCTL_CLK_CMD_MASK GENMASK(21, 14)
50*4882a593Smuzhiyun #define PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT 14
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define PIPE3_PHY_PWRCTL_CLK_FREQ_MASK GENMASK(31, 22)
53*4882a593Smuzhiyun #define PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT 22
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define PIPE3_PHY_RX_POWERON (0x1 << PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT)
56*4882a593Smuzhiyun #define PIPE3_PHY_TX_POWERON (0x2 << PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define PCIE_PCS_MASK 0xFF0000
59*4882a593Smuzhiyun #define PCIE_PCS_DELAY_COUNT_SHIFT 0x10
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define PIPE3_PHY_RX_ANA_PROGRAMMABILITY 0x0000000C
62*4882a593Smuzhiyun #define INTERFACE_MASK GENMASK(31, 27)
63*4882a593Smuzhiyun #define INTERFACE_SHIFT 27
64*4882a593Smuzhiyun #define INTERFACE_MODE_USBSS BIT(4)
65*4882a593Smuzhiyun #define INTERFACE_MODE_SATA_1P5 BIT(3)
66*4882a593Smuzhiyun #define INTERFACE_MODE_SATA_3P0 BIT(2)
67*4882a593Smuzhiyun #define INTERFACE_MODE_PCIE BIT(0)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define LOSD_MASK GENMASK(17, 14)
70*4882a593Smuzhiyun #define LOSD_SHIFT 14
71*4882a593Smuzhiyun #define MEM_PLLDIV GENMASK(6, 5)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define PIPE3_PHY_RX_TRIM 0x0000001C
74*4882a593Smuzhiyun #define MEM_DLL_TRIM_SEL_MASK GENMASK(31, 30)
75*4882a593Smuzhiyun #define MEM_DLL_TRIM_SHIFT 30
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define PIPE3_PHY_RX_DLL 0x00000024
78*4882a593Smuzhiyun #define MEM_DLL_PHINT_RATE_MASK GENMASK(31, 30)
79*4882a593Smuzhiyun #define MEM_DLL_PHINT_RATE_SHIFT 30
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define PIPE3_PHY_RX_DIGITAL_MODES 0x00000028
82*4882a593Smuzhiyun #define MEM_HS_RATE_MASK GENMASK(28, 27)
83*4882a593Smuzhiyun #define MEM_HS_RATE_SHIFT 27
84*4882a593Smuzhiyun #define MEM_OVRD_HS_RATE BIT(26)
85*4882a593Smuzhiyun #define MEM_OVRD_HS_RATE_SHIFT 26
86*4882a593Smuzhiyun #define MEM_CDR_FASTLOCK BIT(23)
87*4882a593Smuzhiyun #define MEM_CDR_FASTLOCK_SHIFT 23
88*4882a593Smuzhiyun #define MEM_CDR_LBW_MASK GENMASK(22, 21)
89*4882a593Smuzhiyun #define MEM_CDR_LBW_SHIFT 21
90*4882a593Smuzhiyun #define MEM_CDR_STEPCNT_MASK GENMASK(20, 19)
91*4882a593Smuzhiyun #define MEM_CDR_STEPCNT_SHIFT 19
92*4882a593Smuzhiyun #define MEM_CDR_STL_MASK GENMASK(18, 16)
93*4882a593Smuzhiyun #define MEM_CDR_STL_SHIFT 16
94*4882a593Smuzhiyun #define MEM_CDR_THR_MASK GENMASK(15, 13)
95*4882a593Smuzhiyun #define MEM_CDR_THR_SHIFT 13
96*4882a593Smuzhiyun #define MEM_CDR_THR_MODE BIT(12)
97*4882a593Smuzhiyun #define MEM_CDR_THR_MODE_SHIFT 12
98*4882a593Smuzhiyun #define MEM_CDR_2NDO_SDM_MODE BIT(11)
99*4882a593Smuzhiyun #define MEM_CDR_2NDO_SDM_MODE_SHIFT 11
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define PIPE3_PHY_RX_EQUALIZER 0x00000038
102*4882a593Smuzhiyun #define MEM_EQLEV_MASK GENMASK(31, 16)
103*4882a593Smuzhiyun #define MEM_EQLEV_SHIFT 16
104*4882a593Smuzhiyun #define MEM_EQFTC_MASK GENMASK(15, 11)
105*4882a593Smuzhiyun #define MEM_EQFTC_SHIFT 11
106*4882a593Smuzhiyun #define MEM_EQCTL_MASK GENMASK(10, 7)
107*4882a593Smuzhiyun #define MEM_EQCTL_SHIFT 7
108*4882a593Smuzhiyun #define MEM_OVRD_EQLEV BIT(2)
109*4882a593Smuzhiyun #define MEM_OVRD_EQLEV_SHIFT 2
110*4882a593Smuzhiyun #define MEM_OVRD_EQFTC BIT(1)
111*4882a593Smuzhiyun #define MEM_OVRD_EQFTC_SHIFT 1
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #define SATA_PHY_RX_IO_AND_A2D_OVERRIDES 0x44
114*4882a593Smuzhiyun #define MEM_CDR_LOS_SOURCE_MASK GENMASK(10, 9)
115*4882a593Smuzhiyun #define MEM_CDR_LOS_SOURCE_SHIFT 9
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * This is an Empirical value that works, need to confirm the actual
119*4882a593Smuzhiyun * value required for the PIPE3PHY_PLL_CONFIGURATION2.PLL_IDLE status
120*4882a593Smuzhiyun * to be correctly reflected in the PIPE3PHY_PLL_STATUS register.
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun #define PLL_IDLE_TIME 100 /* in milliseconds */
123*4882a593Smuzhiyun #define PLL_LOCK_TIME 100 /* in milliseconds */
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun enum pipe3_mode { PIPE3_MODE_PCIE = 1,
126*4882a593Smuzhiyun PIPE3_MODE_SATA,
127*4882a593Smuzhiyun PIPE3_MODE_USBSS };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct pipe3_dpll_params {
130*4882a593Smuzhiyun u16 m;
131*4882a593Smuzhiyun u8 n;
132*4882a593Smuzhiyun u8 freq:3;
133*4882a593Smuzhiyun u8 sd;
134*4882a593Smuzhiyun u32 mf;
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun struct pipe3_dpll_map {
138*4882a593Smuzhiyun unsigned long rate;
139*4882a593Smuzhiyun struct pipe3_dpll_params params;
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun struct pipe3_settings {
143*4882a593Smuzhiyun u8 ana_interface;
144*4882a593Smuzhiyun u8 ana_losd;
145*4882a593Smuzhiyun u8 dig_fastlock;
146*4882a593Smuzhiyun u8 dig_lbw;
147*4882a593Smuzhiyun u8 dig_stepcnt;
148*4882a593Smuzhiyun u8 dig_stl;
149*4882a593Smuzhiyun u8 dig_thr;
150*4882a593Smuzhiyun u8 dig_thr_mode;
151*4882a593Smuzhiyun u8 dig_2ndo_sdm_mode;
152*4882a593Smuzhiyun u8 dig_hs_rate;
153*4882a593Smuzhiyun u8 dig_ovrd_hs_rate;
154*4882a593Smuzhiyun u8 dll_trim_sel;
155*4882a593Smuzhiyun u8 dll_phint_rate;
156*4882a593Smuzhiyun u8 eq_lev;
157*4882a593Smuzhiyun u8 eq_ftc;
158*4882a593Smuzhiyun u8 eq_ctl;
159*4882a593Smuzhiyun u8 eq_ovrd_lev;
160*4882a593Smuzhiyun u8 eq_ovrd_ftc;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun struct ti_pipe3 {
164*4882a593Smuzhiyun void __iomem *pll_ctrl_base;
165*4882a593Smuzhiyun void __iomem *phy_rx;
166*4882a593Smuzhiyun void __iomem *phy_tx;
167*4882a593Smuzhiyun struct device *dev;
168*4882a593Smuzhiyun struct device *control_dev;
169*4882a593Smuzhiyun struct clk *wkupclk;
170*4882a593Smuzhiyun struct clk *sys_clk;
171*4882a593Smuzhiyun struct clk *refclk;
172*4882a593Smuzhiyun struct clk *div_clk;
173*4882a593Smuzhiyun struct pipe3_dpll_map *dpll_map;
174*4882a593Smuzhiyun struct regmap *phy_power_syscon; /* ctrl. reg. acces */
175*4882a593Smuzhiyun struct regmap *pcs_syscon; /* ctrl. reg. acces */
176*4882a593Smuzhiyun struct regmap *dpll_reset_syscon; /* ctrl. reg. acces */
177*4882a593Smuzhiyun unsigned int dpll_reset_reg; /* reg. index within syscon */
178*4882a593Smuzhiyun unsigned int power_reg; /* power reg. index within syscon */
179*4882a593Smuzhiyun unsigned int pcie_pcs_reg; /* pcs reg. index in syscon */
180*4882a593Smuzhiyun bool sata_refclk_enabled;
181*4882a593Smuzhiyun enum pipe3_mode mode;
182*4882a593Smuzhiyun struct pipe3_settings settings;
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static struct pipe3_dpll_map dpll_map_usb[] = {
186*4882a593Smuzhiyun {12000000, {1250, 5, 4, 20, 0} }, /* 12 MHz */
187*4882a593Smuzhiyun {16800000, {3125, 20, 4, 20, 0} }, /* 16.8 MHz */
188*4882a593Smuzhiyun {19200000, {1172, 8, 4, 20, 65537} }, /* 19.2 MHz */
189*4882a593Smuzhiyun {20000000, {1000, 7, 4, 10, 0} }, /* 20 MHz */
190*4882a593Smuzhiyun {26000000, {1250, 12, 4, 20, 0} }, /* 26 MHz */
191*4882a593Smuzhiyun {38400000, {3125, 47, 4, 20, 92843} }, /* 38.4 MHz */
192*4882a593Smuzhiyun { }, /* Terminator */
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static struct pipe3_dpll_map dpll_map_sata[] = {
196*4882a593Smuzhiyun {12000000, {625, 4, 4, 6, 0} }, /* 12 MHz */
197*4882a593Smuzhiyun {16800000, {625, 6, 4, 7, 0} }, /* 16.8 MHz */
198*4882a593Smuzhiyun {19200000, {625, 7, 4, 6, 0} }, /* 19.2 MHz */
199*4882a593Smuzhiyun {20000000, {750, 9, 4, 6, 0} }, /* 20 MHz */
200*4882a593Smuzhiyun {26000000, {750, 12, 4, 6, 0} }, /* 26 MHz */
201*4882a593Smuzhiyun {38400000, {625, 15, 4, 6, 0} }, /* 38.4 MHz */
202*4882a593Smuzhiyun { }, /* Terminator */
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun struct pipe3_data {
206*4882a593Smuzhiyun enum pipe3_mode mode;
207*4882a593Smuzhiyun struct pipe3_dpll_map *dpll_map;
208*4882a593Smuzhiyun struct pipe3_settings settings;
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static struct pipe3_data data_usb = {
212*4882a593Smuzhiyun .mode = PIPE3_MODE_USBSS,
213*4882a593Smuzhiyun .dpll_map = dpll_map_usb,
214*4882a593Smuzhiyun .settings = {
215*4882a593Smuzhiyun /* DRA75x TRM Table 26-17 Preferred USB3_PHY_RX SCP Register Settings */
216*4882a593Smuzhiyun .ana_interface = INTERFACE_MODE_USBSS,
217*4882a593Smuzhiyun .ana_losd = 0xa,
218*4882a593Smuzhiyun .dig_fastlock = 1,
219*4882a593Smuzhiyun .dig_lbw = 3,
220*4882a593Smuzhiyun .dig_stepcnt = 0,
221*4882a593Smuzhiyun .dig_stl = 0x3,
222*4882a593Smuzhiyun .dig_thr = 1,
223*4882a593Smuzhiyun .dig_thr_mode = 1,
224*4882a593Smuzhiyun .dig_2ndo_sdm_mode = 0,
225*4882a593Smuzhiyun .dig_hs_rate = 0,
226*4882a593Smuzhiyun .dig_ovrd_hs_rate = 1,
227*4882a593Smuzhiyun .dll_trim_sel = 0x2,
228*4882a593Smuzhiyun .dll_phint_rate = 0x3,
229*4882a593Smuzhiyun .eq_lev = 0,
230*4882a593Smuzhiyun .eq_ftc = 0,
231*4882a593Smuzhiyun .eq_ctl = 0x9,
232*4882a593Smuzhiyun .eq_ovrd_lev = 0,
233*4882a593Smuzhiyun .eq_ovrd_ftc = 0,
234*4882a593Smuzhiyun },
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun static struct pipe3_data data_sata = {
238*4882a593Smuzhiyun .mode = PIPE3_MODE_SATA,
239*4882a593Smuzhiyun .dpll_map = dpll_map_sata,
240*4882a593Smuzhiyun .settings = {
241*4882a593Smuzhiyun /* DRA75x TRM Table 26-9 Preferred SATA_PHY_RX SCP Register Settings */
242*4882a593Smuzhiyun .ana_interface = INTERFACE_MODE_SATA_3P0,
243*4882a593Smuzhiyun .ana_losd = 0x5,
244*4882a593Smuzhiyun .dig_fastlock = 1,
245*4882a593Smuzhiyun .dig_lbw = 3,
246*4882a593Smuzhiyun .dig_stepcnt = 0,
247*4882a593Smuzhiyun .dig_stl = 0x3,
248*4882a593Smuzhiyun .dig_thr = 1,
249*4882a593Smuzhiyun .dig_thr_mode = 1,
250*4882a593Smuzhiyun .dig_2ndo_sdm_mode = 0,
251*4882a593Smuzhiyun .dig_hs_rate = 0, /* Not in TRM preferred settings */
252*4882a593Smuzhiyun .dig_ovrd_hs_rate = 0, /* Not in TRM preferred settings */
253*4882a593Smuzhiyun .dll_trim_sel = 0x1,
254*4882a593Smuzhiyun .dll_phint_rate = 0x2, /* for 1.5 GHz DPLL clock */
255*4882a593Smuzhiyun .eq_lev = 0,
256*4882a593Smuzhiyun .eq_ftc = 0x1f,
257*4882a593Smuzhiyun .eq_ctl = 0,
258*4882a593Smuzhiyun .eq_ovrd_lev = 1,
259*4882a593Smuzhiyun .eq_ovrd_ftc = 1,
260*4882a593Smuzhiyun },
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static struct pipe3_data data_pcie = {
264*4882a593Smuzhiyun .mode = PIPE3_MODE_PCIE,
265*4882a593Smuzhiyun .settings = {
266*4882a593Smuzhiyun /* DRA75x TRM Table 26-62 Preferred PCIe_PHY_RX SCP Register Settings */
267*4882a593Smuzhiyun .ana_interface = INTERFACE_MODE_PCIE,
268*4882a593Smuzhiyun .ana_losd = 0xa,
269*4882a593Smuzhiyun .dig_fastlock = 1,
270*4882a593Smuzhiyun .dig_lbw = 3,
271*4882a593Smuzhiyun .dig_stepcnt = 0,
272*4882a593Smuzhiyun .dig_stl = 0x3,
273*4882a593Smuzhiyun .dig_thr = 1,
274*4882a593Smuzhiyun .dig_thr_mode = 1,
275*4882a593Smuzhiyun .dig_2ndo_sdm_mode = 0,
276*4882a593Smuzhiyun .dig_hs_rate = 0,
277*4882a593Smuzhiyun .dig_ovrd_hs_rate = 0,
278*4882a593Smuzhiyun .dll_trim_sel = 0x2,
279*4882a593Smuzhiyun .dll_phint_rate = 0x3,
280*4882a593Smuzhiyun .eq_lev = 0,
281*4882a593Smuzhiyun .eq_ftc = 0x1f,
282*4882a593Smuzhiyun .eq_ctl = 1,
283*4882a593Smuzhiyun .eq_ovrd_lev = 0,
284*4882a593Smuzhiyun .eq_ovrd_ftc = 0,
285*4882a593Smuzhiyun },
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
ti_pipe3_readl(void __iomem * addr,unsigned offset)288*4882a593Smuzhiyun static inline u32 ti_pipe3_readl(void __iomem *addr, unsigned offset)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun return __raw_readl(addr + offset);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
ti_pipe3_writel(void __iomem * addr,unsigned offset,u32 data)293*4882a593Smuzhiyun static inline void ti_pipe3_writel(void __iomem *addr, unsigned offset,
294*4882a593Smuzhiyun u32 data)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun __raw_writel(data, addr + offset);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
ti_pipe3_get_dpll_params(struct ti_pipe3 * phy)299*4882a593Smuzhiyun static struct pipe3_dpll_params *ti_pipe3_get_dpll_params(struct ti_pipe3 *phy)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun unsigned long rate;
302*4882a593Smuzhiyun struct pipe3_dpll_map *dpll_map = phy->dpll_map;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun rate = clk_get_rate(phy->sys_clk);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun for (; dpll_map->rate; dpll_map++) {
307*4882a593Smuzhiyun if (rate == dpll_map->rate)
308*4882a593Smuzhiyun return &dpll_map->params;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun dev_err(phy->dev, "No DPLL configuration for %lu Hz SYS CLK\n", rate);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return NULL;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static int ti_pipe3_enable_clocks(struct ti_pipe3 *phy);
317*4882a593Smuzhiyun static void ti_pipe3_disable_clocks(struct ti_pipe3 *phy);
318*4882a593Smuzhiyun
ti_pipe3_power_off(struct phy * x)319*4882a593Smuzhiyun static int ti_pipe3_power_off(struct phy *x)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun int ret;
322*4882a593Smuzhiyun struct ti_pipe3 *phy = phy_get_drvdata(x);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (!phy->phy_power_syscon) {
325*4882a593Smuzhiyun omap_control_phy_power(phy->control_dev, 0);
326*4882a593Smuzhiyun return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun ret = regmap_update_bits(phy->phy_power_syscon, phy->power_reg,
330*4882a593Smuzhiyun PIPE3_PHY_PWRCTL_CLK_CMD_MASK, 0);
331*4882a593Smuzhiyun return ret;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun static void ti_pipe3_calibrate(struct ti_pipe3 *phy);
335*4882a593Smuzhiyun
ti_pipe3_power_on(struct phy * x)336*4882a593Smuzhiyun static int ti_pipe3_power_on(struct phy *x)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun u32 val;
339*4882a593Smuzhiyun u32 mask;
340*4882a593Smuzhiyun unsigned long rate;
341*4882a593Smuzhiyun struct ti_pipe3 *phy = phy_get_drvdata(x);
342*4882a593Smuzhiyun bool rx_pending = false;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (!phy->phy_power_syscon) {
345*4882a593Smuzhiyun omap_control_phy_power(phy->control_dev, 1);
346*4882a593Smuzhiyun return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun rate = clk_get_rate(phy->sys_clk);
350*4882a593Smuzhiyun if (!rate) {
351*4882a593Smuzhiyun dev_err(phy->dev, "Invalid clock rate\n");
352*4882a593Smuzhiyun return -EINVAL;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun rate = rate / 1000000;
355*4882a593Smuzhiyun mask = OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_MASK;
356*4882a593Smuzhiyun val = rate << OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT;
357*4882a593Smuzhiyun regmap_update_bits(phy->phy_power_syscon, phy->power_reg,
358*4882a593Smuzhiyun mask, val);
359*4882a593Smuzhiyun /*
360*4882a593Smuzhiyun * For PCIe, TX and RX must be powered on simultaneously.
361*4882a593Smuzhiyun * For USB and SATA, TX must be powered on before RX
362*4882a593Smuzhiyun */
363*4882a593Smuzhiyun mask = OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK;
364*4882a593Smuzhiyun if (phy->mode == PIPE3_MODE_SATA || phy->mode == PIPE3_MODE_USBSS) {
365*4882a593Smuzhiyun val = PIPE3_PHY_TX_POWERON;
366*4882a593Smuzhiyun rx_pending = true;
367*4882a593Smuzhiyun } else {
368*4882a593Smuzhiyun val = PIPE3_PHY_TX_POWERON | PIPE3_PHY_RX_POWERON;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun regmap_update_bits(phy->phy_power_syscon, phy->power_reg,
372*4882a593Smuzhiyun mask, val);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (rx_pending) {
375*4882a593Smuzhiyun val = PIPE3_PHY_TX_POWERON | PIPE3_PHY_RX_POWERON;
376*4882a593Smuzhiyun regmap_update_bits(phy->phy_power_syscon, phy->power_reg,
377*4882a593Smuzhiyun mask, val);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (phy->mode == PIPE3_MODE_PCIE)
381*4882a593Smuzhiyun ti_pipe3_calibrate(phy);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun return 0;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
ti_pipe3_dpll_wait_lock(struct ti_pipe3 * phy)386*4882a593Smuzhiyun static int ti_pipe3_dpll_wait_lock(struct ti_pipe3 *phy)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun u32 val;
389*4882a593Smuzhiyun unsigned long timeout;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(PLL_LOCK_TIME);
392*4882a593Smuzhiyun do {
393*4882a593Smuzhiyun cpu_relax();
394*4882a593Smuzhiyun val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
395*4882a593Smuzhiyun if (val & PLL_LOCK)
396*4882a593Smuzhiyun return 0;
397*4882a593Smuzhiyun } while (!time_after(jiffies, timeout));
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun dev_err(phy->dev, "DPLL failed to lock\n");
400*4882a593Smuzhiyun return -EBUSY;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
ti_pipe3_dpll_program(struct ti_pipe3 * phy)403*4882a593Smuzhiyun static int ti_pipe3_dpll_program(struct ti_pipe3 *phy)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun u32 val;
406*4882a593Smuzhiyun struct pipe3_dpll_params *dpll_params;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun dpll_params = ti_pipe3_get_dpll_params(phy);
409*4882a593Smuzhiyun if (!dpll_params)
410*4882a593Smuzhiyun return -EINVAL;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION1);
413*4882a593Smuzhiyun val &= ~PLL_REGN_MASK;
414*4882a593Smuzhiyun val |= dpll_params->n << PLL_REGN_SHIFT;
415*4882a593Smuzhiyun ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION1, val);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
418*4882a593Smuzhiyun val &= ~PLL_SELFREQDCO_MASK;
419*4882a593Smuzhiyun val |= dpll_params->freq << PLL_SELFREQDCO_SHIFT;
420*4882a593Smuzhiyun ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION1);
423*4882a593Smuzhiyun val &= ~PLL_REGM_MASK;
424*4882a593Smuzhiyun val |= dpll_params->m << PLL_REGM_SHIFT;
425*4882a593Smuzhiyun ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION1, val);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION4);
428*4882a593Smuzhiyun val &= ~PLL_REGM_F_MASK;
429*4882a593Smuzhiyun val |= dpll_params->mf << PLL_REGM_F_SHIFT;
430*4882a593Smuzhiyun ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION4, val);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION3);
433*4882a593Smuzhiyun val &= ~PLL_SD_MASK;
434*4882a593Smuzhiyun val |= dpll_params->sd << PLL_SD_SHIFT;
435*4882a593Smuzhiyun ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION3, val);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun ti_pipe3_writel(phy->pll_ctrl_base, PLL_GO, SET_PLL_GO);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun return ti_pipe3_dpll_wait_lock(phy);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
ti_pipe3_calibrate(struct ti_pipe3 * phy)442*4882a593Smuzhiyun static void ti_pipe3_calibrate(struct ti_pipe3 *phy)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun u32 val;
445*4882a593Smuzhiyun struct pipe3_settings *s = &phy->settings;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun val = ti_pipe3_readl(phy->phy_rx, PIPE3_PHY_RX_ANA_PROGRAMMABILITY);
448*4882a593Smuzhiyun val &= ~(INTERFACE_MASK | LOSD_MASK | MEM_PLLDIV);
449*4882a593Smuzhiyun val |= (s->ana_interface << INTERFACE_SHIFT | s->ana_losd << LOSD_SHIFT);
450*4882a593Smuzhiyun ti_pipe3_writel(phy->phy_rx, PIPE3_PHY_RX_ANA_PROGRAMMABILITY, val);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun val = ti_pipe3_readl(phy->phy_rx, PIPE3_PHY_RX_DIGITAL_MODES);
453*4882a593Smuzhiyun val &= ~(MEM_HS_RATE_MASK | MEM_OVRD_HS_RATE | MEM_CDR_FASTLOCK |
454*4882a593Smuzhiyun MEM_CDR_LBW_MASK | MEM_CDR_STEPCNT_MASK | MEM_CDR_STL_MASK |
455*4882a593Smuzhiyun MEM_CDR_THR_MASK | MEM_CDR_THR_MODE | MEM_CDR_2NDO_SDM_MODE);
456*4882a593Smuzhiyun val |= s->dig_hs_rate << MEM_HS_RATE_SHIFT |
457*4882a593Smuzhiyun s->dig_ovrd_hs_rate << MEM_OVRD_HS_RATE_SHIFT |
458*4882a593Smuzhiyun s->dig_fastlock << MEM_CDR_FASTLOCK_SHIFT |
459*4882a593Smuzhiyun s->dig_lbw << MEM_CDR_LBW_SHIFT |
460*4882a593Smuzhiyun s->dig_stepcnt << MEM_CDR_STEPCNT_SHIFT |
461*4882a593Smuzhiyun s->dig_stl << MEM_CDR_STL_SHIFT |
462*4882a593Smuzhiyun s->dig_thr << MEM_CDR_THR_SHIFT |
463*4882a593Smuzhiyun s->dig_thr_mode << MEM_CDR_THR_MODE_SHIFT |
464*4882a593Smuzhiyun s->dig_2ndo_sdm_mode << MEM_CDR_2NDO_SDM_MODE_SHIFT;
465*4882a593Smuzhiyun ti_pipe3_writel(phy->phy_rx, PIPE3_PHY_RX_DIGITAL_MODES, val);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun val = ti_pipe3_readl(phy->phy_rx, PIPE3_PHY_RX_TRIM);
468*4882a593Smuzhiyun val &= ~MEM_DLL_TRIM_SEL_MASK;
469*4882a593Smuzhiyun val |= s->dll_trim_sel << MEM_DLL_TRIM_SHIFT;
470*4882a593Smuzhiyun ti_pipe3_writel(phy->phy_rx, PIPE3_PHY_RX_TRIM, val);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun val = ti_pipe3_readl(phy->phy_rx, PIPE3_PHY_RX_DLL);
473*4882a593Smuzhiyun val &= ~MEM_DLL_PHINT_RATE_MASK;
474*4882a593Smuzhiyun val |= s->dll_phint_rate << MEM_DLL_PHINT_RATE_SHIFT;
475*4882a593Smuzhiyun ti_pipe3_writel(phy->phy_rx, PIPE3_PHY_RX_DLL, val);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun val = ti_pipe3_readl(phy->phy_rx, PIPE3_PHY_RX_EQUALIZER);
478*4882a593Smuzhiyun val &= ~(MEM_EQLEV_MASK | MEM_EQFTC_MASK | MEM_EQCTL_MASK |
479*4882a593Smuzhiyun MEM_OVRD_EQLEV | MEM_OVRD_EQFTC);
480*4882a593Smuzhiyun val |= s->eq_lev << MEM_EQLEV_SHIFT |
481*4882a593Smuzhiyun s->eq_ftc << MEM_EQFTC_SHIFT |
482*4882a593Smuzhiyun s->eq_ctl << MEM_EQCTL_SHIFT |
483*4882a593Smuzhiyun s->eq_ovrd_lev << MEM_OVRD_EQLEV_SHIFT |
484*4882a593Smuzhiyun s->eq_ovrd_ftc << MEM_OVRD_EQFTC_SHIFT;
485*4882a593Smuzhiyun ti_pipe3_writel(phy->phy_rx, PIPE3_PHY_RX_EQUALIZER, val);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (phy->mode == PIPE3_MODE_SATA) {
488*4882a593Smuzhiyun val = ti_pipe3_readl(phy->phy_rx,
489*4882a593Smuzhiyun SATA_PHY_RX_IO_AND_A2D_OVERRIDES);
490*4882a593Smuzhiyun val &= ~MEM_CDR_LOS_SOURCE_MASK;
491*4882a593Smuzhiyun ti_pipe3_writel(phy->phy_rx, SATA_PHY_RX_IO_AND_A2D_OVERRIDES,
492*4882a593Smuzhiyun val);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
ti_pipe3_init(struct phy * x)496*4882a593Smuzhiyun static int ti_pipe3_init(struct phy *x)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct ti_pipe3 *phy = phy_get_drvdata(x);
499*4882a593Smuzhiyun u32 val;
500*4882a593Smuzhiyun int ret = 0;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun ti_pipe3_enable_clocks(phy);
503*4882a593Smuzhiyun /*
504*4882a593Smuzhiyun * Set pcie_pcs register to 0x96 for proper functioning of phy
505*4882a593Smuzhiyun * as recommended in AM572x TRM SPRUHZ6, section 18.5.2.2, table
506*4882a593Smuzhiyun * 18-1804.
507*4882a593Smuzhiyun */
508*4882a593Smuzhiyun if (phy->mode == PIPE3_MODE_PCIE) {
509*4882a593Smuzhiyun if (!phy->pcs_syscon) {
510*4882a593Smuzhiyun omap_control_pcie_pcs(phy->control_dev, 0x96);
511*4882a593Smuzhiyun return 0;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun val = 0x96 << OMAP_CTRL_PCIE_PCS_DELAY_COUNT_SHIFT;
515*4882a593Smuzhiyun ret = regmap_update_bits(phy->pcs_syscon, phy->pcie_pcs_reg,
516*4882a593Smuzhiyun PCIE_PCS_MASK, val);
517*4882a593Smuzhiyun return ret;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* Bring it out of IDLE if it is IDLE */
521*4882a593Smuzhiyun val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
522*4882a593Smuzhiyun if (val & PLL_IDLE) {
523*4882a593Smuzhiyun val &= ~PLL_IDLE;
524*4882a593Smuzhiyun ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
525*4882a593Smuzhiyun ret = ti_pipe3_dpll_wait_lock(phy);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /* SATA has issues if re-programmed when locked */
529*4882a593Smuzhiyun val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
530*4882a593Smuzhiyun if ((val & PLL_LOCK) && phy->mode == PIPE3_MODE_SATA)
531*4882a593Smuzhiyun return ret;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* Program the DPLL */
534*4882a593Smuzhiyun ret = ti_pipe3_dpll_program(phy);
535*4882a593Smuzhiyun if (ret) {
536*4882a593Smuzhiyun ti_pipe3_disable_clocks(phy);
537*4882a593Smuzhiyun return -EINVAL;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun ti_pipe3_calibrate(phy);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun return ret;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
ti_pipe3_exit(struct phy * x)545*4882a593Smuzhiyun static int ti_pipe3_exit(struct phy *x)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun struct ti_pipe3 *phy = phy_get_drvdata(x);
548*4882a593Smuzhiyun u32 val;
549*4882a593Smuzhiyun unsigned long timeout;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* If dpll_reset_syscon is not present we wont power down SATA DPLL
552*4882a593Smuzhiyun * due to Errata i783
553*4882a593Smuzhiyun */
554*4882a593Smuzhiyun if (phy->mode == PIPE3_MODE_SATA && !phy->dpll_reset_syscon)
555*4882a593Smuzhiyun return 0;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* PCIe doesn't have internal DPLL */
558*4882a593Smuzhiyun if (phy->mode != PIPE3_MODE_PCIE) {
559*4882a593Smuzhiyun /* Put DPLL in IDLE mode */
560*4882a593Smuzhiyun val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
561*4882a593Smuzhiyun val |= PLL_IDLE;
562*4882a593Smuzhiyun ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /* wait for LDO and Oscillator to power down */
565*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(PLL_IDLE_TIME);
566*4882a593Smuzhiyun do {
567*4882a593Smuzhiyun cpu_relax();
568*4882a593Smuzhiyun val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
569*4882a593Smuzhiyun if ((val & PLL_TICOPWDN) && (val & PLL_LDOPWDN))
570*4882a593Smuzhiyun break;
571*4882a593Smuzhiyun } while (!time_after(jiffies, timeout));
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun if (!(val & PLL_TICOPWDN) || !(val & PLL_LDOPWDN)) {
574*4882a593Smuzhiyun dev_err(phy->dev, "Failed to power down: PLL_STATUS 0x%x\n",
575*4882a593Smuzhiyun val);
576*4882a593Smuzhiyun return -EBUSY;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun /* i783: SATA needs control bit toggle after PLL unlock */
581*4882a593Smuzhiyun if (phy->mode == PIPE3_MODE_SATA) {
582*4882a593Smuzhiyun regmap_update_bits(phy->dpll_reset_syscon, phy->dpll_reset_reg,
583*4882a593Smuzhiyun SATA_PLL_SOFT_RESET, SATA_PLL_SOFT_RESET);
584*4882a593Smuzhiyun regmap_update_bits(phy->dpll_reset_syscon, phy->dpll_reset_reg,
585*4882a593Smuzhiyun SATA_PLL_SOFT_RESET, 0);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun ti_pipe3_disable_clocks(phy);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun return 0;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun static const struct phy_ops ops = {
593*4882a593Smuzhiyun .init = ti_pipe3_init,
594*4882a593Smuzhiyun .exit = ti_pipe3_exit,
595*4882a593Smuzhiyun .power_on = ti_pipe3_power_on,
596*4882a593Smuzhiyun .power_off = ti_pipe3_power_off,
597*4882a593Smuzhiyun .owner = THIS_MODULE,
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun static const struct of_device_id ti_pipe3_id_table[];
601*4882a593Smuzhiyun
ti_pipe3_get_clk(struct ti_pipe3 * phy)602*4882a593Smuzhiyun static int ti_pipe3_get_clk(struct ti_pipe3 *phy)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun struct clk *clk;
605*4882a593Smuzhiyun struct device *dev = phy->dev;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun phy->refclk = devm_clk_get(dev, "refclk");
608*4882a593Smuzhiyun if (IS_ERR(phy->refclk)) {
609*4882a593Smuzhiyun dev_err(dev, "unable to get refclk\n");
610*4882a593Smuzhiyun /* older DTBs have missing refclk in SATA PHY
611*4882a593Smuzhiyun * so don't bail out in case of SATA PHY.
612*4882a593Smuzhiyun */
613*4882a593Smuzhiyun if (phy->mode != PIPE3_MODE_SATA)
614*4882a593Smuzhiyun return PTR_ERR(phy->refclk);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (phy->mode != PIPE3_MODE_SATA) {
618*4882a593Smuzhiyun phy->wkupclk = devm_clk_get(dev, "wkupclk");
619*4882a593Smuzhiyun if (IS_ERR(phy->wkupclk)) {
620*4882a593Smuzhiyun dev_err(dev, "unable to get wkupclk\n");
621*4882a593Smuzhiyun return PTR_ERR(phy->wkupclk);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun } else {
624*4882a593Smuzhiyun phy->wkupclk = ERR_PTR(-ENODEV);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (phy->mode != PIPE3_MODE_PCIE || phy->phy_power_syscon) {
628*4882a593Smuzhiyun phy->sys_clk = devm_clk_get(dev, "sysclk");
629*4882a593Smuzhiyun if (IS_ERR(phy->sys_clk)) {
630*4882a593Smuzhiyun dev_err(dev, "unable to get sysclk\n");
631*4882a593Smuzhiyun return -EINVAL;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (phy->mode == PIPE3_MODE_PCIE) {
636*4882a593Smuzhiyun clk = devm_clk_get(dev, "dpll_ref");
637*4882a593Smuzhiyun if (IS_ERR(clk)) {
638*4882a593Smuzhiyun dev_err(dev, "unable to get dpll ref clk\n");
639*4882a593Smuzhiyun return PTR_ERR(clk);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun clk_set_rate(clk, 1500000000);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun clk = devm_clk_get(dev, "dpll_ref_m2");
644*4882a593Smuzhiyun if (IS_ERR(clk)) {
645*4882a593Smuzhiyun dev_err(dev, "unable to get dpll ref m2 clk\n");
646*4882a593Smuzhiyun return PTR_ERR(clk);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun clk_set_rate(clk, 100000000);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun clk = devm_clk_get(dev, "phy-div");
651*4882a593Smuzhiyun if (IS_ERR(clk)) {
652*4882a593Smuzhiyun dev_err(dev, "unable to get phy-div clk\n");
653*4882a593Smuzhiyun return PTR_ERR(clk);
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun clk_set_rate(clk, 100000000);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun phy->div_clk = devm_clk_get(dev, "div-clk");
658*4882a593Smuzhiyun if (IS_ERR(phy->div_clk)) {
659*4882a593Smuzhiyun dev_err(dev, "unable to get div-clk\n");
660*4882a593Smuzhiyun return PTR_ERR(phy->div_clk);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun } else {
663*4882a593Smuzhiyun phy->div_clk = ERR_PTR(-ENODEV);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun return 0;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
ti_pipe3_get_sysctrl(struct ti_pipe3 * phy)669*4882a593Smuzhiyun static int ti_pipe3_get_sysctrl(struct ti_pipe3 *phy)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun struct device *dev = phy->dev;
672*4882a593Smuzhiyun struct device_node *node = dev->of_node;
673*4882a593Smuzhiyun struct device_node *control_node;
674*4882a593Smuzhiyun struct platform_device *control_pdev;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun phy->phy_power_syscon = syscon_regmap_lookup_by_phandle(node,
677*4882a593Smuzhiyun "syscon-phy-power");
678*4882a593Smuzhiyun if (IS_ERR(phy->phy_power_syscon)) {
679*4882a593Smuzhiyun dev_dbg(dev,
680*4882a593Smuzhiyun "can't get syscon-phy-power, using control device\n");
681*4882a593Smuzhiyun phy->phy_power_syscon = NULL;
682*4882a593Smuzhiyun } else {
683*4882a593Smuzhiyun if (of_property_read_u32_index(node,
684*4882a593Smuzhiyun "syscon-phy-power", 1,
685*4882a593Smuzhiyun &phy->power_reg)) {
686*4882a593Smuzhiyun dev_err(dev, "couldn't get power reg. offset\n");
687*4882a593Smuzhiyun return -EINVAL;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun if (!phy->phy_power_syscon) {
692*4882a593Smuzhiyun control_node = of_parse_phandle(node, "ctrl-module", 0);
693*4882a593Smuzhiyun if (!control_node) {
694*4882a593Smuzhiyun dev_err(dev, "Failed to get control device phandle\n");
695*4882a593Smuzhiyun return -EINVAL;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun control_pdev = of_find_device_by_node(control_node);
699*4882a593Smuzhiyun if (!control_pdev) {
700*4882a593Smuzhiyun dev_err(dev, "Failed to get control device\n");
701*4882a593Smuzhiyun return -EINVAL;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun phy->control_dev = &control_pdev->dev;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun if (phy->mode == PIPE3_MODE_PCIE) {
708*4882a593Smuzhiyun phy->pcs_syscon = syscon_regmap_lookup_by_phandle(node,
709*4882a593Smuzhiyun "syscon-pcs");
710*4882a593Smuzhiyun if (IS_ERR(phy->pcs_syscon)) {
711*4882a593Smuzhiyun dev_dbg(dev,
712*4882a593Smuzhiyun "can't get syscon-pcs, using omap control\n");
713*4882a593Smuzhiyun phy->pcs_syscon = NULL;
714*4882a593Smuzhiyun } else {
715*4882a593Smuzhiyun if (of_property_read_u32_index(node,
716*4882a593Smuzhiyun "syscon-pcs", 1,
717*4882a593Smuzhiyun &phy->pcie_pcs_reg)) {
718*4882a593Smuzhiyun dev_err(dev,
719*4882a593Smuzhiyun "couldn't get pcie pcs reg. offset\n");
720*4882a593Smuzhiyun return -EINVAL;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun if (phy->mode == PIPE3_MODE_SATA) {
726*4882a593Smuzhiyun phy->dpll_reset_syscon = syscon_regmap_lookup_by_phandle(node,
727*4882a593Smuzhiyun "syscon-pllreset");
728*4882a593Smuzhiyun if (IS_ERR(phy->dpll_reset_syscon)) {
729*4882a593Smuzhiyun dev_info(dev,
730*4882a593Smuzhiyun "can't get syscon-pllreset, sata dpll won't idle\n");
731*4882a593Smuzhiyun phy->dpll_reset_syscon = NULL;
732*4882a593Smuzhiyun } else {
733*4882a593Smuzhiyun if (of_property_read_u32_index(node,
734*4882a593Smuzhiyun "syscon-pllreset", 1,
735*4882a593Smuzhiyun &phy->dpll_reset_reg)) {
736*4882a593Smuzhiyun dev_err(dev,
737*4882a593Smuzhiyun "couldn't get pllreset reg. offset\n");
738*4882a593Smuzhiyun return -EINVAL;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun return 0;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
ti_pipe3_get_tx_rx_base(struct ti_pipe3 * phy)746*4882a593Smuzhiyun static int ti_pipe3_get_tx_rx_base(struct ti_pipe3 *phy)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun struct resource *res;
749*4882a593Smuzhiyun struct device *dev = phy->dev;
750*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
753*4882a593Smuzhiyun "phy_rx");
754*4882a593Smuzhiyun phy->phy_rx = devm_ioremap_resource(dev, res);
755*4882a593Smuzhiyun if (IS_ERR(phy->phy_rx))
756*4882a593Smuzhiyun return PTR_ERR(phy->phy_rx);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
759*4882a593Smuzhiyun "phy_tx");
760*4882a593Smuzhiyun phy->phy_tx = devm_ioremap_resource(dev, res);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(phy->phy_tx);
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
ti_pipe3_get_pll_base(struct ti_pipe3 * phy)765*4882a593Smuzhiyun static int ti_pipe3_get_pll_base(struct ti_pipe3 *phy)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun struct resource *res;
768*4882a593Smuzhiyun struct device *dev = phy->dev;
769*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun if (phy->mode == PIPE3_MODE_PCIE)
772*4882a593Smuzhiyun return 0;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
775*4882a593Smuzhiyun "pll_ctrl");
776*4882a593Smuzhiyun phy->pll_ctrl_base = devm_ioremap_resource(dev, res);
777*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(phy->pll_ctrl_base);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
ti_pipe3_probe(struct platform_device * pdev)780*4882a593Smuzhiyun static int ti_pipe3_probe(struct platform_device *pdev)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun struct ti_pipe3 *phy;
783*4882a593Smuzhiyun struct phy *generic_phy;
784*4882a593Smuzhiyun struct phy_provider *phy_provider;
785*4882a593Smuzhiyun struct device *dev = &pdev->dev;
786*4882a593Smuzhiyun int ret;
787*4882a593Smuzhiyun const struct of_device_id *match;
788*4882a593Smuzhiyun struct pipe3_data *data;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
791*4882a593Smuzhiyun if (!phy)
792*4882a593Smuzhiyun return -ENOMEM;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun match = of_match_device(ti_pipe3_id_table, dev);
795*4882a593Smuzhiyun if (!match)
796*4882a593Smuzhiyun return -EINVAL;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun data = (struct pipe3_data *)match->data;
799*4882a593Smuzhiyun if (!data) {
800*4882a593Smuzhiyun dev_err(dev, "no driver data\n");
801*4882a593Smuzhiyun return -EINVAL;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun phy->dev = dev;
805*4882a593Smuzhiyun phy->mode = data->mode;
806*4882a593Smuzhiyun phy->dpll_map = data->dpll_map;
807*4882a593Smuzhiyun phy->settings = data->settings;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun ret = ti_pipe3_get_pll_base(phy);
810*4882a593Smuzhiyun if (ret)
811*4882a593Smuzhiyun return ret;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun ret = ti_pipe3_get_tx_rx_base(phy);
814*4882a593Smuzhiyun if (ret)
815*4882a593Smuzhiyun return ret;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun ret = ti_pipe3_get_sysctrl(phy);
818*4882a593Smuzhiyun if (ret)
819*4882a593Smuzhiyun return ret;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun ret = ti_pipe3_get_clk(phy);
822*4882a593Smuzhiyun if (ret)
823*4882a593Smuzhiyun return ret;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun platform_set_drvdata(pdev, phy);
826*4882a593Smuzhiyun pm_runtime_enable(dev);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /*
829*4882a593Smuzhiyun * Prevent auto-disable of refclk for SATA PHY due to Errata i783
830*4882a593Smuzhiyun */
831*4882a593Smuzhiyun if (phy->mode == PIPE3_MODE_SATA) {
832*4882a593Smuzhiyun if (!IS_ERR(phy->refclk)) {
833*4882a593Smuzhiyun clk_prepare_enable(phy->refclk);
834*4882a593Smuzhiyun phy->sata_refclk_enabled = true;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun generic_phy = devm_phy_create(dev, NULL, &ops);
839*4882a593Smuzhiyun if (IS_ERR(generic_phy))
840*4882a593Smuzhiyun return PTR_ERR(generic_phy);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun phy_set_drvdata(generic_phy, phy);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun ti_pipe3_power_off(generic_phy);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
847*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(phy_provider);
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
ti_pipe3_remove(struct platform_device * pdev)850*4882a593Smuzhiyun static int ti_pipe3_remove(struct platform_device *pdev)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun struct ti_pipe3 *phy = platform_get_drvdata(pdev);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun if (phy->mode == PIPE3_MODE_SATA) {
855*4882a593Smuzhiyun clk_disable_unprepare(phy->refclk);
856*4882a593Smuzhiyun phy->sata_refclk_enabled = false;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun return 0;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
ti_pipe3_enable_clocks(struct ti_pipe3 * phy)863*4882a593Smuzhiyun static int ti_pipe3_enable_clocks(struct ti_pipe3 *phy)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun int ret = 0;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun if (!IS_ERR(phy->refclk)) {
868*4882a593Smuzhiyun ret = clk_prepare_enable(phy->refclk);
869*4882a593Smuzhiyun if (ret) {
870*4882a593Smuzhiyun dev_err(phy->dev, "Failed to enable refclk %d\n", ret);
871*4882a593Smuzhiyun return ret;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun if (!IS_ERR(phy->wkupclk)) {
876*4882a593Smuzhiyun ret = clk_prepare_enable(phy->wkupclk);
877*4882a593Smuzhiyun if (ret) {
878*4882a593Smuzhiyun dev_err(phy->dev, "Failed to enable wkupclk %d\n", ret);
879*4882a593Smuzhiyun goto disable_refclk;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun if (!IS_ERR(phy->div_clk)) {
884*4882a593Smuzhiyun ret = clk_prepare_enable(phy->div_clk);
885*4882a593Smuzhiyun if (ret) {
886*4882a593Smuzhiyun dev_err(phy->dev, "Failed to enable div_clk %d\n", ret);
887*4882a593Smuzhiyun goto disable_wkupclk;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun return 0;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun disable_wkupclk:
894*4882a593Smuzhiyun if (!IS_ERR(phy->wkupclk))
895*4882a593Smuzhiyun clk_disable_unprepare(phy->wkupclk);
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun disable_refclk:
898*4882a593Smuzhiyun if (!IS_ERR(phy->refclk))
899*4882a593Smuzhiyun clk_disable_unprepare(phy->refclk);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun return ret;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
ti_pipe3_disable_clocks(struct ti_pipe3 * phy)904*4882a593Smuzhiyun static void ti_pipe3_disable_clocks(struct ti_pipe3 *phy)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun if (!IS_ERR(phy->wkupclk))
907*4882a593Smuzhiyun clk_disable_unprepare(phy->wkupclk);
908*4882a593Smuzhiyun if (!IS_ERR(phy->refclk))
909*4882a593Smuzhiyun clk_disable_unprepare(phy->refclk);
910*4882a593Smuzhiyun if (!IS_ERR(phy->div_clk))
911*4882a593Smuzhiyun clk_disable_unprepare(phy->div_clk);
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun static const struct of_device_id ti_pipe3_id_table[] = {
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun .compatible = "ti,phy-usb3",
917*4882a593Smuzhiyun .data = &data_usb,
918*4882a593Smuzhiyun },
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun .compatible = "ti,omap-usb3",
921*4882a593Smuzhiyun .data = &data_usb,
922*4882a593Smuzhiyun },
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun .compatible = "ti,phy-pipe3-sata",
925*4882a593Smuzhiyun .data = &data_sata,
926*4882a593Smuzhiyun },
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun .compatible = "ti,phy-pipe3-pcie",
929*4882a593Smuzhiyun .data = &data_pcie,
930*4882a593Smuzhiyun },
931*4882a593Smuzhiyun {}
932*4882a593Smuzhiyun };
933*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ti_pipe3_id_table);
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun static struct platform_driver ti_pipe3_driver = {
936*4882a593Smuzhiyun .probe = ti_pipe3_probe,
937*4882a593Smuzhiyun .remove = ti_pipe3_remove,
938*4882a593Smuzhiyun .driver = {
939*4882a593Smuzhiyun .name = "ti-pipe3",
940*4882a593Smuzhiyun .of_match_table = ti_pipe3_id_table,
941*4882a593Smuzhiyun },
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun module_platform_driver(ti_pipe3_driver);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun MODULE_ALIAS("platform:ti_pipe3");
947*4882a593Smuzhiyun MODULE_AUTHOR("Texas Instruments Inc.");
948*4882a593Smuzhiyun MODULE_DESCRIPTION("TI PIPE3 phy driver");
949*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
950