xref: /OK3568_Linux_fs/kernel/drivers/phy/ti/phy-j721e-wiz.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /**
3*4882a593Smuzhiyun  * Wrapper driver for SERDES used in J721E
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2019 Texas Instruments Incorporated - http://www.ti.com/
6*4882a593Smuzhiyun  * Author: Kishon Vijay Abraham I <kishon@ti.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <dt-bindings/phy/phy.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/gpio.h>
13*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/mux/consumer.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/pm_runtime.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun #include <linux/reset-controller.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define WIZ_SERDES_CTRL		0x404
25*4882a593Smuzhiyun #define WIZ_SERDES_TOP_CTRL	0x408
26*4882a593Smuzhiyun #define WIZ_SERDES_RST		0x40c
27*4882a593Smuzhiyun #define WIZ_SERDES_TYPEC	0x410
28*4882a593Smuzhiyun #define WIZ_LANECTL(n)		(0x480 + (0x40 * (n)))
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define WIZ_MAX_LANES		4
31*4882a593Smuzhiyun #define WIZ_MUX_NUM_CLOCKS	3
32*4882a593Smuzhiyun #define WIZ_DIV_NUM_CLOCKS_16G	2
33*4882a593Smuzhiyun #define WIZ_DIV_NUM_CLOCKS_10G	1
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define WIZ_SERDES_TYPEC_LN10_SWAP	BIT(30)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun enum wiz_lane_standard_mode {
38*4882a593Smuzhiyun 	LANE_MODE_GEN1,
39*4882a593Smuzhiyun 	LANE_MODE_GEN2,
40*4882a593Smuzhiyun 	LANE_MODE_GEN3,
41*4882a593Smuzhiyun 	LANE_MODE_GEN4,
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun enum wiz_refclk_mux_sel {
45*4882a593Smuzhiyun 	PLL0_REFCLK,
46*4882a593Smuzhiyun 	PLL1_REFCLK,
47*4882a593Smuzhiyun 	REFCLK_DIG,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun enum wiz_refclk_div_sel {
51*4882a593Smuzhiyun 	CMN_REFCLK_DIG_DIV,
52*4882a593Smuzhiyun 	CMN_REFCLK1_DIG_DIV,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static const struct reg_field por_en = REG_FIELD(WIZ_SERDES_CTRL, 31, 31);
56*4882a593Smuzhiyun static const struct reg_field phy_reset_n = REG_FIELD(WIZ_SERDES_RST, 31, 31);
57*4882a593Smuzhiyun static const struct reg_field pll1_refclk_mux_sel =
58*4882a593Smuzhiyun 					REG_FIELD(WIZ_SERDES_RST, 29, 29);
59*4882a593Smuzhiyun static const struct reg_field pll0_refclk_mux_sel =
60*4882a593Smuzhiyun 					REG_FIELD(WIZ_SERDES_RST, 28, 28);
61*4882a593Smuzhiyun static const struct reg_field refclk_dig_sel_16g =
62*4882a593Smuzhiyun 					REG_FIELD(WIZ_SERDES_RST, 24, 25);
63*4882a593Smuzhiyun static const struct reg_field refclk_dig_sel_10g =
64*4882a593Smuzhiyun 					REG_FIELD(WIZ_SERDES_RST, 24, 24);
65*4882a593Smuzhiyun static const struct reg_field pma_cmn_refclk_int_mode =
66*4882a593Smuzhiyun 					REG_FIELD(WIZ_SERDES_TOP_CTRL, 28, 29);
67*4882a593Smuzhiyun static const struct reg_field pma_cmn_refclk_mode =
68*4882a593Smuzhiyun 					REG_FIELD(WIZ_SERDES_TOP_CTRL, 30, 31);
69*4882a593Smuzhiyun static const struct reg_field pma_cmn_refclk_dig_div =
70*4882a593Smuzhiyun 					REG_FIELD(WIZ_SERDES_TOP_CTRL, 26, 27);
71*4882a593Smuzhiyun static const struct reg_field pma_cmn_refclk1_dig_div =
72*4882a593Smuzhiyun 					REG_FIELD(WIZ_SERDES_TOP_CTRL, 24, 25);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static const struct reg_field p_enable[WIZ_MAX_LANES] = {
75*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(0), 30, 31),
76*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(1), 30, 31),
77*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(2), 30, 31),
78*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(3), 30, 31),
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun enum p_enable { P_ENABLE = 2, P_ENABLE_FORCE = 1, P_ENABLE_DISABLE = 0 };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun static const struct reg_field p_align[WIZ_MAX_LANES] = {
84*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(0), 29, 29),
85*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(1), 29, 29),
86*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(2), 29, 29),
87*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(3), 29, 29),
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static const struct reg_field p_raw_auto_start[WIZ_MAX_LANES] = {
91*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(0), 28, 28),
92*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(1), 28, 28),
93*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(2), 28, 28),
94*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(3), 28, 28),
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static const struct reg_field p_standard_mode[WIZ_MAX_LANES] = {
98*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(0), 24, 25),
99*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(1), 24, 25),
100*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(2), 24, 25),
101*4882a593Smuzhiyun 	REG_FIELD(WIZ_LANECTL(3), 24, 25),
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun static const struct reg_field typec_ln10_swap =
105*4882a593Smuzhiyun 					REG_FIELD(WIZ_SERDES_TYPEC, 30, 30);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun struct wiz_clk_mux {
108*4882a593Smuzhiyun 	struct clk_hw		hw;
109*4882a593Smuzhiyun 	struct regmap_field	*field;
110*4882a593Smuzhiyun 	u32			*table;
111*4882a593Smuzhiyun 	struct clk_init_data	clk_data;
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define to_wiz_clk_mux(_hw) container_of(_hw, struct wiz_clk_mux, hw)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun struct wiz_clk_divider {
117*4882a593Smuzhiyun 	struct clk_hw		hw;
118*4882a593Smuzhiyun 	struct regmap_field	*field;
119*4882a593Smuzhiyun 	const struct clk_div_table	*table;
120*4882a593Smuzhiyun 	struct clk_init_data	clk_data;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define to_wiz_clk_div(_hw) container_of(_hw, struct wiz_clk_divider, hw)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun struct wiz_clk_mux_sel {
126*4882a593Smuzhiyun 	struct regmap_field	*field;
127*4882a593Smuzhiyun 	u32			table[4];
128*4882a593Smuzhiyun 	const char		*node_name;
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun struct wiz_clk_div_sel {
132*4882a593Smuzhiyun 	struct regmap_field	*field;
133*4882a593Smuzhiyun 	const struct clk_div_table	*table;
134*4882a593Smuzhiyun 	const char		*node_name;
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun static struct wiz_clk_mux_sel clk_mux_sel_16g[] = {
138*4882a593Smuzhiyun 	{
139*4882a593Smuzhiyun 		/*
140*4882a593Smuzhiyun 		 * Mux value to be configured for each of the input clocks
141*4882a593Smuzhiyun 		 * in the order populated in device tree
142*4882a593Smuzhiyun 		 */
143*4882a593Smuzhiyun 		.table = { 1, 0 },
144*4882a593Smuzhiyun 		.node_name = "pll0-refclk",
145*4882a593Smuzhiyun 	},
146*4882a593Smuzhiyun 	{
147*4882a593Smuzhiyun 		.table = { 1, 0 },
148*4882a593Smuzhiyun 		.node_name = "pll1-refclk",
149*4882a593Smuzhiyun 	},
150*4882a593Smuzhiyun 	{
151*4882a593Smuzhiyun 		.table = { 1, 3, 0, 2 },
152*4882a593Smuzhiyun 		.node_name = "refclk-dig",
153*4882a593Smuzhiyun 	},
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static struct wiz_clk_mux_sel clk_mux_sel_10g[] = {
157*4882a593Smuzhiyun 	{
158*4882a593Smuzhiyun 		/*
159*4882a593Smuzhiyun 		 * Mux value to be configured for each of the input clocks
160*4882a593Smuzhiyun 		 * in the order populated in device tree
161*4882a593Smuzhiyun 		 */
162*4882a593Smuzhiyun 		.table = { 1, 0 },
163*4882a593Smuzhiyun 		.node_name = "pll0-refclk",
164*4882a593Smuzhiyun 	},
165*4882a593Smuzhiyun 	{
166*4882a593Smuzhiyun 		.table = { 1, 0 },
167*4882a593Smuzhiyun 		.node_name = "pll1-refclk",
168*4882a593Smuzhiyun 	},
169*4882a593Smuzhiyun 	{
170*4882a593Smuzhiyun 		.table = { 1, 0 },
171*4882a593Smuzhiyun 		.node_name = "refclk-dig",
172*4882a593Smuzhiyun 	},
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static const struct clk_div_table clk_div_table[] = {
176*4882a593Smuzhiyun 	{ .val = 0, .div = 1, },
177*4882a593Smuzhiyun 	{ .val = 1, .div = 2, },
178*4882a593Smuzhiyun 	{ .val = 2, .div = 4, },
179*4882a593Smuzhiyun 	{ .val = 3, .div = 8, },
180*4882a593Smuzhiyun 	{ /* sentinel */ },
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static struct wiz_clk_div_sel clk_div_sel[] = {
184*4882a593Smuzhiyun 	{
185*4882a593Smuzhiyun 		.table = clk_div_table,
186*4882a593Smuzhiyun 		.node_name = "cmn-refclk-dig-div",
187*4882a593Smuzhiyun 	},
188*4882a593Smuzhiyun 	{
189*4882a593Smuzhiyun 		.table = clk_div_table,
190*4882a593Smuzhiyun 		.node_name = "cmn-refclk1-dig-div",
191*4882a593Smuzhiyun 	},
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun enum wiz_type {
195*4882a593Smuzhiyun 	J721E_WIZ_16G,
196*4882a593Smuzhiyun 	J721E_WIZ_10G,
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define WIZ_TYPEC_DIR_DEBOUNCE_MIN	100	/* ms */
200*4882a593Smuzhiyun #define WIZ_TYPEC_DIR_DEBOUNCE_MAX	1000
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun struct wiz {
203*4882a593Smuzhiyun 	struct regmap		*regmap;
204*4882a593Smuzhiyun 	enum wiz_type		type;
205*4882a593Smuzhiyun 	struct wiz_clk_mux_sel	*clk_mux_sel;
206*4882a593Smuzhiyun 	struct wiz_clk_div_sel	*clk_div_sel;
207*4882a593Smuzhiyun 	unsigned int		clk_div_sel_num;
208*4882a593Smuzhiyun 	struct regmap_field	*por_en;
209*4882a593Smuzhiyun 	struct regmap_field	*phy_reset_n;
210*4882a593Smuzhiyun 	struct regmap_field	*p_enable[WIZ_MAX_LANES];
211*4882a593Smuzhiyun 	struct regmap_field	*p_align[WIZ_MAX_LANES];
212*4882a593Smuzhiyun 	struct regmap_field	*p_raw_auto_start[WIZ_MAX_LANES];
213*4882a593Smuzhiyun 	struct regmap_field	*p_standard_mode[WIZ_MAX_LANES];
214*4882a593Smuzhiyun 	struct regmap_field	*pma_cmn_refclk_int_mode;
215*4882a593Smuzhiyun 	struct regmap_field	*pma_cmn_refclk_mode;
216*4882a593Smuzhiyun 	struct regmap_field	*pma_cmn_refclk_dig_div;
217*4882a593Smuzhiyun 	struct regmap_field	*pma_cmn_refclk1_dig_div;
218*4882a593Smuzhiyun 	struct regmap_field	*typec_ln10_swap;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	struct device		*dev;
221*4882a593Smuzhiyun 	u32			num_lanes;
222*4882a593Smuzhiyun 	struct platform_device	*serdes_pdev;
223*4882a593Smuzhiyun 	struct reset_controller_dev wiz_phy_reset_dev;
224*4882a593Smuzhiyun 	struct gpio_desc	*gpio_typec_dir;
225*4882a593Smuzhiyun 	int			typec_dir_delay;
226*4882a593Smuzhiyun 	u32 lane_phy_type[WIZ_MAX_LANES];
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun 
wiz_reset(struct wiz * wiz)229*4882a593Smuzhiyun static int wiz_reset(struct wiz *wiz)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	int ret;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	ret = regmap_field_write(wiz->por_en, 0x1);
234*4882a593Smuzhiyun 	if (ret)
235*4882a593Smuzhiyun 		return ret;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	mdelay(1);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	ret = regmap_field_write(wiz->por_en, 0x0);
240*4882a593Smuzhiyun 	if (ret)
241*4882a593Smuzhiyun 		return ret;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
wiz_mode_select(struct wiz * wiz)246*4882a593Smuzhiyun static int wiz_mode_select(struct wiz *wiz)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	u32 num_lanes = wiz->num_lanes;
249*4882a593Smuzhiyun 	enum wiz_lane_standard_mode mode;
250*4882a593Smuzhiyun 	int ret;
251*4882a593Smuzhiyun 	int i;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	for (i = 0; i < num_lanes; i++) {
254*4882a593Smuzhiyun 		if (wiz->lane_phy_type[i] == PHY_TYPE_DP)
255*4882a593Smuzhiyun 			mode = LANE_MODE_GEN1;
256*4882a593Smuzhiyun 		else
257*4882a593Smuzhiyun 			mode = LANE_MODE_GEN4;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 		ret = regmap_field_write(wiz->p_standard_mode[i], mode);
260*4882a593Smuzhiyun 		if (ret)
261*4882a593Smuzhiyun 			return ret;
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
wiz_init_raw_interface(struct wiz * wiz,bool enable)267*4882a593Smuzhiyun static int wiz_init_raw_interface(struct wiz *wiz, bool enable)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	u32 num_lanes = wiz->num_lanes;
270*4882a593Smuzhiyun 	int i;
271*4882a593Smuzhiyun 	int ret;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	for (i = 0; i < num_lanes; i++) {
274*4882a593Smuzhiyun 		ret = regmap_field_write(wiz->p_align[i], enable);
275*4882a593Smuzhiyun 		if (ret)
276*4882a593Smuzhiyun 			return ret;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 		ret = regmap_field_write(wiz->p_raw_auto_start[i], enable);
279*4882a593Smuzhiyun 		if (ret)
280*4882a593Smuzhiyun 			return ret;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
wiz_init(struct wiz * wiz)286*4882a593Smuzhiyun static int wiz_init(struct wiz *wiz)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	struct device *dev = wiz->dev;
289*4882a593Smuzhiyun 	int ret;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	ret = wiz_reset(wiz);
292*4882a593Smuzhiyun 	if (ret) {
293*4882a593Smuzhiyun 		dev_err(dev, "WIZ reset failed\n");
294*4882a593Smuzhiyun 		return ret;
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	ret = wiz_mode_select(wiz);
298*4882a593Smuzhiyun 	if (ret) {
299*4882a593Smuzhiyun 		dev_err(dev, "WIZ mode select failed\n");
300*4882a593Smuzhiyun 		return ret;
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	ret = wiz_init_raw_interface(wiz, true);
304*4882a593Smuzhiyun 	if (ret) {
305*4882a593Smuzhiyun 		dev_err(dev, "WIZ interface initialization failed\n");
306*4882a593Smuzhiyun 		return ret;
307*4882a593Smuzhiyun 	}
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
wiz_regfield_init(struct wiz * wiz)312*4882a593Smuzhiyun static int wiz_regfield_init(struct wiz *wiz)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	struct wiz_clk_mux_sel *clk_mux_sel;
315*4882a593Smuzhiyun 	struct wiz_clk_div_sel *clk_div_sel;
316*4882a593Smuzhiyun 	struct regmap *regmap = wiz->regmap;
317*4882a593Smuzhiyun 	int num_lanes = wiz->num_lanes;
318*4882a593Smuzhiyun 	struct device *dev = wiz->dev;
319*4882a593Smuzhiyun 	int i;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	wiz->por_en = devm_regmap_field_alloc(dev, regmap, por_en);
322*4882a593Smuzhiyun 	if (IS_ERR(wiz->por_en)) {
323*4882a593Smuzhiyun 		dev_err(dev, "POR_EN reg field init failed\n");
324*4882a593Smuzhiyun 		return PTR_ERR(wiz->por_en);
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	wiz->phy_reset_n = devm_regmap_field_alloc(dev, regmap,
328*4882a593Smuzhiyun 						   phy_reset_n);
329*4882a593Smuzhiyun 	if (IS_ERR(wiz->phy_reset_n)) {
330*4882a593Smuzhiyun 		dev_err(dev, "PHY_RESET_N reg field init failed\n");
331*4882a593Smuzhiyun 		return PTR_ERR(wiz->phy_reset_n);
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	wiz->pma_cmn_refclk_int_mode =
335*4882a593Smuzhiyun 		devm_regmap_field_alloc(dev, regmap, pma_cmn_refclk_int_mode);
336*4882a593Smuzhiyun 	if (IS_ERR(wiz->pma_cmn_refclk_int_mode)) {
337*4882a593Smuzhiyun 		dev_err(dev, "PMA_CMN_REFCLK_INT_MODE reg field init failed\n");
338*4882a593Smuzhiyun 		return PTR_ERR(wiz->pma_cmn_refclk_int_mode);
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	wiz->pma_cmn_refclk_mode =
342*4882a593Smuzhiyun 		devm_regmap_field_alloc(dev, regmap, pma_cmn_refclk_mode);
343*4882a593Smuzhiyun 	if (IS_ERR(wiz->pma_cmn_refclk_mode)) {
344*4882a593Smuzhiyun 		dev_err(dev, "PMA_CMN_REFCLK_MODE reg field init failed\n");
345*4882a593Smuzhiyun 		return PTR_ERR(wiz->pma_cmn_refclk_mode);
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	clk_div_sel = &wiz->clk_div_sel[CMN_REFCLK_DIG_DIV];
349*4882a593Smuzhiyun 	clk_div_sel->field = devm_regmap_field_alloc(dev, regmap,
350*4882a593Smuzhiyun 						     pma_cmn_refclk_dig_div);
351*4882a593Smuzhiyun 	if (IS_ERR(clk_div_sel->field)) {
352*4882a593Smuzhiyun 		dev_err(dev, "PMA_CMN_REFCLK_DIG_DIV reg field init failed\n");
353*4882a593Smuzhiyun 		return PTR_ERR(clk_div_sel->field);
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	if (wiz->type == J721E_WIZ_16G) {
357*4882a593Smuzhiyun 		clk_div_sel = &wiz->clk_div_sel[CMN_REFCLK1_DIG_DIV];
358*4882a593Smuzhiyun 		clk_div_sel->field =
359*4882a593Smuzhiyun 			devm_regmap_field_alloc(dev, regmap,
360*4882a593Smuzhiyun 						pma_cmn_refclk1_dig_div);
361*4882a593Smuzhiyun 		if (IS_ERR(clk_div_sel->field)) {
362*4882a593Smuzhiyun 			dev_err(dev, "PMA_CMN_REFCLK1_DIG_DIV reg field init failed\n");
363*4882a593Smuzhiyun 			return PTR_ERR(clk_div_sel->field);
364*4882a593Smuzhiyun 		}
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	clk_mux_sel = &wiz->clk_mux_sel[PLL0_REFCLK];
368*4882a593Smuzhiyun 	clk_mux_sel->field = devm_regmap_field_alloc(dev, regmap,
369*4882a593Smuzhiyun 						     pll0_refclk_mux_sel);
370*4882a593Smuzhiyun 	if (IS_ERR(clk_mux_sel->field)) {
371*4882a593Smuzhiyun 		dev_err(dev, "PLL0_REFCLK_SEL reg field init failed\n");
372*4882a593Smuzhiyun 		return PTR_ERR(clk_mux_sel->field);
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	clk_mux_sel = &wiz->clk_mux_sel[PLL1_REFCLK];
376*4882a593Smuzhiyun 	clk_mux_sel->field = devm_regmap_field_alloc(dev, regmap,
377*4882a593Smuzhiyun 						     pll1_refclk_mux_sel);
378*4882a593Smuzhiyun 	if (IS_ERR(clk_mux_sel->field)) {
379*4882a593Smuzhiyun 		dev_err(dev, "PLL1_REFCLK_SEL reg field init failed\n");
380*4882a593Smuzhiyun 		return PTR_ERR(clk_mux_sel->field);
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	clk_mux_sel = &wiz->clk_mux_sel[REFCLK_DIG];
384*4882a593Smuzhiyun 	if (wiz->type == J721E_WIZ_10G)
385*4882a593Smuzhiyun 		clk_mux_sel->field =
386*4882a593Smuzhiyun 			devm_regmap_field_alloc(dev, regmap,
387*4882a593Smuzhiyun 						refclk_dig_sel_10g);
388*4882a593Smuzhiyun 	else
389*4882a593Smuzhiyun 		clk_mux_sel->field =
390*4882a593Smuzhiyun 			devm_regmap_field_alloc(dev, regmap,
391*4882a593Smuzhiyun 						refclk_dig_sel_16g);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	if (IS_ERR(clk_mux_sel->field)) {
394*4882a593Smuzhiyun 		dev_err(dev, "REFCLK_DIG_SEL reg field init failed\n");
395*4882a593Smuzhiyun 		return PTR_ERR(clk_mux_sel->field);
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	for (i = 0; i < num_lanes; i++) {
399*4882a593Smuzhiyun 		wiz->p_enable[i] = devm_regmap_field_alloc(dev, regmap,
400*4882a593Smuzhiyun 							   p_enable[i]);
401*4882a593Smuzhiyun 		if (IS_ERR(wiz->p_enable[i])) {
402*4882a593Smuzhiyun 			dev_err(dev, "P%d_ENABLE reg field init failed\n", i);
403*4882a593Smuzhiyun 			return PTR_ERR(wiz->p_enable[i]);
404*4882a593Smuzhiyun 		}
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 		wiz->p_align[i] = devm_regmap_field_alloc(dev, regmap,
407*4882a593Smuzhiyun 							  p_align[i]);
408*4882a593Smuzhiyun 		if (IS_ERR(wiz->p_align[i])) {
409*4882a593Smuzhiyun 			dev_err(dev, "P%d_ALIGN reg field init failed\n", i);
410*4882a593Smuzhiyun 			return PTR_ERR(wiz->p_align[i]);
411*4882a593Smuzhiyun 		}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 		wiz->p_raw_auto_start[i] =
414*4882a593Smuzhiyun 		  devm_regmap_field_alloc(dev, regmap, p_raw_auto_start[i]);
415*4882a593Smuzhiyun 		if (IS_ERR(wiz->p_raw_auto_start[i])) {
416*4882a593Smuzhiyun 			dev_err(dev, "P%d_RAW_AUTO_START reg field init fail\n",
417*4882a593Smuzhiyun 				i);
418*4882a593Smuzhiyun 			return PTR_ERR(wiz->p_raw_auto_start[i]);
419*4882a593Smuzhiyun 		}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 		wiz->p_standard_mode[i] =
422*4882a593Smuzhiyun 		  devm_regmap_field_alloc(dev, regmap, p_standard_mode[i]);
423*4882a593Smuzhiyun 		if (IS_ERR(wiz->p_standard_mode[i])) {
424*4882a593Smuzhiyun 			dev_err(dev, "P%d_STANDARD_MODE reg field init fail\n",
425*4882a593Smuzhiyun 				i);
426*4882a593Smuzhiyun 			return PTR_ERR(wiz->p_standard_mode[i]);
427*4882a593Smuzhiyun 		}
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	wiz->typec_ln10_swap = devm_regmap_field_alloc(dev, regmap,
431*4882a593Smuzhiyun 						       typec_ln10_swap);
432*4882a593Smuzhiyun 	if (IS_ERR(wiz->typec_ln10_swap)) {
433*4882a593Smuzhiyun 		dev_err(dev, "LN10_SWAP reg field init failed\n");
434*4882a593Smuzhiyun 		return PTR_ERR(wiz->typec_ln10_swap);
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
wiz_clk_mux_get_parent(struct clk_hw * hw)440*4882a593Smuzhiyun static u8 wiz_clk_mux_get_parent(struct clk_hw *hw)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	struct wiz_clk_mux *mux = to_wiz_clk_mux(hw);
443*4882a593Smuzhiyun 	struct regmap_field *field = mux->field;
444*4882a593Smuzhiyun 	unsigned int val;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	regmap_field_read(field, &val);
447*4882a593Smuzhiyun 	return clk_mux_val_to_index(hw, mux->table, 0, val);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
wiz_clk_mux_set_parent(struct clk_hw * hw,u8 index)450*4882a593Smuzhiyun static int wiz_clk_mux_set_parent(struct clk_hw *hw, u8 index)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	struct wiz_clk_mux *mux = to_wiz_clk_mux(hw);
453*4882a593Smuzhiyun 	struct regmap_field *field = mux->field;
454*4882a593Smuzhiyun 	int val;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	val = mux->table[index];
457*4882a593Smuzhiyun 	return regmap_field_write(field, val);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun static const struct clk_ops wiz_clk_mux_ops = {
461*4882a593Smuzhiyun 	.set_parent = wiz_clk_mux_set_parent,
462*4882a593Smuzhiyun 	.get_parent = wiz_clk_mux_get_parent,
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun 
wiz_mux_clk_register(struct wiz * wiz,struct device_node * node,struct regmap_field * field,u32 * table)465*4882a593Smuzhiyun static int wiz_mux_clk_register(struct wiz *wiz, struct device_node *node,
466*4882a593Smuzhiyun 				struct regmap_field *field, u32 *table)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	struct device *dev = wiz->dev;
469*4882a593Smuzhiyun 	struct clk_init_data *init;
470*4882a593Smuzhiyun 	const char **parent_names;
471*4882a593Smuzhiyun 	unsigned int num_parents;
472*4882a593Smuzhiyun 	struct wiz_clk_mux *mux;
473*4882a593Smuzhiyun 	char clk_name[100];
474*4882a593Smuzhiyun 	struct clk *clk;
475*4882a593Smuzhiyun 	int ret;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	mux = devm_kzalloc(dev, sizeof(*mux), GFP_KERNEL);
478*4882a593Smuzhiyun 	if (!mux)
479*4882a593Smuzhiyun 		return -ENOMEM;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	num_parents = of_clk_get_parent_count(node);
482*4882a593Smuzhiyun 	if (num_parents < 2) {
483*4882a593Smuzhiyun 		dev_err(dev, "SERDES clock must have parents\n");
484*4882a593Smuzhiyun 		return -EINVAL;
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	parent_names = devm_kzalloc(dev, (sizeof(char *) * num_parents),
488*4882a593Smuzhiyun 				    GFP_KERNEL);
489*4882a593Smuzhiyun 	if (!parent_names)
490*4882a593Smuzhiyun 		return -ENOMEM;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	of_clk_parent_fill(node, parent_names, num_parents);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	snprintf(clk_name, sizeof(clk_name), "%s_%s", dev_name(dev),
495*4882a593Smuzhiyun 		 node->name);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	init = &mux->clk_data;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	init->ops = &wiz_clk_mux_ops;
500*4882a593Smuzhiyun 	init->flags = CLK_SET_RATE_NO_REPARENT;
501*4882a593Smuzhiyun 	init->parent_names = parent_names;
502*4882a593Smuzhiyun 	init->num_parents = num_parents;
503*4882a593Smuzhiyun 	init->name = clk_name;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	mux->field = field;
506*4882a593Smuzhiyun 	mux->table = table;
507*4882a593Smuzhiyun 	mux->hw.init = init;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	clk = devm_clk_register(dev, &mux->hw);
510*4882a593Smuzhiyun 	if (IS_ERR(clk))
511*4882a593Smuzhiyun 		return PTR_ERR(clk);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	ret = of_clk_add_provider(node, of_clk_src_simple_get, clk);
514*4882a593Smuzhiyun 	if (ret)
515*4882a593Smuzhiyun 		dev_err(dev, "Failed to add clock provider: %s\n", clk_name);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	return ret;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
wiz_clk_div_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)520*4882a593Smuzhiyun static unsigned long wiz_clk_div_recalc_rate(struct clk_hw *hw,
521*4882a593Smuzhiyun 					     unsigned long parent_rate)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	struct wiz_clk_divider *div = to_wiz_clk_div(hw);
524*4882a593Smuzhiyun 	struct regmap_field *field = div->field;
525*4882a593Smuzhiyun 	int val;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	regmap_field_read(field, &val);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	return divider_recalc_rate(hw, parent_rate, val, div->table, 0x0, 2);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
wiz_clk_div_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)532*4882a593Smuzhiyun static long wiz_clk_div_round_rate(struct clk_hw *hw, unsigned long rate,
533*4882a593Smuzhiyun 				   unsigned long *prate)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	struct wiz_clk_divider *div = to_wiz_clk_div(hw);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	return divider_round_rate(hw, rate, prate, div->table, 2, 0x0);
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun 
wiz_clk_div_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)540*4882a593Smuzhiyun static int wiz_clk_div_set_rate(struct clk_hw *hw, unsigned long rate,
541*4882a593Smuzhiyun 				unsigned long parent_rate)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	struct wiz_clk_divider *div = to_wiz_clk_div(hw);
544*4882a593Smuzhiyun 	struct regmap_field *field = div->field;
545*4882a593Smuzhiyun 	int val;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	val = divider_get_val(rate, parent_rate, div->table, 2, 0x0);
548*4882a593Smuzhiyun 	if (val < 0)
549*4882a593Smuzhiyun 		return val;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	return regmap_field_write(field, val);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun static const struct clk_ops wiz_clk_div_ops = {
555*4882a593Smuzhiyun 	.recalc_rate = wiz_clk_div_recalc_rate,
556*4882a593Smuzhiyun 	.round_rate = wiz_clk_div_round_rate,
557*4882a593Smuzhiyun 	.set_rate = wiz_clk_div_set_rate,
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun 
wiz_div_clk_register(struct wiz * wiz,struct device_node * node,struct regmap_field * field,const struct clk_div_table * table)560*4882a593Smuzhiyun static int wiz_div_clk_register(struct wiz *wiz, struct device_node *node,
561*4882a593Smuzhiyun 				struct regmap_field *field,
562*4882a593Smuzhiyun 				const struct clk_div_table *table)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	struct device *dev = wiz->dev;
565*4882a593Smuzhiyun 	struct wiz_clk_divider *div;
566*4882a593Smuzhiyun 	struct clk_init_data *init;
567*4882a593Smuzhiyun 	const char **parent_names;
568*4882a593Smuzhiyun 	char clk_name[100];
569*4882a593Smuzhiyun 	struct clk *clk;
570*4882a593Smuzhiyun 	int ret;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	div = devm_kzalloc(dev, sizeof(*div), GFP_KERNEL);
573*4882a593Smuzhiyun 	if (!div)
574*4882a593Smuzhiyun 		return -ENOMEM;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	snprintf(clk_name, sizeof(clk_name), "%s_%s", dev_name(dev),
577*4882a593Smuzhiyun 		 node->name);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	parent_names = devm_kzalloc(dev, sizeof(char *), GFP_KERNEL);
580*4882a593Smuzhiyun 	if (!parent_names)
581*4882a593Smuzhiyun 		return -ENOMEM;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	of_clk_parent_fill(node, parent_names, 1);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	init = &div->clk_data;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	init->ops = &wiz_clk_div_ops;
588*4882a593Smuzhiyun 	init->flags = 0;
589*4882a593Smuzhiyun 	init->parent_names = parent_names;
590*4882a593Smuzhiyun 	init->num_parents = 1;
591*4882a593Smuzhiyun 	init->name = clk_name;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	div->field = field;
594*4882a593Smuzhiyun 	div->table = table;
595*4882a593Smuzhiyun 	div->hw.init = init;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	clk = devm_clk_register(dev, &div->hw);
598*4882a593Smuzhiyun 	if (IS_ERR(clk))
599*4882a593Smuzhiyun 		return PTR_ERR(clk);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	ret = of_clk_add_provider(node, of_clk_src_simple_get, clk);
602*4882a593Smuzhiyun 	if (ret)
603*4882a593Smuzhiyun 		dev_err(dev, "Failed to add clock provider: %s\n", clk_name);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	return ret;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
wiz_clock_cleanup(struct wiz * wiz,struct device_node * node)608*4882a593Smuzhiyun static void wiz_clock_cleanup(struct wiz *wiz, struct device_node *node)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	struct wiz_clk_mux_sel *clk_mux_sel = wiz->clk_mux_sel;
611*4882a593Smuzhiyun 	struct device_node *clk_node;
612*4882a593Smuzhiyun 	int i;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	for (i = 0; i < WIZ_MUX_NUM_CLOCKS; i++) {
615*4882a593Smuzhiyun 		clk_node = of_get_child_by_name(node, clk_mux_sel[i].node_name);
616*4882a593Smuzhiyun 		of_clk_del_provider(clk_node);
617*4882a593Smuzhiyun 		of_node_put(clk_node);
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	for (i = 0; i < wiz->clk_div_sel_num; i++) {
621*4882a593Smuzhiyun 		clk_node = of_get_child_by_name(node, clk_div_sel[i].node_name);
622*4882a593Smuzhiyun 		of_clk_del_provider(clk_node);
623*4882a593Smuzhiyun 		of_node_put(clk_node);
624*4882a593Smuzhiyun 	}
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
wiz_clock_init(struct wiz * wiz,struct device_node * node)627*4882a593Smuzhiyun static int wiz_clock_init(struct wiz *wiz, struct device_node *node)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct wiz_clk_mux_sel *clk_mux_sel = wiz->clk_mux_sel;
630*4882a593Smuzhiyun 	struct device *dev = wiz->dev;
631*4882a593Smuzhiyun 	struct device_node *clk_node;
632*4882a593Smuzhiyun 	const char *node_name;
633*4882a593Smuzhiyun 	unsigned long rate;
634*4882a593Smuzhiyun 	struct clk *clk;
635*4882a593Smuzhiyun 	int ret;
636*4882a593Smuzhiyun 	int i;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	clk = devm_clk_get(dev, "core_ref_clk");
639*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
640*4882a593Smuzhiyun 		dev_err(dev, "core_ref_clk clock not found\n");
641*4882a593Smuzhiyun 		ret = PTR_ERR(clk);
642*4882a593Smuzhiyun 		return ret;
643*4882a593Smuzhiyun 	}
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	rate = clk_get_rate(clk);
646*4882a593Smuzhiyun 	if (rate >= 100000000)
647*4882a593Smuzhiyun 		regmap_field_write(wiz->pma_cmn_refclk_int_mode, 0x1);
648*4882a593Smuzhiyun 	else
649*4882a593Smuzhiyun 		regmap_field_write(wiz->pma_cmn_refclk_int_mode, 0x3);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	clk = devm_clk_get(dev, "ext_ref_clk");
652*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
653*4882a593Smuzhiyun 		dev_err(dev, "ext_ref_clk clock not found\n");
654*4882a593Smuzhiyun 		ret = PTR_ERR(clk);
655*4882a593Smuzhiyun 		return ret;
656*4882a593Smuzhiyun 	}
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	rate = clk_get_rate(clk);
659*4882a593Smuzhiyun 	if (rate >= 100000000)
660*4882a593Smuzhiyun 		regmap_field_write(wiz->pma_cmn_refclk_mode, 0x0);
661*4882a593Smuzhiyun 	else
662*4882a593Smuzhiyun 		regmap_field_write(wiz->pma_cmn_refclk_mode, 0x2);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	for (i = 0; i < WIZ_MUX_NUM_CLOCKS; i++) {
665*4882a593Smuzhiyun 		node_name = clk_mux_sel[i].node_name;
666*4882a593Smuzhiyun 		clk_node = of_get_child_by_name(node, node_name);
667*4882a593Smuzhiyun 		if (!clk_node) {
668*4882a593Smuzhiyun 			dev_err(dev, "Unable to get %s node\n", node_name);
669*4882a593Smuzhiyun 			ret = -EINVAL;
670*4882a593Smuzhiyun 			goto err;
671*4882a593Smuzhiyun 		}
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 		ret = wiz_mux_clk_register(wiz, clk_node, clk_mux_sel[i].field,
674*4882a593Smuzhiyun 					   clk_mux_sel[i].table);
675*4882a593Smuzhiyun 		if (ret) {
676*4882a593Smuzhiyun 			dev_err(dev, "Failed to register %s clock\n",
677*4882a593Smuzhiyun 				node_name);
678*4882a593Smuzhiyun 			of_node_put(clk_node);
679*4882a593Smuzhiyun 			goto err;
680*4882a593Smuzhiyun 		}
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 		of_node_put(clk_node);
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	for (i = 0; i < wiz->clk_div_sel_num; i++) {
686*4882a593Smuzhiyun 		node_name = clk_div_sel[i].node_name;
687*4882a593Smuzhiyun 		clk_node = of_get_child_by_name(node, node_name);
688*4882a593Smuzhiyun 		if (!clk_node) {
689*4882a593Smuzhiyun 			dev_err(dev, "Unable to get %s node\n", node_name);
690*4882a593Smuzhiyun 			ret = -EINVAL;
691*4882a593Smuzhiyun 			goto err;
692*4882a593Smuzhiyun 		}
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 		ret = wiz_div_clk_register(wiz, clk_node, clk_div_sel[i].field,
695*4882a593Smuzhiyun 					   clk_div_sel[i].table);
696*4882a593Smuzhiyun 		if (ret) {
697*4882a593Smuzhiyun 			dev_err(dev, "Failed to register %s clock\n",
698*4882a593Smuzhiyun 				node_name);
699*4882a593Smuzhiyun 			of_node_put(clk_node);
700*4882a593Smuzhiyun 			goto err;
701*4882a593Smuzhiyun 		}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 		of_node_put(clk_node);
704*4882a593Smuzhiyun 	}
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	return 0;
707*4882a593Smuzhiyun err:
708*4882a593Smuzhiyun 	wiz_clock_cleanup(wiz, node);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	return ret;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
wiz_phy_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)713*4882a593Smuzhiyun static int wiz_phy_reset_assert(struct reset_controller_dev *rcdev,
714*4882a593Smuzhiyun 				unsigned long id)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	struct device *dev = rcdev->dev;
717*4882a593Smuzhiyun 	struct wiz *wiz = dev_get_drvdata(dev);
718*4882a593Smuzhiyun 	int ret = 0;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	if (id == 0) {
721*4882a593Smuzhiyun 		ret = regmap_field_write(wiz->phy_reset_n, false);
722*4882a593Smuzhiyun 		return ret;
723*4882a593Smuzhiyun 	}
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	ret = regmap_field_write(wiz->p_enable[id - 1], P_ENABLE_DISABLE);
726*4882a593Smuzhiyun 	return ret;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
wiz_phy_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)729*4882a593Smuzhiyun static int wiz_phy_reset_deassert(struct reset_controller_dev *rcdev,
730*4882a593Smuzhiyun 				  unsigned long id)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	struct device *dev = rcdev->dev;
733*4882a593Smuzhiyun 	struct wiz *wiz = dev_get_drvdata(dev);
734*4882a593Smuzhiyun 	int ret;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	/* if typec-dir gpio was specified, set LN10 SWAP bit based on that */
737*4882a593Smuzhiyun 	if (id == 0 && wiz->gpio_typec_dir) {
738*4882a593Smuzhiyun 		if (wiz->typec_dir_delay)
739*4882a593Smuzhiyun 			msleep_interruptible(wiz->typec_dir_delay);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		if (gpiod_get_value_cansleep(wiz->gpio_typec_dir))
742*4882a593Smuzhiyun 			regmap_field_write(wiz->typec_ln10_swap, 1);
743*4882a593Smuzhiyun 		else
744*4882a593Smuzhiyun 			regmap_field_write(wiz->typec_ln10_swap, 0);
745*4882a593Smuzhiyun 	}
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	if (id == 0) {
748*4882a593Smuzhiyun 		ret = regmap_field_write(wiz->phy_reset_n, true);
749*4882a593Smuzhiyun 		return ret;
750*4882a593Smuzhiyun 	}
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	if (wiz->lane_phy_type[id - 1] == PHY_TYPE_DP)
753*4882a593Smuzhiyun 		ret = regmap_field_write(wiz->p_enable[id - 1], P_ENABLE);
754*4882a593Smuzhiyun 	else
755*4882a593Smuzhiyun 		ret = regmap_field_write(wiz->p_enable[id - 1], P_ENABLE_FORCE);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	return ret;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun static const struct reset_control_ops wiz_phy_reset_ops = {
761*4882a593Smuzhiyun 	.assert = wiz_phy_reset_assert,
762*4882a593Smuzhiyun 	.deassert = wiz_phy_reset_deassert,
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun static const struct regmap_config wiz_regmap_config = {
766*4882a593Smuzhiyun 	.reg_bits = 32,
767*4882a593Smuzhiyun 	.val_bits = 32,
768*4882a593Smuzhiyun 	.reg_stride = 4,
769*4882a593Smuzhiyun 	.fast_io = true,
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun static const struct of_device_id wiz_id_table[] = {
773*4882a593Smuzhiyun 	{
774*4882a593Smuzhiyun 		.compatible = "ti,j721e-wiz-16g", .data = (void *)J721E_WIZ_16G
775*4882a593Smuzhiyun 	},
776*4882a593Smuzhiyun 	{
777*4882a593Smuzhiyun 		.compatible = "ti,j721e-wiz-10g", .data = (void *)J721E_WIZ_10G
778*4882a593Smuzhiyun 	},
779*4882a593Smuzhiyun 	{}
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, wiz_id_table);
782*4882a593Smuzhiyun 
wiz_get_lane_phy_types(struct device * dev,struct wiz * wiz)783*4882a593Smuzhiyun static int wiz_get_lane_phy_types(struct device *dev, struct wiz *wiz)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	struct device_node *serdes, *subnode;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	serdes = of_get_child_by_name(dev->of_node, "serdes");
788*4882a593Smuzhiyun 	if (!serdes) {
789*4882a593Smuzhiyun 		dev_err(dev, "%s: Getting \"serdes\"-node failed\n", __func__);
790*4882a593Smuzhiyun 		return -EINVAL;
791*4882a593Smuzhiyun 	}
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	for_each_child_of_node(serdes, subnode) {
794*4882a593Smuzhiyun 		u32 reg, num_lanes = 1, phy_type = PHY_NONE;
795*4882a593Smuzhiyun 		int ret, i;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 		ret = of_property_read_u32(subnode, "reg", &reg);
798*4882a593Smuzhiyun 		if (ret) {
799*4882a593Smuzhiyun 			dev_err(dev,
800*4882a593Smuzhiyun 				"%s: Reading \"reg\" from \"%s\" failed: %d\n",
801*4882a593Smuzhiyun 				__func__, subnode->name, ret);
802*4882a593Smuzhiyun 			return ret;
803*4882a593Smuzhiyun 		}
804*4882a593Smuzhiyun 		of_property_read_u32(subnode, "cdns,num-lanes", &num_lanes);
805*4882a593Smuzhiyun 		of_property_read_u32(subnode, "cdns,phy-type", &phy_type);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 		dev_dbg(dev, "%s: Lanes %u-%u have phy-type %u\n", __func__,
808*4882a593Smuzhiyun 			reg, reg + num_lanes - 1, phy_type);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 		for (i = reg; i < reg + num_lanes; i++)
811*4882a593Smuzhiyun 			wiz->lane_phy_type[i] = phy_type;
812*4882a593Smuzhiyun 	}
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	return 0;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
wiz_probe(struct platform_device * pdev)817*4882a593Smuzhiyun static int wiz_probe(struct platform_device *pdev)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	struct reset_controller_dev *phy_reset_dev;
820*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
821*4882a593Smuzhiyun 	struct device_node *node = dev->of_node;
822*4882a593Smuzhiyun 	struct platform_device *serdes_pdev;
823*4882a593Smuzhiyun 	struct device_node *child_node;
824*4882a593Smuzhiyun 	struct regmap *regmap;
825*4882a593Smuzhiyun 	struct resource res;
826*4882a593Smuzhiyun 	void __iomem *base;
827*4882a593Smuzhiyun 	struct wiz *wiz;
828*4882a593Smuzhiyun 	u32 num_lanes;
829*4882a593Smuzhiyun 	int ret;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	wiz = devm_kzalloc(dev, sizeof(*wiz), GFP_KERNEL);
832*4882a593Smuzhiyun 	if (!wiz)
833*4882a593Smuzhiyun 		return -ENOMEM;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	wiz->type = (enum wiz_type)of_device_get_match_data(dev);
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	child_node = of_get_child_by_name(node, "serdes");
838*4882a593Smuzhiyun 	if (!child_node) {
839*4882a593Smuzhiyun 		dev_err(dev, "Failed to get SERDES child DT node\n");
840*4882a593Smuzhiyun 		return -ENODEV;
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	ret = of_address_to_resource(child_node, 0, &res);
844*4882a593Smuzhiyun 	if (ret) {
845*4882a593Smuzhiyun 		dev_err(dev, "Failed to get memory resource\n");
846*4882a593Smuzhiyun 		goto err_addr_to_resource;
847*4882a593Smuzhiyun 	}
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	base = devm_ioremap(dev, res.start, resource_size(&res));
850*4882a593Smuzhiyun 	if (!base) {
851*4882a593Smuzhiyun 		ret = -ENOMEM;
852*4882a593Smuzhiyun 		goto err_addr_to_resource;
853*4882a593Smuzhiyun 	}
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	regmap = devm_regmap_init_mmio(dev, base, &wiz_regmap_config);
856*4882a593Smuzhiyun 	if (IS_ERR(regmap)) {
857*4882a593Smuzhiyun 		dev_err(dev, "Failed to initialize regmap\n");
858*4882a593Smuzhiyun 		ret = PTR_ERR(regmap);
859*4882a593Smuzhiyun 		goto err_addr_to_resource;
860*4882a593Smuzhiyun 	}
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	ret = of_property_read_u32(node, "num-lanes", &num_lanes);
863*4882a593Smuzhiyun 	if (ret) {
864*4882a593Smuzhiyun 		dev_err(dev, "Failed to read num-lanes property\n");
865*4882a593Smuzhiyun 		goto err_addr_to_resource;
866*4882a593Smuzhiyun 	}
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	if (num_lanes > WIZ_MAX_LANES) {
869*4882a593Smuzhiyun 		dev_err(dev, "Cannot support %d lanes\n", num_lanes);
870*4882a593Smuzhiyun 		ret = -ENODEV;
871*4882a593Smuzhiyun 		goto err_addr_to_resource;
872*4882a593Smuzhiyun 	}
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	wiz->gpio_typec_dir = devm_gpiod_get_optional(dev, "typec-dir",
875*4882a593Smuzhiyun 						      GPIOD_IN);
876*4882a593Smuzhiyun 	if (IS_ERR(wiz->gpio_typec_dir)) {
877*4882a593Smuzhiyun 		ret = PTR_ERR(wiz->gpio_typec_dir);
878*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
879*4882a593Smuzhiyun 			dev_err(dev, "Failed to request typec-dir gpio: %d\n",
880*4882a593Smuzhiyun 				ret);
881*4882a593Smuzhiyun 		goto err_addr_to_resource;
882*4882a593Smuzhiyun 	}
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	if (wiz->gpio_typec_dir) {
885*4882a593Smuzhiyun 		ret = of_property_read_u32(node, "typec-dir-debounce-ms",
886*4882a593Smuzhiyun 					   &wiz->typec_dir_delay);
887*4882a593Smuzhiyun 		if (ret && ret != -EINVAL) {
888*4882a593Smuzhiyun 			dev_err(dev, "Invalid typec-dir-debounce property\n");
889*4882a593Smuzhiyun 			goto err_addr_to_resource;
890*4882a593Smuzhiyun 		}
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 		/* use min. debounce from Type-C spec if not provided in DT  */
893*4882a593Smuzhiyun 		if (ret == -EINVAL)
894*4882a593Smuzhiyun 			wiz->typec_dir_delay = WIZ_TYPEC_DIR_DEBOUNCE_MIN;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 		if (wiz->typec_dir_delay < WIZ_TYPEC_DIR_DEBOUNCE_MIN ||
897*4882a593Smuzhiyun 		    wiz->typec_dir_delay > WIZ_TYPEC_DIR_DEBOUNCE_MAX) {
898*4882a593Smuzhiyun 			ret = -EINVAL;
899*4882a593Smuzhiyun 			dev_err(dev, "Invalid typec-dir-debounce property\n");
900*4882a593Smuzhiyun 			goto err_addr_to_resource;
901*4882a593Smuzhiyun 		}
902*4882a593Smuzhiyun 	}
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	ret = wiz_get_lane_phy_types(dev, wiz);
905*4882a593Smuzhiyun 	if (ret)
906*4882a593Smuzhiyun 		return ret;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	wiz->dev = dev;
909*4882a593Smuzhiyun 	wiz->regmap = regmap;
910*4882a593Smuzhiyun 	wiz->num_lanes = num_lanes;
911*4882a593Smuzhiyun 	if (wiz->type == J721E_WIZ_10G)
912*4882a593Smuzhiyun 		wiz->clk_mux_sel = clk_mux_sel_10g;
913*4882a593Smuzhiyun 	else
914*4882a593Smuzhiyun 		wiz->clk_mux_sel = clk_mux_sel_16g;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	wiz->clk_div_sel = clk_div_sel;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	if (wiz->type == J721E_WIZ_10G)
919*4882a593Smuzhiyun 		wiz->clk_div_sel_num = WIZ_DIV_NUM_CLOCKS_10G;
920*4882a593Smuzhiyun 	else
921*4882a593Smuzhiyun 		wiz->clk_div_sel_num = WIZ_DIV_NUM_CLOCKS_16G;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	platform_set_drvdata(pdev, wiz);
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	ret = wiz_regfield_init(wiz);
926*4882a593Smuzhiyun 	if (ret) {
927*4882a593Smuzhiyun 		dev_err(dev, "Failed to initialize regfields\n");
928*4882a593Smuzhiyun 		goto err_addr_to_resource;
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	phy_reset_dev = &wiz->wiz_phy_reset_dev;
932*4882a593Smuzhiyun 	phy_reset_dev->dev = dev;
933*4882a593Smuzhiyun 	phy_reset_dev->ops = &wiz_phy_reset_ops,
934*4882a593Smuzhiyun 	phy_reset_dev->owner = THIS_MODULE,
935*4882a593Smuzhiyun 	phy_reset_dev->of_node = node;
936*4882a593Smuzhiyun 	/* Reset for each of the lane and one for the entire SERDES */
937*4882a593Smuzhiyun 	phy_reset_dev->nr_resets = num_lanes + 1;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	ret = devm_reset_controller_register(dev, phy_reset_dev);
940*4882a593Smuzhiyun 	if (ret < 0) {
941*4882a593Smuzhiyun 		dev_warn(dev, "Failed to register reset controller\n");
942*4882a593Smuzhiyun 		goto err_addr_to_resource;
943*4882a593Smuzhiyun 	}
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	pm_runtime_enable(dev);
946*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(dev);
947*4882a593Smuzhiyun 	if (ret < 0) {
948*4882a593Smuzhiyun 		dev_err(dev, "pm_runtime_get_sync failed\n");
949*4882a593Smuzhiyun 		goto err_get_sync;
950*4882a593Smuzhiyun 	}
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	ret = wiz_clock_init(wiz, node);
953*4882a593Smuzhiyun 	if (ret < 0) {
954*4882a593Smuzhiyun 		dev_warn(dev, "Failed to initialize clocks\n");
955*4882a593Smuzhiyun 		goto err_get_sync;
956*4882a593Smuzhiyun 	}
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	ret = wiz_init(wiz);
959*4882a593Smuzhiyun 	if (ret) {
960*4882a593Smuzhiyun 		dev_err(dev, "WIZ initialization failed\n");
961*4882a593Smuzhiyun 		goto err_wiz_init;
962*4882a593Smuzhiyun 	}
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	serdes_pdev = of_platform_device_create(child_node, NULL, dev);
965*4882a593Smuzhiyun 	if (!serdes_pdev) {
966*4882a593Smuzhiyun 		dev_WARN(dev, "Unable to create SERDES platform device\n");
967*4882a593Smuzhiyun 		ret = -ENOMEM;
968*4882a593Smuzhiyun 		goto err_wiz_init;
969*4882a593Smuzhiyun 	}
970*4882a593Smuzhiyun 	wiz->serdes_pdev = serdes_pdev;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	of_node_put(child_node);
973*4882a593Smuzhiyun 	return 0;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun err_wiz_init:
976*4882a593Smuzhiyun 	wiz_clock_cleanup(wiz, node);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun err_get_sync:
979*4882a593Smuzhiyun 	pm_runtime_put(dev);
980*4882a593Smuzhiyun 	pm_runtime_disable(dev);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun err_addr_to_resource:
983*4882a593Smuzhiyun 	of_node_put(child_node);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	return ret;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
wiz_remove(struct platform_device * pdev)988*4882a593Smuzhiyun static int wiz_remove(struct platform_device *pdev)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
991*4882a593Smuzhiyun 	struct device_node *node = dev->of_node;
992*4882a593Smuzhiyun 	struct platform_device *serdes_pdev;
993*4882a593Smuzhiyun 	struct wiz *wiz;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	wiz = dev_get_drvdata(dev);
996*4882a593Smuzhiyun 	serdes_pdev = wiz->serdes_pdev;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	of_platform_device_destroy(&serdes_pdev->dev, NULL);
999*4882a593Smuzhiyun 	wiz_clock_cleanup(wiz, node);
1000*4882a593Smuzhiyun 	pm_runtime_put(dev);
1001*4882a593Smuzhiyun 	pm_runtime_disable(dev);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	return 0;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun static struct platform_driver wiz_driver = {
1007*4882a593Smuzhiyun 	.probe		= wiz_probe,
1008*4882a593Smuzhiyun 	.remove		= wiz_remove,
1009*4882a593Smuzhiyun 	.driver		= {
1010*4882a593Smuzhiyun 		.name	= "wiz",
1011*4882a593Smuzhiyun 		.of_match_table = wiz_id_table,
1012*4882a593Smuzhiyun 	},
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun module_platform_driver(wiz_driver);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun MODULE_AUTHOR("Texas Instruments Inc.");
1017*4882a593Smuzhiyun MODULE_DESCRIPTION("TI J721E WIZ driver");
1018*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1019