xref: /OK3568_Linux_fs/kernel/drivers/phy/ti/phy-gmii-sel.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Texas Instruments CPSW Port's PHY Interface Mode selection Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on cpsw-phy-sel.c driver created by Mugunthan V N <mugunthanvnm@ti.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/of_net.h>
16*4882a593Smuzhiyun #include <linux/phy.h>
17*4882a593Smuzhiyun #include <linux/phy/phy.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* AM33xx SoC specific definitions for the CONTROL port */
21*4882a593Smuzhiyun #define AM33XX_GMII_SEL_MODE_MII	0
22*4882a593Smuzhiyun #define AM33XX_GMII_SEL_MODE_RMII	1
23*4882a593Smuzhiyun #define AM33XX_GMII_SEL_MODE_RGMII	2
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun enum {
26*4882a593Smuzhiyun 	PHY_GMII_SEL_PORT_MODE = 0,
27*4882a593Smuzhiyun 	PHY_GMII_SEL_RGMII_ID_MODE,
28*4882a593Smuzhiyun 	PHY_GMII_SEL_RMII_IO_CLK_EN,
29*4882a593Smuzhiyun 	PHY_GMII_SEL_LAST,
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun struct phy_gmii_sel_phy_priv {
33*4882a593Smuzhiyun 	struct phy_gmii_sel_priv *priv;
34*4882a593Smuzhiyun 	u32		id;
35*4882a593Smuzhiyun 	struct phy	*if_phy;
36*4882a593Smuzhiyun 	int		rmii_clock_external;
37*4882a593Smuzhiyun 	int		phy_if_mode;
38*4882a593Smuzhiyun 	struct regmap_field *fields[PHY_GMII_SEL_LAST];
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun struct phy_gmii_sel_soc_data {
42*4882a593Smuzhiyun 	u32 num_ports;
43*4882a593Smuzhiyun 	u32 features;
44*4882a593Smuzhiyun 	const struct reg_field (*regfields)[PHY_GMII_SEL_LAST];
45*4882a593Smuzhiyun 	bool use_of_data;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun struct phy_gmii_sel_priv {
49*4882a593Smuzhiyun 	struct device *dev;
50*4882a593Smuzhiyun 	const struct phy_gmii_sel_soc_data *soc_data;
51*4882a593Smuzhiyun 	struct regmap *regmap;
52*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
53*4882a593Smuzhiyun 	struct phy_gmii_sel_phy_priv *if_phys;
54*4882a593Smuzhiyun 	u32 num_ports;
55*4882a593Smuzhiyun 	u32 reg_offset;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
phy_gmii_sel_mode(struct phy * phy,enum phy_mode mode,int submode)58*4882a593Smuzhiyun static int phy_gmii_sel_mode(struct phy *phy, enum phy_mode mode, int submode)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct phy_gmii_sel_phy_priv *if_phy = phy_get_drvdata(phy);
61*4882a593Smuzhiyun 	const struct phy_gmii_sel_soc_data *soc_data = if_phy->priv->soc_data;
62*4882a593Smuzhiyun 	struct device *dev = if_phy->priv->dev;
63*4882a593Smuzhiyun 	struct regmap_field *regfield;
64*4882a593Smuzhiyun 	int ret, rgmii_id = 0;
65*4882a593Smuzhiyun 	u32 gmii_sel_mode = 0;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (mode != PHY_MODE_ETHERNET)
68*4882a593Smuzhiyun 		return -EINVAL;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	switch (submode) {
71*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RMII:
72*4882a593Smuzhiyun 		gmii_sel_mode = AM33XX_GMII_SEL_MODE_RMII;
73*4882a593Smuzhiyun 		break;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
76*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_RXID:
77*4882a593Smuzhiyun 		gmii_sel_mode = AM33XX_GMII_SEL_MODE_RGMII;
78*4882a593Smuzhiyun 		break;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
81*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_TXID:
82*4882a593Smuzhiyun 		gmii_sel_mode = AM33XX_GMII_SEL_MODE_RGMII;
83*4882a593Smuzhiyun 		rgmii_id = 1;
84*4882a593Smuzhiyun 		break;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_MII:
87*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_GMII:
88*4882a593Smuzhiyun 		gmii_sel_mode = AM33XX_GMII_SEL_MODE_MII;
89*4882a593Smuzhiyun 		break;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	default:
92*4882a593Smuzhiyun 		dev_warn(dev, "port%u: unsupported mode: \"%s\"\n",
93*4882a593Smuzhiyun 			 if_phy->id, phy_modes(submode));
94*4882a593Smuzhiyun 		return -EINVAL;
95*4882a593Smuzhiyun 	}
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	if_phy->phy_if_mode = submode;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	dev_dbg(dev, "%s id:%u mode:%u rgmii_id:%d rmii_clk_ext:%d\n",
100*4882a593Smuzhiyun 		__func__, if_phy->id, submode, rgmii_id,
101*4882a593Smuzhiyun 		if_phy->rmii_clock_external);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	regfield = if_phy->fields[PHY_GMII_SEL_PORT_MODE];
104*4882a593Smuzhiyun 	ret = regmap_field_write(regfield, gmii_sel_mode);
105*4882a593Smuzhiyun 	if (ret) {
106*4882a593Smuzhiyun 		dev_err(dev, "port%u: set mode fail %d", if_phy->id, ret);
107*4882a593Smuzhiyun 		return ret;
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	if (soc_data->features & BIT(PHY_GMII_SEL_RGMII_ID_MODE) &&
111*4882a593Smuzhiyun 	    if_phy->fields[PHY_GMII_SEL_RGMII_ID_MODE]) {
112*4882a593Smuzhiyun 		regfield = if_phy->fields[PHY_GMII_SEL_RGMII_ID_MODE];
113*4882a593Smuzhiyun 		ret = regmap_field_write(regfield, rgmii_id);
114*4882a593Smuzhiyun 		if (ret)
115*4882a593Smuzhiyun 			return ret;
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN) &&
119*4882a593Smuzhiyun 	    if_phy->fields[PHY_GMII_SEL_RMII_IO_CLK_EN]) {
120*4882a593Smuzhiyun 		regfield = if_phy->fields[PHY_GMII_SEL_RMII_IO_CLK_EN];
121*4882a593Smuzhiyun 		ret = regmap_field_write(regfield,
122*4882a593Smuzhiyun 					 if_phy->rmii_clock_external);
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static const
129*4882a593Smuzhiyun struct reg_field phy_gmii_sel_fields_am33xx[][PHY_GMII_SEL_LAST] = {
130*4882a593Smuzhiyun 	{
131*4882a593Smuzhiyun 		[PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x650, 0, 1),
132*4882a593Smuzhiyun 		[PHY_GMII_SEL_RGMII_ID_MODE] = REG_FIELD(0x650, 4, 4),
133*4882a593Smuzhiyun 		[PHY_GMII_SEL_RMII_IO_CLK_EN] = REG_FIELD(0x650, 6, 6),
134*4882a593Smuzhiyun 	},
135*4882a593Smuzhiyun 	{
136*4882a593Smuzhiyun 		[PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x650, 2, 3),
137*4882a593Smuzhiyun 		[PHY_GMII_SEL_RGMII_ID_MODE] = REG_FIELD(0x650, 5, 5),
138*4882a593Smuzhiyun 		[PHY_GMII_SEL_RMII_IO_CLK_EN] = REG_FIELD(0x650, 7, 7),
139*4882a593Smuzhiyun 	},
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static const
143*4882a593Smuzhiyun struct phy_gmii_sel_soc_data phy_gmii_sel_soc_am33xx = {
144*4882a593Smuzhiyun 	.num_ports = 2,
145*4882a593Smuzhiyun 	.features = BIT(PHY_GMII_SEL_RGMII_ID_MODE) |
146*4882a593Smuzhiyun 		    BIT(PHY_GMII_SEL_RMII_IO_CLK_EN),
147*4882a593Smuzhiyun 	.regfields = phy_gmii_sel_fields_am33xx,
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static const
151*4882a593Smuzhiyun struct reg_field phy_gmii_sel_fields_dra7[][PHY_GMII_SEL_LAST] = {
152*4882a593Smuzhiyun 	{
153*4882a593Smuzhiyun 		[PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x554, 0, 1),
154*4882a593Smuzhiyun 	},
155*4882a593Smuzhiyun 	{
156*4882a593Smuzhiyun 		[PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x554, 4, 5),
157*4882a593Smuzhiyun 	},
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static const
161*4882a593Smuzhiyun struct phy_gmii_sel_soc_data phy_gmii_sel_soc_dra7 = {
162*4882a593Smuzhiyun 	.num_ports = 2,
163*4882a593Smuzhiyun 	.regfields = phy_gmii_sel_fields_dra7,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static const
167*4882a593Smuzhiyun struct phy_gmii_sel_soc_data phy_gmii_sel_soc_dm814 = {
168*4882a593Smuzhiyun 	.num_ports = 2,
169*4882a593Smuzhiyun 	.features = BIT(PHY_GMII_SEL_RGMII_ID_MODE),
170*4882a593Smuzhiyun 	.regfields = phy_gmii_sel_fields_am33xx,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static const
174*4882a593Smuzhiyun struct reg_field phy_gmii_sel_fields_am654[][PHY_GMII_SEL_LAST] = {
175*4882a593Smuzhiyun 	{ [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x0, 0, 2), },
176*4882a593Smuzhiyun 	{ [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x4, 0, 2), },
177*4882a593Smuzhiyun 	{ [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x8, 0, 2), },
178*4882a593Smuzhiyun 	{ [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0xC, 0, 2), },
179*4882a593Smuzhiyun 	{ [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x10, 0, 2), },
180*4882a593Smuzhiyun 	{ [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x14, 0, 2), },
181*4882a593Smuzhiyun 	{ [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x18, 0, 2), },
182*4882a593Smuzhiyun 	{ [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x1C, 0, 2), },
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static const
186*4882a593Smuzhiyun struct phy_gmii_sel_soc_data phy_gmii_sel_soc_am654 = {
187*4882a593Smuzhiyun 	.use_of_data = true,
188*4882a593Smuzhiyun 	.regfields = phy_gmii_sel_fields_am654,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun static const struct of_device_id phy_gmii_sel_id_table[] = {
192*4882a593Smuzhiyun 	{
193*4882a593Smuzhiyun 		.compatible	= "ti,am3352-phy-gmii-sel",
194*4882a593Smuzhiyun 		.data		= &phy_gmii_sel_soc_am33xx,
195*4882a593Smuzhiyun 	},
196*4882a593Smuzhiyun 	{
197*4882a593Smuzhiyun 		.compatible	= "ti,dra7xx-phy-gmii-sel",
198*4882a593Smuzhiyun 		.data		= &phy_gmii_sel_soc_dra7,
199*4882a593Smuzhiyun 	},
200*4882a593Smuzhiyun 	{
201*4882a593Smuzhiyun 		.compatible	= "ti,am43xx-phy-gmii-sel",
202*4882a593Smuzhiyun 		.data		= &phy_gmii_sel_soc_am33xx,
203*4882a593Smuzhiyun 	},
204*4882a593Smuzhiyun 	{
205*4882a593Smuzhiyun 		.compatible	= "ti,dm814-phy-gmii-sel",
206*4882a593Smuzhiyun 		.data		= &phy_gmii_sel_soc_dm814,
207*4882a593Smuzhiyun 	},
208*4882a593Smuzhiyun 	{
209*4882a593Smuzhiyun 		.compatible	= "ti,am654-phy-gmii-sel",
210*4882a593Smuzhiyun 		.data		= &phy_gmii_sel_soc_am654,
211*4882a593Smuzhiyun 	},
212*4882a593Smuzhiyun 	{}
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, phy_gmii_sel_id_table);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static const struct phy_ops phy_gmii_sel_ops = {
217*4882a593Smuzhiyun 	.set_mode	= phy_gmii_sel_mode,
218*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
phy_gmii_sel_of_xlate(struct device * dev,struct of_phandle_args * args)221*4882a593Smuzhiyun static struct phy *phy_gmii_sel_of_xlate(struct device *dev,
222*4882a593Smuzhiyun 					 struct of_phandle_args *args)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	struct phy_gmii_sel_priv *priv = dev_get_drvdata(dev);
225*4882a593Smuzhiyun 	int phy_id = args->args[0];
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if (args->args_count < 1)
228*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
229*4882a593Smuzhiyun 	if (!priv || !priv->if_phys)
230*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
231*4882a593Smuzhiyun 	if (priv->soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN) &&
232*4882a593Smuzhiyun 	    args->args_count < 2)
233*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
234*4882a593Smuzhiyun 	if (phy_id > priv->num_ports)
235*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
236*4882a593Smuzhiyun 	if (phy_id != priv->if_phys[phy_id - 1].id)
237*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	phy_id--;
240*4882a593Smuzhiyun 	if (priv->soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN))
241*4882a593Smuzhiyun 		priv->if_phys[phy_id].rmii_clock_external = args->args[1];
242*4882a593Smuzhiyun 	dev_dbg(dev, "%s id:%u ext:%d\n", __func__,
243*4882a593Smuzhiyun 		priv->if_phys[phy_id].id, args->args[1]);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	return priv->if_phys[phy_id].if_phy;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
phy_gmii_init_phy(struct phy_gmii_sel_priv * priv,int port,struct phy_gmii_sel_phy_priv * if_phy)248*4882a593Smuzhiyun static int phy_gmii_init_phy(struct phy_gmii_sel_priv *priv, int port,
249*4882a593Smuzhiyun 			     struct phy_gmii_sel_phy_priv *if_phy)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	const struct phy_gmii_sel_soc_data *soc_data = priv->soc_data;
252*4882a593Smuzhiyun 	struct device *dev = priv->dev;
253*4882a593Smuzhiyun 	const struct reg_field *fields;
254*4882a593Smuzhiyun 	struct regmap_field *regfield;
255*4882a593Smuzhiyun 	struct reg_field field;
256*4882a593Smuzhiyun 	int ret;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if_phy->id = port;
259*4882a593Smuzhiyun 	if_phy->priv = priv;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	fields = soc_data->regfields[port - 1];
262*4882a593Smuzhiyun 	field = *fields++;
263*4882a593Smuzhiyun 	field.reg += priv->reg_offset;
264*4882a593Smuzhiyun 	dev_dbg(dev, "%s field %x %d %d\n", __func__,
265*4882a593Smuzhiyun 		field.reg, field.msb, field.lsb);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	regfield = devm_regmap_field_alloc(dev, priv->regmap, field);
268*4882a593Smuzhiyun 	if (IS_ERR(regfield))
269*4882a593Smuzhiyun 		return PTR_ERR(regfield);
270*4882a593Smuzhiyun 	if_phy->fields[PHY_GMII_SEL_PORT_MODE] = regfield;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	field = *fields++;
273*4882a593Smuzhiyun 	field.reg += priv->reg_offset;
274*4882a593Smuzhiyun 	if (soc_data->features & BIT(PHY_GMII_SEL_RGMII_ID_MODE)) {
275*4882a593Smuzhiyun 		regfield = devm_regmap_field_alloc(dev,
276*4882a593Smuzhiyun 						   priv->regmap,
277*4882a593Smuzhiyun 						   field);
278*4882a593Smuzhiyun 		if (IS_ERR(regfield))
279*4882a593Smuzhiyun 			return PTR_ERR(regfield);
280*4882a593Smuzhiyun 		if_phy->fields[PHY_GMII_SEL_RGMII_ID_MODE] = regfield;
281*4882a593Smuzhiyun 		dev_dbg(dev, "%s field %x %d %d\n", __func__,
282*4882a593Smuzhiyun 			field.reg, field.msb, field.lsb);
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	field = *fields;
286*4882a593Smuzhiyun 	field.reg += priv->reg_offset;
287*4882a593Smuzhiyun 	if (soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN)) {
288*4882a593Smuzhiyun 		regfield = devm_regmap_field_alloc(dev,
289*4882a593Smuzhiyun 						   priv->regmap,
290*4882a593Smuzhiyun 						   field);
291*4882a593Smuzhiyun 		if (IS_ERR(regfield))
292*4882a593Smuzhiyun 			return PTR_ERR(regfield);
293*4882a593Smuzhiyun 		if_phy->fields[PHY_GMII_SEL_RMII_IO_CLK_EN] = regfield;
294*4882a593Smuzhiyun 		dev_dbg(dev, "%s field %x %d %d\n", __func__,
295*4882a593Smuzhiyun 			field.reg, field.msb, field.lsb);
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	if_phy->if_phy = devm_phy_create(dev,
299*4882a593Smuzhiyun 					 priv->dev->of_node,
300*4882a593Smuzhiyun 					 &phy_gmii_sel_ops);
301*4882a593Smuzhiyun 	if (IS_ERR(if_phy->if_phy)) {
302*4882a593Smuzhiyun 		ret = PTR_ERR(if_phy->if_phy);
303*4882a593Smuzhiyun 		dev_err(dev, "Failed to create phy%d %d\n", port, ret);
304*4882a593Smuzhiyun 		return ret;
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 	phy_set_drvdata(if_phy->if_phy, if_phy);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
phy_gmii_sel_init_ports(struct phy_gmii_sel_priv * priv)311*4882a593Smuzhiyun static int phy_gmii_sel_init_ports(struct phy_gmii_sel_priv *priv)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	const struct phy_gmii_sel_soc_data *soc_data = priv->soc_data;
314*4882a593Smuzhiyun 	struct phy_gmii_sel_phy_priv *if_phys;
315*4882a593Smuzhiyun 	struct device *dev = priv->dev;
316*4882a593Smuzhiyun 	int i, ret;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	if (soc_data->use_of_data) {
319*4882a593Smuzhiyun 		const __be32 *offset;
320*4882a593Smuzhiyun 		u64 size;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 		offset = of_get_address(dev->of_node, 0, &size, NULL);
323*4882a593Smuzhiyun 		if (!offset)
324*4882a593Smuzhiyun 			return -EINVAL;
325*4882a593Smuzhiyun 		priv->num_ports = size / sizeof(u32);
326*4882a593Smuzhiyun 		if (!priv->num_ports)
327*4882a593Smuzhiyun 			return -EINVAL;
328*4882a593Smuzhiyun 		priv->reg_offset = __be32_to_cpu(*offset);
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if_phys = devm_kcalloc(dev, priv->num_ports,
332*4882a593Smuzhiyun 			       sizeof(*if_phys), GFP_KERNEL);
333*4882a593Smuzhiyun 	if (!if_phys)
334*4882a593Smuzhiyun 		return -ENOMEM;
335*4882a593Smuzhiyun 	dev_dbg(dev, "%s %d\n", __func__, priv->num_ports);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	for (i = 0; i < priv->num_ports; i++) {
338*4882a593Smuzhiyun 		ret = phy_gmii_init_phy(priv, i + 1, &if_phys[i]);
339*4882a593Smuzhiyun 		if (ret)
340*4882a593Smuzhiyun 			return ret;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	priv->if_phys = if_phys;
344*4882a593Smuzhiyun 	return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
phy_gmii_sel_probe(struct platform_device * pdev)347*4882a593Smuzhiyun static int phy_gmii_sel_probe(struct platform_device *pdev)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
350*4882a593Smuzhiyun 	struct device_node *node = dev->of_node;
351*4882a593Smuzhiyun 	const struct of_device_id *of_id;
352*4882a593Smuzhiyun 	struct phy_gmii_sel_priv *priv;
353*4882a593Smuzhiyun 	int ret;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	of_id = of_match_node(phy_gmii_sel_id_table, pdev->dev.of_node);
356*4882a593Smuzhiyun 	if (!of_id)
357*4882a593Smuzhiyun 		return -EINVAL;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
360*4882a593Smuzhiyun 	if (!priv)
361*4882a593Smuzhiyun 		return -ENOMEM;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	priv->dev = &pdev->dev;
364*4882a593Smuzhiyun 	priv->soc_data = of_id->data;
365*4882a593Smuzhiyun 	priv->num_ports = priv->soc_data->num_ports;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	priv->regmap = syscon_node_to_regmap(node->parent);
368*4882a593Smuzhiyun 	if (IS_ERR(priv->regmap)) {
369*4882a593Smuzhiyun 		ret = PTR_ERR(priv->regmap);
370*4882a593Smuzhiyun 		dev_err(dev, "Failed to get syscon %d\n", ret);
371*4882a593Smuzhiyun 		return ret;
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	ret = phy_gmii_sel_init_ports(priv);
375*4882a593Smuzhiyun 	if (ret)
376*4882a593Smuzhiyun 		return ret;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, priv);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	priv->phy_provider =
381*4882a593Smuzhiyun 		devm_of_phy_provider_register(dev,
382*4882a593Smuzhiyun 					      phy_gmii_sel_of_xlate);
383*4882a593Smuzhiyun 	if (IS_ERR(priv->phy_provider)) {
384*4882a593Smuzhiyun 		ret = PTR_ERR(priv->phy_provider);
385*4882a593Smuzhiyun 		dev_err(dev, "Failed to create phy provider %d\n", ret);
386*4882a593Smuzhiyun 		return ret;
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	return 0;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun static struct platform_driver phy_gmii_sel_driver = {
393*4882a593Smuzhiyun 	.probe		= phy_gmii_sel_probe,
394*4882a593Smuzhiyun 	.driver		= {
395*4882a593Smuzhiyun 		.name	= "phy-gmii-sel",
396*4882a593Smuzhiyun 		.of_match_table = phy_gmii_sel_id_table,
397*4882a593Smuzhiyun 	},
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun module_platform_driver(phy_gmii_sel_driver);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
402*4882a593Smuzhiyun MODULE_AUTHOR("Grygorii Strashko <grygorii.strashko@ti.com>");
403*4882a593Smuzhiyun MODULE_DESCRIPTION("TI CPSW Port's PHY Interface Mode selection Driver");
404