1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /**
3*4882a593Smuzhiyun * PCIe SERDES driver for AM654x SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2018 - 2019 Texas Instruments Incorporated - http://www.ti.com/
6*4882a593Smuzhiyun * Author: Kishon Vijay Abraham I <kishon@ti.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <dt-bindings/phy/phy.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/mux/consumer.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/phy/phy.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/pm_runtime.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define CMU_R004 0x4
23*4882a593Smuzhiyun #define CMU_R060 0x60
24*4882a593Smuzhiyun #define CMU_R07C 0x7c
25*4882a593Smuzhiyun #define CMU_R088 0x88
26*4882a593Smuzhiyun #define CMU_R0D0 0xd0
27*4882a593Smuzhiyun #define CMU_R0E8 0xe8
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define LANE_R048 0x248
30*4882a593Smuzhiyun #define LANE_R058 0x258
31*4882a593Smuzhiyun #define LANE_R06c 0x26c
32*4882a593Smuzhiyun #define LANE_R070 0x270
33*4882a593Smuzhiyun #define LANE_R070 0x270
34*4882a593Smuzhiyun #define LANE_R19C 0x39c
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define COMLANE_R004 0xa04
37*4882a593Smuzhiyun #define COMLANE_R138 0xb38
38*4882a593Smuzhiyun #define VERSION_VAL 0x70
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define COMLANE_R190 0xb90
41*4882a593Smuzhiyun #define COMLANE_R194 0xb94
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define COMRXEQ_R004 0x1404
44*4882a593Smuzhiyun #define COMRXEQ_R008 0x1408
45*4882a593Smuzhiyun #define COMRXEQ_R00C 0x140c
46*4882a593Smuzhiyun #define COMRXEQ_R014 0x1414
47*4882a593Smuzhiyun #define COMRXEQ_R018 0x1418
48*4882a593Smuzhiyun #define COMRXEQ_R01C 0x141c
49*4882a593Smuzhiyun #define COMRXEQ_R04C 0x144c
50*4882a593Smuzhiyun #define COMRXEQ_R088 0x1488
51*4882a593Smuzhiyun #define COMRXEQ_R094 0x1494
52*4882a593Smuzhiyun #define COMRXEQ_R098 0x1498
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define SERDES_CTRL 0x1fd0
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define WIZ_LANEXCTL_STS 0x1fe0
57*4882a593Smuzhiyun #define TX0_DISABLE_STATE 0x4
58*4882a593Smuzhiyun #define TX0_SLEEP_STATE 0x5
59*4882a593Smuzhiyun #define TX0_SNOOZE_STATE 0x6
60*4882a593Smuzhiyun #define TX0_ENABLE_STATE 0x7
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define RX0_DISABLE_STATE 0x4
63*4882a593Smuzhiyun #define RX0_SLEEP_STATE 0x5
64*4882a593Smuzhiyun #define RX0_SNOOZE_STATE 0x6
65*4882a593Smuzhiyun #define RX0_ENABLE_STATE 0x7
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define WIZ_PLL_CTRL 0x1ff4
68*4882a593Smuzhiyun #define PLL_DISABLE_STATE 0x4
69*4882a593Smuzhiyun #define PLL_SLEEP_STATE 0x5
70*4882a593Smuzhiyun #define PLL_SNOOZE_STATE 0x6
71*4882a593Smuzhiyun #define PLL_ENABLE_STATE 0x7
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define PLL_LOCK_TIME 100000 /* in microseconds */
74*4882a593Smuzhiyun #define SLEEP_TIME 100 /* in microseconds */
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define LANE_USB3 0x0
77*4882a593Smuzhiyun #define LANE_PCIE0_LANE0 0x1
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define LANE_PCIE1_LANE0 0x0
80*4882a593Smuzhiyun #define LANE_PCIE0_LANE1 0x1
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define SERDES_NUM_CLOCKS 3
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define AM654_SERDES_CTRL_CLKSEL_MASK GENMASK(7, 4)
85*4882a593Smuzhiyun #define AM654_SERDES_CTRL_CLKSEL_SHIFT 4
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct serdes_am654_clk_mux {
88*4882a593Smuzhiyun struct clk_hw hw;
89*4882a593Smuzhiyun struct regmap *regmap;
90*4882a593Smuzhiyun unsigned int reg;
91*4882a593Smuzhiyun int clk_id;
92*4882a593Smuzhiyun struct clk_init_data clk_data;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define to_serdes_am654_clk_mux(_hw) \
96*4882a593Smuzhiyun container_of(_hw, struct serdes_am654_clk_mux, hw)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static const struct regmap_config serdes_am654_regmap_config = {
99*4882a593Smuzhiyun .reg_bits = 32,
100*4882a593Smuzhiyun .val_bits = 32,
101*4882a593Smuzhiyun .reg_stride = 4,
102*4882a593Smuzhiyun .fast_io = true,
103*4882a593Smuzhiyun .max_register = 0x1ffc,
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun enum serdes_am654_fields {
107*4882a593Smuzhiyun /* CMU PLL Control */
108*4882a593Smuzhiyun CMU_PLL_CTRL,
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun LANE_PLL_CTRL_RXEQ_RXIDLE,
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* CMU VCO bias current and VREG setting */
113*4882a593Smuzhiyun AHB_PMA_CM_VCO_VBIAS_VREG,
114*4882a593Smuzhiyun AHB_PMA_CM_VCO_BIAS_VREG,
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun AHB_PMA_CM_SR,
117*4882a593Smuzhiyun AHB_SSC_GEN_Z_O_20_13,
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* AHB PMA Lane Configuration */
120*4882a593Smuzhiyun AHB_PMA_LN_AGC_THSEL_VREGH,
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* AGC and Signal detect threshold for Gen3 */
123*4882a593Smuzhiyun AHB_PMA_LN_GEN3_AGC_SD_THSEL,
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun AHB_PMA_LN_RX_SELR_GEN3,
126*4882a593Smuzhiyun AHB_PMA_LN_TX_DRV,
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* CMU Master Reset */
129*4882a593Smuzhiyun CMU_MASTER_CDN,
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* P2S ring buffer initial startup pointer difference */
132*4882a593Smuzhiyun P2S_RBUF_PTR_DIFF,
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun CONFIG_VERSION,
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Lane 1 Master Reset */
137*4882a593Smuzhiyun L1_MASTER_CDN,
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* CMU OK Status */
140*4882a593Smuzhiyun CMU_OK_I_0,
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Mid-speed initial calibration control */
143*4882a593Smuzhiyun COMRXEQ_MS_INIT_CTRL_7_0,
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* High-speed initial calibration control */
146*4882a593Smuzhiyun COMRXEQ_HS_INIT_CAL_7_0,
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Mid-speed recalibration control */
149*4882a593Smuzhiyun COMRXEQ_MS_RECAL_CTRL_7_0,
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* High-speed recalibration control */
152*4882a593Smuzhiyun COMRXEQ_HS_RECAL_CTRL_7_0,
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* ATT configuration */
155*4882a593Smuzhiyun COMRXEQ_CSR_ATT_CONFIG,
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* Edge based boost adaptation window length */
158*4882a593Smuzhiyun COMRXEQ_CSR_EBSTADAPT_WIN_LEN,
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* COMRXEQ control 3 & 4 */
161*4882a593Smuzhiyun COMRXEQ_CTRL_3_4,
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* COMRXEQ control 14, 15 and 16*/
164*4882a593Smuzhiyun COMRXEQ_CTRL_14_15_16,
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Threshold for errors in pattern data */
167*4882a593Smuzhiyun COMRXEQ_CSR_DLEV_ERR_THRESH,
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* COMRXEQ control 25 */
170*4882a593Smuzhiyun COMRXEQ_CTRL_25,
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Mid-speed rate change calibration control */
173*4882a593Smuzhiyun CSR_RXEQ_RATE_CHANGE_CAL_RUN_RATE2_O,
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* High-speed rate change calibration control */
176*4882a593Smuzhiyun COMRXEQ_HS_RCHANGE_CTRL_7_0,
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Serdes reset */
179*4882a593Smuzhiyun POR_EN,
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* Tx Enable Value */
182*4882a593Smuzhiyun TX0_ENABLE,
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* Rx Enable Value */
185*4882a593Smuzhiyun RX0_ENABLE,
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* PLL Enable Value */
188*4882a593Smuzhiyun PLL_ENABLE,
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* PLL ready for use */
191*4882a593Smuzhiyun PLL_OK,
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* sentinel */
194*4882a593Smuzhiyun MAX_FIELDS
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static const struct reg_field serdes_am654_reg_fields[] = {
199*4882a593Smuzhiyun [CMU_PLL_CTRL] = REG_FIELD(CMU_R004, 8, 15),
200*4882a593Smuzhiyun [AHB_PMA_CM_VCO_VBIAS_VREG] = REG_FIELD(CMU_R060, 8, 15),
201*4882a593Smuzhiyun [CMU_MASTER_CDN] = REG_FIELD(CMU_R07C, 24, 31),
202*4882a593Smuzhiyun [AHB_PMA_CM_VCO_BIAS_VREG] = REG_FIELD(CMU_R088, 24, 31),
203*4882a593Smuzhiyun [AHB_PMA_CM_SR] = REG_FIELD(CMU_R0D0, 24, 31),
204*4882a593Smuzhiyun [AHB_SSC_GEN_Z_O_20_13] = REG_FIELD(CMU_R0E8, 8, 15),
205*4882a593Smuzhiyun [LANE_PLL_CTRL_RXEQ_RXIDLE] = REG_FIELD(LANE_R048, 8, 15),
206*4882a593Smuzhiyun [AHB_PMA_LN_AGC_THSEL_VREGH] = REG_FIELD(LANE_R058, 16, 23),
207*4882a593Smuzhiyun [AHB_PMA_LN_GEN3_AGC_SD_THSEL] = REG_FIELD(LANE_R06c, 0, 7),
208*4882a593Smuzhiyun [AHB_PMA_LN_RX_SELR_GEN3] = REG_FIELD(LANE_R070, 16, 23),
209*4882a593Smuzhiyun [AHB_PMA_LN_TX_DRV] = REG_FIELD(LANE_R19C, 16, 23),
210*4882a593Smuzhiyun [P2S_RBUF_PTR_DIFF] = REG_FIELD(COMLANE_R004, 0, 7),
211*4882a593Smuzhiyun [CONFIG_VERSION] = REG_FIELD(COMLANE_R138, 16, 23),
212*4882a593Smuzhiyun [L1_MASTER_CDN] = REG_FIELD(COMLANE_R190, 8, 15),
213*4882a593Smuzhiyun [CMU_OK_I_0] = REG_FIELD(COMLANE_R194, 19, 19),
214*4882a593Smuzhiyun [COMRXEQ_MS_INIT_CTRL_7_0] = REG_FIELD(COMRXEQ_R004, 24, 31),
215*4882a593Smuzhiyun [COMRXEQ_HS_INIT_CAL_7_0] = REG_FIELD(COMRXEQ_R008, 0, 7),
216*4882a593Smuzhiyun [COMRXEQ_MS_RECAL_CTRL_7_0] = REG_FIELD(COMRXEQ_R00C, 8, 15),
217*4882a593Smuzhiyun [COMRXEQ_HS_RECAL_CTRL_7_0] = REG_FIELD(COMRXEQ_R00C, 16, 23),
218*4882a593Smuzhiyun [COMRXEQ_CSR_ATT_CONFIG] = REG_FIELD(COMRXEQ_R014, 16, 23),
219*4882a593Smuzhiyun [COMRXEQ_CSR_EBSTADAPT_WIN_LEN] = REG_FIELD(COMRXEQ_R018, 16, 23),
220*4882a593Smuzhiyun [COMRXEQ_CTRL_3_4] = REG_FIELD(COMRXEQ_R01C, 8, 15),
221*4882a593Smuzhiyun [COMRXEQ_CTRL_14_15_16] = REG_FIELD(COMRXEQ_R04C, 0, 7),
222*4882a593Smuzhiyun [COMRXEQ_CSR_DLEV_ERR_THRESH] = REG_FIELD(COMRXEQ_R088, 16, 23),
223*4882a593Smuzhiyun [COMRXEQ_CTRL_25] = REG_FIELD(COMRXEQ_R094, 24, 31),
224*4882a593Smuzhiyun [CSR_RXEQ_RATE_CHANGE_CAL_RUN_RATE2_O] = REG_FIELD(COMRXEQ_R098, 8, 15),
225*4882a593Smuzhiyun [COMRXEQ_HS_RCHANGE_CTRL_7_0] = REG_FIELD(COMRXEQ_R098, 16, 23),
226*4882a593Smuzhiyun [POR_EN] = REG_FIELD(SERDES_CTRL, 29, 29),
227*4882a593Smuzhiyun [TX0_ENABLE] = REG_FIELD(WIZ_LANEXCTL_STS, 29, 31),
228*4882a593Smuzhiyun [RX0_ENABLE] = REG_FIELD(WIZ_LANEXCTL_STS, 13, 15),
229*4882a593Smuzhiyun [PLL_ENABLE] = REG_FIELD(WIZ_PLL_CTRL, 29, 31),
230*4882a593Smuzhiyun [PLL_OK] = REG_FIELD(WIZ_PLL_CTRL, 28, 28),
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun struct serdes_am654 {
234*4882a593Smuzhiyun struct regmap *regmap;
235*4882a593Smuzhiyun struct regmap_field *fields[MAX_FIELDS];
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun struct device *dev;
238*4882a593Smuzhiyun struct mux_control *control;
239*4882a593Smuzhiyun bool busy;
240*4882a593Smuzhiyun u32 type;
241*4882a593Smuzhiyun struct device_node *of_node;
242*4882a593Smuzhiyun struct clk_onecell_data clk_data;
243*4882a593Smuzhiyun struct clk *clks[SERDES_NUM_CLOCKS];
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
serdes_am654_enable_pll(struct serdes_am654 * phy)246*4882a593Smuzhiyun static int serdes_am654_enable_pll(struct serdes_am654 *phy)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun int ret;
249*4882a593Smuzhiyun u32 val;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun ret = regmap_field_write(phy->fields[PLL_ENABLE], PLL_ENABLE_STATE);
252*4882a593Smuzhiyun if (ret)
253*4882a593Smuzhiyun return ret;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return regmap_field_read_poll_timeout(phy->fields[PLL_OK], val, val,
256*4882a593Smuzhiyun 1000, PLL_LOCK_TIME);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
serdes_am654_disable_pll(struct serdes_am654 * phy)259*4882a593Smuzhiyun static void serdes_am654_disable_pll(struct serdes_am654 *phy)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct device *dev = phy->dev;
262*4882a593Smuzhiyun int ret;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun ret = regmap_field_write(phy->fields[PLL_ENABLE], PLL_DISABLE_STATE);
265*4882a593Smuzhiyun if (ret)
266*4882a593Smuzhiyun dev_err(dev, "Failed to disable PLL\n");
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
serdes_am654_enable_txrx(struct serdes_am654 * phy)269*4882a593Smuzhiyun static int serdes_am654_enable_txrx(struct serdes_am654 *phy)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun int ret = 0;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Enable TX */
274*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[TX0_ENABLE], TX0_ENABLE_STATE);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* Enable RX */
277*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[RX0_ENABLE], RX0_ENABLE_STATE);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (ret)
280*4882a593Smuzhiyun return -EIO;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
serdes_am654_disable_txrx(struct serdes_am654 * phy)285*4882a593Smuzhiyun static int serdes_am654_disable_txrx(struct serdes_am654 *phy)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun int ret = 0;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Disable TX */
290*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[TX0_ENABLE], TX0_DISABLE_STATE);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Disable RX */
293*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[RX0_ENABLE], RX0_DISABLE_STATE);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (ret)
296*4882a593Smuzhiyun return -EIO;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
serdes_am654_power_on(struct phy * x)301*4882a593Smuzhiyun static int serdes_am654_power_on(struct phy *x)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct serdes_am654 *phy = phy_get_drvdata(x);
304*4882a593Smuzhiyun struct device *dev = phy->dev;
305*4882a593Smuzhiyun int ret;
306*4882a593Smuzhiyun u32 val;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun ret = serdes_am654_enable_pll(phy);
309*4882a593Smuzhiyun if (ret) {
310*4882a593Smuzhiyun dev_err(dev, "Failed to enable PLL\n");
311*4882a593Smuzhiyun return ret;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun ret = serdes_am654_enable_txrx(phy);
315*4882a593Smuzhiyun if (ret) {
316*4882a593Smuzhiyun dev_err(dev, "Failed to enable TX RX\n");
317*4882a593Smuzhiyun return ret;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return regmap_field_read_poll_timeout(phy->fields[CMU_OK_I_0], val,
321*4882a593Smuzhiyun val, SLEEP_TIME, PLL_LOCK_TIME);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
serdes_am654_power_off(struct phy * x)324*4882a593Smuzhiyun static int serdes_am654_power_off(struct phy *x)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct serdes_am654 *phy = phy_get_drvdata(x);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun serdes_am654_disable_txrx(phy);
329*4882a593Smuzhiyun serdes_am654_disable_pll(phy);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun return 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun #define SERDES_AM654_CFG(offset, a, b, val) \
335*4882a593Smuzhiyun regmap_update_bits(phy->regmap, (offset),\
336*4882a593Smuzhiyun GENMASK((a), (b)), (val) << (b))
337*4882a593Smuzhiyun
serdes_am654_usb3_init(struct serdes_am654 * phy)338*4882a593Smuzhiyun static int serdes_am654_usb3_init(struct serdes_am654 *phy)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun SERDES_AM654_CFG(0x0000, 31, 24, 0x17);
341*4882a593Smuzhiyun SERDES_AM654_CFG(0x0004, 15, 8, 0x02);
342*4882a593Smuzhiyun SERDES_AM654_CFG(0x0004, 7, 0, 0x0e);
343*4882a593Smuzhiyun SERDES_AM654_CFG(0x0008, 23, 16, 0x2e);
344*4882a593Smuzhiyun SERDES_AM654_CFG(0x0008, 31, 24, 0x2e);
345*4882a593Smuzhiyun SERDES_AM654_CFG(0x0060, 7, 0, 0x4b);
346*4882a593Smuzhiyun SERDES_AM654_CFG(0x0060, 15, 8, 0x98);
347*4882a593Smuzhiyun SERDES_AM654_CFG(0x0060, 23, 16, 0x60);
348*4882a593Smuzhiyun SERDES_AM654_CFG(0x00d0, 31, 24, 0x45);
349*4882a593Smuzhiyun SERDES_AM654_CFG(0x00e8, 15, 8, 0x0e);
350*4882a593Smuzhiyun SERDES_AM654_CFG(0x0220, 7, 0, 0x34);
351*4882a593Smuzhiyun SERDES_AM654_CFG(0x0220, 15, 8, 0x34);
352*4882a593Smuzhiyun SERDES_AM654_CFG(0x0220, 31, 24, 0x37);
353*4882a593Smuzhiyun SERDES_AM654_CFG(0x0224, 7, 0, 0x37);
354*4882a593Smuzhiyun SERDES_AM654_CFG(0x0224, 15, 8, 0x37);
355*4882a593Smuzhiyun SERDES_AM654_CFG(0x0228, 23, 16, 0x37);
356*4882a593Smuzhiyun SERDES_AM654_CFG(0x0228, 31, 24, 0x37);
357*4882a593Smuzhiyun SERDES_AM654_CFG(0x022c, 7, 0, 0x37);
358*4882a593Smuzhiyun SERDES_AM654_CFG(0x022c, 15, 8, 0x37);
359*4882a593Smuzhiyun SERDES_AM654_CFG(0x0230, 15, 8, 0x2a);
360*4882a593Smuzhiyun SERDES_AM654_CFG(0x0230, 23, 16, 0x2a);
361*4882a593Smuzhiyun SERDES_AM654_CFG(0x0240, 23, 16, 0x10);
362*4882a593Smuzhiyun SERDES_AM654_CFG(0x0240, 31, 24, 0x34);
363*4882a593Smuzhiyun SERDES_AM654_CFG(0x0244, 7, 0, 0x40);
364*4882a593Smuzhiyun SERDES_AM654_CFG(0x0244, 23, 16, 0x34);
365*4882a593Smuzhiyun SERDES_AM654_CFG(0x0248, 15, 8, 0x0d);
366*4882a593Smuzhiyun SERDES_AM654_CFG(0x0258, 15, 8, 0x16);
367*4882a593Smuzhiyun SERDES_AM654_CFG(0x0258, 23, 16, 0x84);
368*4882a593Smuzhiyun SERDES_AM654_CFG(0x0258, 31, 24, 0xf2);
369*4882a593Smuzhiyun SERDES_AM654_CFG(0x025c, 7, 0, 0x21);
370*4882a593Smuzhiyun SERDES_AM654_CFG(0x0260, 7, 0, 0x27);
371*4882a593Smuzhiyun SERDES_AM654_CFG(0x0260, 15, 8, 0x04);
372*4882a593Smuzhiyun SERDES_AM654_CFG(0x0268, 15, 8, 0x04);
373*4882a593Smuzhiyun SERDES_AM654_CFG(0x0288, 15, 8, 0x2c);
374*4882a593Smuzhiyun SERDES_AM654_CFG(0x0330, 31, 24, 0xa0);
375*4882a593Smuzhiyun SERDES_AM654_CFG(0x0338, 23, 16, 0x03);
376*4882a593Smuzhiyun SERDES_AM654_CFG(0x0338, 31, 24, 0x00);
377*4882a593Smuzhiyun SERDES_AM654_CFG(0x033c, 7, 0, 0x00);
378*4882a593Smuzhiyun SERDES_AM654_CFG(0x0344, 31, 24, 0x18);
379*4882a593Smuzhiyun SERDES_AM654_CFG(0x034c, 7, 0, 0x18);
380*4882a593Smuzhiyun SERDES_AM654_CFG(0x039c, 23, 16, 0x3b);
381*4882a593Smuzhiyun SERDES_AM654_CFG(0x0a04, 7, 0, 0x03);
382*4882a593Smuzhiyun SERDES_AM654_CFG(0x0a14, 31, 24, 0x3c);
383*4882a593Smuzhiyun SERDES_AM654_CFG(0x0a18, 15, 8, 0x3c);
384*4882a593Smuzhiyun SERDES_AM654_CFG(0x0a38, 7, 0, 0x3e);
385*4882a593Smuzhiyun SERDES_AM654_CFG(0x0a38, 15, 8, 0x3e);
386*4882a593Smuzhiyun SERDES_AM654_CFG(0x0ae0, 7, 0, 0x07);
387*4882a593Smuzhiyun SERDES_AM654_CFG(0x0b6c, 23, 16, 0xcd);
388*4882a593Smuzhiyun SERDES_AM654_CFG(0x0b6c, 31, 24, 0x04);
389*4882a593Smuzhiyun SERDES_AM654_CFG(0x0b98, 23, 16, 0x03);
390*4882a593Smuzhiyun SERDES_AM654_CFG(0x1400, 7, 0, 0x3f);
391*4882a593Smuzhiyun SERDES_AM654_CFG(0x1404, 23, 16, 0x6f);
392*4882a593Smuzhiyun SERDES_AM654_CFG(0x1404, 31, 24, 0x6f);
393*4882a593Smuzhiyun SERDES_AM654_CFG(0x140c, 7, 0, 0x6f);
394*4882a593Smuzhiyun SERDES_AM654_CFG(0x140c, 15, 8, 0x6f);
395*4882a593Smuzhiyun SERDES_AM654_CFG(0x1410, 15, 8, 0x27);
396*4882a593Smuzhiyun SERDES_AM654_CFG(0x1414, 7, 0, 0x0c);
397*4882a593Smuzhiyun SERDES_AM654_CFG(0x1414, 23, 16, 0x07);
398*4882a593Smuzhiyun SERDES_AM654_CFG(0x1418, 23, 16, 0x40);
399*4882a593Smuzhiyun SERDES_AM654_CFG(0x141c, 7, 0, 0x00);
400*4882a593Smuzhiyun SERDES_AM654_CFG(0x141c, 15, 8, 0x1f);
401*4882a593Smuzhiyun SERDES_AM654_CFG(0x1428, 31, 24, 0x08);
402*4882a593Smuzhiyun SERDES_AM654_CFG(0x1434, 31, 24, 0x00);
403*4882a593Smuzhiyun SERDES_AM654_CFG(0x1444, 7, 0, 0x94);
404*4882a593Smuzhiyun SERDES_AM654_CFG(0x1460, 31, 24, 0x7f);
405*4882a593Smuzhiyun SERDES_AM654_CFG(0x1464, 7, 0, 0x43);
406*4882a593Smuzhiyun SERDES_AM654_CFG(0x1464, 23, 16, 0x6f);
407*4882a593Smuzhiyun SERDES_AM654_CFG(0x1464, 31, 24, 0x43);
408*4882a593Smuzhiyun SERDES_AM654_CFG(0x1484, 23, 16, 0x8f);
409*4882a593Smuzhiyun SERDES_AM654_CFG(0x1498, 7, 0, 0x4f);
410*4882a593Smuzhiyun SERDES_AM654_CFG(0x1498, 23, 16, 0x4f);
411*4882a593Smuzhiyun SERDES_AM654_CFG(0x007c, 31, 24, 0x0d);
412*4882a593Smuzhiyun SERDES_AM654_CFG(0x0b90, 15, 8, 0x0f);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun return 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
serdes_am654_pcie_init(struct serdes_am654 * phy)417*4882a593Smuzhiyun static int serdes_am654_pcie_init(struct serdes_am654 *phy)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun int ret = 0;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[CMU_PLL_CTRL], 0x2);
422*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[AHB_PMA_CM_VCO_VBIAS_VREG], 0x98);
423*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[AHB_PMA_CM_VCO_BIAS_VREG], 0x98);
424*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[AHB_PMA_CM_SR], 0x45);
425*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[AHB_SSC_GEN_Z_O_20_13], 0xe);
426*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[LANE_PLL_CTRL_RXEQ_RXIDLE], 0x5);
427*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[AHB_PMA_LN_AGC_THSEL_VREGH], 0x83);
428*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[AHB_PMA_LN_GEN3_AGC_SD_THSEL], 0x83);
429*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[AHB_PMA_LN_RX_SELR_GEN3], 0x81);
430*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[AHB_PMA_LN_TX_DRV], 0x3b);
431*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[P2S_RBUF_PTR_DIFF], 0x3);
432*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[CONFIG_VERSION], VERSION_VAL);
433*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[COMRXEQ_MS_INIT_CTRL_7_0], 0xf);
434*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[COMRXEQ_HS_INIT_CAL_7_0], 0x4f);
435*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[COMRXEQ_MS_RECAL_CTRL_7_0], 0xf);
436*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[COMRXEQ_HS_RECAL_CTRL_7_0], 0x4f);
437*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[COMRXEQ_CSR_ATT_CONFIG], 0x7);
438*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[COMRXEQ_CSR_EBSTADAPT_WIN_LEN], 0x7f);
439*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[COMRXEQ_CTRL_3_4], 0xf);
440*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[COMRXEQ_CTRL_14_15_16], 0x9a);
441*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[COMRXEQ_CSR_DLEV_ERR_THRESH], 0x32);
442*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[COMRXEQ_CTRL_25], 0x80);
443*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[CSR_RXEQ_RATE_CHANGE_CAL_RUN_RATE2_O], 0xf);
444*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[COMRXEQ_HS_RCHANGE_CTRL_7_0], 0x4f);
445*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[CMU_MASTER_CDN], 0x1);
446*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[L1_MASTER_CDN], 0x2);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if (ret)
449*4882a593Smuzhiyun return -EIO;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun return 0;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
serdes_am654_init(struct phy * x)454*4882a593Smuzhiyun static int serdes_am654_init(struct phy *x)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun struct serdes_am654 *phy = phy_get_drvdata(x);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun switch (phy->type) {
459*4882a593Smuzhiyun case PHY_TYPE_PCIE:
460*4882a593Smuzhiyun return serdes_am654_pcie_init(phy);
461*4882a593Smuzhiyun case PHY_TYPE_USB3:
462*4882a593Smuzhiyun return serdes_am654_usb3_init(phy);
463*4882a593Smuzhiyun default:
464*4882a593Smuzhiyun return -EINVAL;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
serdes_am654_reset(struct phy * x)468*4882a593Smuzhiyun static int serdes_am654_reset(struct phy *x)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct serdes_am654 *phy = phy_get_drvdata(x);
471*4882a593Smuzhiyun int ret = 0;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun serdes_am654_disable_pll(phy);
474*4882a593Smuzhiyun serdes_am654_disable_txrx(phy);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[POR_EN], 0x1);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun mdelay(1);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun ret |= regmap_field_write(phy->fields[POR_EN], 0x0);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun if (ret)
483*4882a593Smuzhiyun return -EIO;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun return 0;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
serdes_am654_release(struct phy * x)488*4882a593Smuzhiyun static void serdes_am654_release(struct phy *x)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun struct serdes_am654 *phy = phy_get_drvdata(x);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun phy->type = PHY_NONE;
493*4882a593Smuzhiyun phy->busy = false;
494*4882a593Smuzhiyun mux_control_deselect(phy->control);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
serdes_am654_xlate(struct device * dev,struct of_phandle_args * args)497*4882a593Smuzhiyun static struct phy *serdes_am654_xlate(struct device *dev,
498*4882a593Smuzhiyun struct of_phandle_args *args)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun struct serdes_am654 *am654_phy;
501*4882a593Smuzhiyun struct phy *phy;
502*4882a593Smuzhiyun int ret;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun phy = of_phy_simple_xlate(dev, args);
505*4882a593Smuzhiyun if (IS_ERR(phy))
506*4882a593Smuzhiyun return phy;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun am654_phy = phy_get_drvdata(phy);
509*4882a593Smuzhiyun if (am654_phy->busy)
510*4882a593Smuzhiyun return ERR_PTR(-EBUSY);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun ret = mux_control_select(am654_phy->control, args->args[1]);
513*4882a593Smuzhiyun if (ret) {
514*4882a593Smuzhiyun dev_err(dev, "Failed to select SERDES Lane Function\n");
515*4882a593Smuzhiyun return ERR_PTR(ret);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun am654_phy->busy = true;
519*4882a593Smuzhiyun am654_phy->type = args->args[0];
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun return phy;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun static const struct phy_ops ops = {
525*4882a593Smuzhiyun .reset = serdes_am654_reset,
526*4882a593Smuzhiyun .init = serdes_am654_init,
527*4882a593Smuzhiyun .power_on = serdes_am654_power_on,
528*4882a593Smuzhiyun .power_off = serdes_am654_power_off,
529*4882a593Smuzhiyun .release = serdes_am654_release,
530*4882a593Smuzhiyun .owner = THIS_MODULE,
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun #define SERDES_NUM_MUX_COMBINATIONS 16
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun #define LICLK 0
536*4882a593Smuzhiyun #define EXT_REFCLK 1
537*4882a593Smuzhiyun #define RICLK 2
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static const int
540*4882a593Smuzhiyun serdes_am654_mux_table[SERDES_NUM_MUX_COMBINATIONS][SERDES_NUM_CLOCKS] = {
541*4882a593Smuzhiyun /*
542*4882a593Smuzhiyun * Each combination maps to one of
543*4882a593Smuzhiyun * "Figure 12-1986. SerDes Reference Clock Distribution"
544*4882a593Smuzhiyun * in TRM.
545*4882a593Smuzhiyun */
546*4882a593Smuzhiyun /* Parent of CMU refclk, Left output, Right output
547*4882a593Smuzhiyun * either of EXT_REFCLK, LICLK, RICLK
548*4882a593Smuzhiyun */
549*4882a593Smuzhiyun { EXT_REFCLK, EXT_REFCLK, EXT_REFCLK }, /* 0000 */
550*4882a593Smuzhiyun { RICLK, EXT_REFCLK, EXT_REFCLK }, /* 0001 */
551*4882a593Smuzhiyun { EXT_REFCLK, RICLK, LICLK }, /* 0010 */
552*4882a593Smuzhiyun { RICLK, RICLK, EXT_REFCLK }, /* 0011 */
553*4882a593Smuzhiyun { LICLK, EXT_REFCLK, EXT_REFCLK }, /* 0100 */
554*4882a593Smuzhiyun { EXT_REFCLK, EXT_REFCLK, EXT_REFCLK }, /* 0101 */
555*4882a593Smuzhiyun { LICLK, RICLK, LICLK }, /* 0110 */
556*4882a593Smuzhiyun { EXT_REFCLK, RICLK, LICLK }, /* 0111 */
557*4882a593Smuzhiyun { EXT_REFCLK, EXT_REFCLK, LICLK }, /* 1000 */
558*4882a593Smuzhiyun { RICLK, EXT_REFCLK, LICLK }, /* 1001 */
559*4882a593Smuzhiyun { EXT_REFCLK, RICLK, EXT_REFCLK }, /* 1010 */
560*4882a593Smuzhiyun { RICLK, RICLK, EXT_REFCLK }, /* 1011 */
561*4882a593Smuzhiyun { LICLK, EXT_REFCLK, LICLK }, /* 1100 */
562*4882a593Smuzhiyun { EXT_REFCLK, EXT_REFCLK, LICLK }, /* 1101 */
563*4882a593Smuzhiyun { LICLK, RICLK, EXT_REFCLK }, /* 1110 */
564*4882a593Smuzhiyun { EXT_REFCLK, RICLK, EXT_REFCLK }, /* 1111 */
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun
serdes_am654_clk_mux_get_parent(struct clk_hw * hw)567*4882a593Smuzhiyun static u8 serdes_am654_clk_mux_get_parent(struct clk_hw *hw)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun struct serdes_am654_clk_mux *mux = to_serdes_am654_clk_mux(hw);
570*4882a593Smuzhiyun struct regmap *regmap = mux->regmap;
571*4882a593Smuzhiyun unsigned int reg = mux->reg;
572*4882a593Smuzhiyun unsigned int val;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun regmap_read(regmap, reg, &val);
575*4882a593Smuzhiyun val &= AM654_SERDES_CTRL_CLKSEL_MASK;
576*4882a593Smuzhiyun val >>= AM654_SERDES_CTRL_CLKSEL_SHIFT;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun return serdes_am654_mux_table[val][mux->clk_id];
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
serdes_am654_clk_mux_set_parent(struct clk_hw * hw,u8 index)581*4882a593Smuzhiyun static int serdes_am654_clk_mux_set_parent(struct clk_hw *hw, u8 index)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun struct serdes_am654_clk_mux *mux = to_serdes_am654_clk_mux(hw);
584*4882a593Smuzhiyun struct regmap *regmap = mux->regmap;
585*4882a593Smuzhiyun const char *name = clk_hw_get_name(hw);
586*4882a593Smuzhiyun unsigned int reg = mux->reg;
587*4882a593Smuzhiyun int clk_id = mux->clk_id;
588*4882a593Smuzhiyun int parents[SERDES_NUM_CLOCKS];
589*4882a593Smuzhiyun const int *p;
590*4882a593Smuzhiyun u32 val;
591*4882a593Smuzhiyun int found, i;
592*4882a593Smuzhiyun int ret;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* get existing setting */
595*4882a593Smuzhiyun regmap_read(regmap, reg, &val);
596*4882a593Smuzhiyun val &= AM654_SERDES_CTRL_CLKSEL_MASK;
597*4882a593Smuzhiyun val >>= AM654_SERDES_CTRL_CLKSEL_SHIFT;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun for (i = 0; i < SERDES_NUM_CLOCKS; i++)
600*4882a593Smuzhiyun parents[i] = serdes_am654_mux_table[val][i];
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /* change parent of this clock. others left intact */
603*4882a593Smuzhiyun parents[clk_id] = index;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* Find the match */
606*4882a593Smuzhiyun for (val = 0; val < SERDES_NUM_MUX_COMBINATIONS; val++) {
607*4882a593Smuzhiyun p = serdes_am654_mux_table[val];
608*4882a593Smuzhiyun found = 1;
609*4882a593Smuzhiyun for (i = 0; i < SERDES_NUM_CLOCKS; i++) {
610*4882a593Smuzhiyun if (parents[i] != p[i]) {
611*4882a593Smuzhiyun found = 0;
612*4882a593Smuzhiyun break;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun if (found)
617*4882a593Smuzhiyun break;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun if (!found) {
621*4882a593Smuzhiyun /*
622*4882a593Smuzhiyun * This can never happen, unless we missed
623*4882a593Smuzhiyun * a valid combination in serdes_am654_mux_table.
624*4882a593Smuzhiyun */
625*4882a593Smuzhiyun WARN(1, "Failed to find the parent of %s clock\n", name);
626*4882a593Smuzhiyun return -EINVAL;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun val <<= AM654_SERDES_CTRL_CLKSEL_SHIFT;
630*4882a593Smuzhiyun ret = regmap_update_bits(regmap, reg, AM654_SERDES_CTRL_CLKSEL_MASK,
631*4882a593Smuzhiyun val);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun return ret;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun static const struct clk_ops serdes_am654_clk_mux_ops = {
637*4882a593Smuzhiyun .set_parent = serdes_am654_clk_mux_set_parent,
638*4882a593Smuzhiyun .get_parent = serdes_am654_clk_mux_get_parent,
639*4882a593Smuzhiyun };
640*4882a593Smuzhiyun
serdes_am654_clk_register(struct serdes_am654 * am654_phy,const char * clock_name,int clock_num)641*4882a593Smuzhiyun static int serdes_am654_clk_register(struct serdes_am654 *am654_phy,
642*4882a593Smuzhiyun const char *clock_name, int clock_num)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun struct device_node *node = am654_phy->of_node;
645*4882a593Smuzhiyun struct device *dev = am654_phy->dev;
646*4882a593Smuzhiyun struct serdes_am654_clk_mux *mux;
647*4882a593Smuzhiyun struct device_node *regmap_node;
648*4882a593Smuzhiyun const char **parent_names;
649*4882a593Smuzhiyun struct clk_init_data *init;
650*4882a593Smuzhiyun unsigned int num_parents;
651*4882a593Smuzhiyun struct regmap *regmap;
652*4882a593Smuzhiyun const __be32 *addr;
653*4882a593Smuzhiyun unsigned int reg;
654*4882a593Smuzhiyun struct clk *clk;
655*4882a593Smuzhiyun int ret = 0;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun mux = devm_kzalloc(dev, sizeof(*mux), GFP_KERNEL);
658*4882a593Smuzhiyun if (!mux)
659*4882a593Smuzhiyun return -ENOMEM;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun init = &mux->clk_data;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun regmap_node = of_parse_phandle(node, "ti,serdes-clk", 0);
664*4882a593Smuzhiyun if (!regmap_node) {
665*4882a593Smuzhiyun dev_err(dev, "Fail to get serdes-clk node\n");
666*4882a593Smuzhiyun ret = -ENODEV;
667*4882a593Smuzhiyun goto out_put_node;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun regmap = syscon_node_to_regmap(regmap_node->parent);
671*4882a593Smuzhiyun if (IS_ERR(regmap)) {
672*4882a593Smuzhiyun dev_err(dev, "Fail to get Syscon regmap\n");
673*4882a593Smuzhiyun ret = PTR_ERR(regmap);
674*4882a593Smuzhiyun goto out_put_node;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun num_parents = of_clk_get_parent_count(node);
678*4882a593Smuzhiyun if (num_parents < 2) {
679*4882a593Smuzhiyun dev_err(dev, "SERDES clock must have parents\n");
680*4882a593Smuzhiyun ret = -EINVAL;
681*4882a593Smuzhiyun goto out_put_node;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun parent_names = devm_kzalloc(dev, (sizeof(char *) * num_parents),
685*4882a593Smuzhiyun GFP_KERNEL);
686*4882a593Smuzhiyun if (!parent_names) {
687*4882a593Smuzhiyun ret = -ENOMEM;
688*4882a593Smuzhiyun goto out_put_node;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun of_clk_parent_fill(node, parent_names, num_parents);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun addr = of_get_address(regmap_node, 0, NULL, NULL);
694*4882a593Smuzhiyun if (!addr) {
695*4882a593Smuzhiyun ret = -EINVAL;
696*4882a593Smuzhiyun goto out_put_node;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun reg = be32_to_cpu(*addr);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun init->ops = &serdes_am654_clk_mux_ops;
702*4882a593Smuzhiyun init->flags = CLK_SET_RATE_NO_REPARENT;
703*4882a593Smuzhiyun init->parent_names = parent_names;
704*4882a593Smuzhiyun init->num_parents = num_parents;
705*4882a593Smuzhiyun init->name = clock_name;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun mux->regmap = regmap;
708*4882a593Smuzhiyun mux->reg = reg;
709*4882a593Smuzhiyun mux->clk_id = clock_num;
710*4882a593Smuzhiyun mux->hw.init = init;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun clk = devm_clk_register(dev, &mux->hw);
713*4882a593Smuzhiyun if (IS_ERR(clk)) {
714*4882a593Smuzhiyun ret = PTR_ERR(clk);
715*4882a593Smuzhiyun goto out_put_node;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun am654_phy->clks[clock_num] = clk;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun out_put_node:
721*4882a593Smuzhiyun of_node_put(regmap_node);
722*4882a593Smuzhiyun return ret;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun static const struct of_device_id serdes_am654_id_table[] = {
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun .compatible = "ti,phy-am654-serdes",
728*4882a593Smuzhiyun },
729*4882a593Smuzhiyun {}
730*4882a593Smuzhiyun };
731*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, serdes_am654_id_table);
732*4882a593Smuzhiyun
serdes_am654_regfield_init(struct serdes_am654 * am654_phy)733*4882a593Smuzhiyun static int serdes_am654_regfield_init(struct serdes_am654 *am654_phy)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun struct regmap *regmap = am654_phy->regmap;
736*4882a593Smuzhiyun struct device *dev = am654_phy->dev;
737*4882a593Smuzhiyun int i;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun for (i = 0; i < MAX_FIELDS; i++) {
740*4882a593Smuzhiyun am654_phy->fields[i] = devm_regmap_field_alloc(dev,
741*4882a593Smuzhiyun regmap,
742*4882a593Smuzhiyun serdes_am654_reg_fields[i]);
743*4882a593Smuzhiyun if (IS_ERR(am654_phy->fields[i])) {
744*4882a593Smuzhiyun dev_err(dev, "Unable to allocate regmap field %d\n", i);
745*4882a593Smuzhiyun return PTR_ERR(am654_phy->fields[i]);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun return 0;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
serdes_am654_probe(struct platform_device * pdev)752*4882a593Smuzhiyun static int serdes_am654_probe(struct platform_device *pdev)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun struct phy_provider *phy_provider;
755*4882a593Smuzhiyun struct device *dev = &pdev->dev;
756*4882a593Smuzhiyun struct device_node *node = dev->of_node;
757*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
758*4882a593Smuzhiyun struct serdes_am654 *am654_phy;
759*4882a593Smuzhiyun struct mux_control *control;
760*4882a593Smuzhiyun const char *clock_name;
761*4882a593Smuzhiyun struct regmap *regmap;
762*4882a593Smuzhiyun void __iomem *base;
763*4882a593Smuzhiyun struct phy *phy;
764*4882a593Smuzhiyun int ret;
765*4882a593Smuzhiyun int i;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun am654_phy = devm_kzalloc(dev, sizeof(*am654_phy), GFP_KERNEL);
768*4882a593Smuzhiyun if (!am654_phy)
769*4882a593Smuzhiyun return -ENOMEM;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 0);
772*4882a593Smuzhiyun if (IS_ERR(base))
773*4882a593Smuzhiyun return PTR_ERR(base);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun regmap = devm_regmap_init_mmio(dev, base, &serdes_am654_regmap_config);
776*4882a593Smuzhiyun if (IS_ERR(regmap)) {
777*4882a593Smuzhiyun dev_err(dev, "Failed to initialize regmap\n");
778*4882a593Smuzhiyun return PTR_ERR(regmap);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun control = devm_mux_control_get(dev, NULL);
782*4882a593Smuzhiyun if (IS_ERR(control))
783*4882a593Smuzhiyun return PTR_ERR(control);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun am654_phy->dev = dev;
786*4882a593Smuzhiyun am654_phy->of_node = node;
787*4882a593Smuzhiyun am654_phy->regmap = regmap;
788*4882a593Smuzhiyun am654_phy->control = control;
789*4882a593Smuzhiyun am654_phy->type = PHY_NONE;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun ret = serdes_am654_regfield_init(am654_phy);
792*4882a593Smuzhiyun if (ret) {
793*4882a593Smuzhiyun dev_err(dev, "Failed to initialize regfields\n");
794*4882a593Smuzhiyun return ret;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun platform_set_drvdata(pdev, am654_phy);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun for (i = 0; i < SERDES_NUM_CLOCKS; i++) {
800*4882a593Smuzhiyun ret = of_property_read_string_index(node, "clock-output-names",
801*4882a593Smuzhiyun i, &clock_name);
802*4882a593Smuzhiyun if (ret) {
803*4882a593Smuzhiyun dev_err(dev, "Failed to get clock name\n");
804*4882a593Smuzhiyun return ret;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun ret = serdes_am654_clk_register(am654_phy, clock_name, i);
808*4882a593Smuzhiyun if (ret) {
809*4882a593Smuzhiyun dev_err(dev, "Failed to initialize clock %s\n",
810*4882a593Smuzhiyun clock_name);
811*4882a593Smuzhiyun return ret;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun clk_data = &am654_phy->clk_data;
816*4882a593Smuzhiyun clk_data->clks = am654_phy->clks;
817*4882a593Smuzhiyun clk_data->clk_num = SERDES_NUM_CLOCKS;
818*4882a593Smuzhiyun ret = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
819*4882a593Smuzhiyun if (ret)
820*4882a593Smuzhiyun return ret;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun pm_runtime_enable(dev);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun phy = devm_phy_create(dev, NULL, &ops);
825*4882a593Smuzhiyun if (IS_ERR(phy)) {
826*4882a593Smuzhiyun ret = PTR_ERR(phy);
827*4882a593Smuzhiyun goto clk_err;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun phy_set_drvdata(phy, am654_phy);
831*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, serdes_am654_xlate);
832*4882a593Smuzhiyun if (IS_ERR(phy_provider)) {
833*4882a593Smuzhiyun ret = PTR_ERR(phy_provider);
834*4882a593Smuzhiyun goto clk_err;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun return 0;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun clk_err:
840*4882a593Smuzhiyun of_clk_del_provider(node);
841*4882a593Smuzhiyun pm_runtime_disable(dev);
842*4882a593Smuzhiyun return ret;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
serdes_am654_remove(struct platform_device * pdev)845*4882a593Smuzhiyun static int serdes_am654_remove(struct platform_device *pdev)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun struct serdes_am654 *am654_phy = platform_get_drvdata(pdev);
848*4882a593Smuzhiyun struct device_node *node = am654_phy->of_node;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
851*4882a593Smuzhiyun of_clk_del_provider(node);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun return 0;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun static struct platform_driver serdes_am654_driver = {
857*4882a593Smuzhiyun .probe = serdes_am654_probe,
858*4882a593Smuzhiyun .remove = serdes_am654_remove,
859*4882a593Smuzhiyun .driver = {
860*4882a593Smuzhiyun .name = "phy-am654",
861*4882a593Smuzhiyun .of_match_table = serdes_am654_id_table,
862*4882a593Smuzhiyun },
863*4882a593Smuzhiyun };
864*4882a593Smuzhiyun module_platform_driver(serdes_am654_driver);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun MODULE_AUTHOR("Texas Instruments Inc.");
867*4882a593Smuzhiyun MODULE_DESCRIPTION("TI AM654x SERDES driver");
868*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
869