xref: /OK3568_Linux_fs/kernel/drivers/phy/tegra/xusb-tegra210.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014, NVIDIA CORPORATION.  All rights reserved.
4*4882a593Smuzhiyun  * Copyright (C) 2015 Google, Inc.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clk/tegra.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/mailbox_client.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/phy/phy.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
17*4882a593Smuzhiyun #include <linux/reset.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <soc/tegra/fuse.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "xusb.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define FUSE_SKU_CALIB_HS_CURR_LEVEL_PADX_SHIFT(x) \
25*4882a593Smuzhiyun 					((x) ? (11 + ((x) - 1) * 6) : 0)
26*4882a593Smuzhiyun #define FUSE_SKU_CALIB_HS_CURR_LEVEL_PAD_MASK 0x3f
27*4882a593Smuzhiyun #define FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_SHIFT 7
28*4882a593Smuzhiyun #define FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_MASK 0xf
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define FUSE_USB_CALIB_EXT_RPD_CTRL_SHIFT 0
31*4882a593Smuzhiyun #define FUSE_USB_CALIB_EXT_RPD_CTRL_MASK 0x1f
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PAD_MUX 0x004
34*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PAD_MUX_HSIC_PAD_TRK_SHIFT 16
35*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PAD_MUX_HSIC_PAD_TRK_MASK 0x3
36*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PAD_MUX_HSIC_PAD_TRK_XUSB 0x1
37*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_SHIFT 18
38*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_MASK 0x3
39*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_XUSB 0x1
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PORT_CAP 0x008
42*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_DISABLED(x) (0x0 << ((x) * 4))
43*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_HOST(x) (0x1 << ((x) * 4))
44*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_DEVICE(x) (0x2 << ((x) * 4))
45*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_OTG(x) (0x3 << ((x) * 4))
46*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_MASK(x) (0x3 << ((x) * 4))
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define XUSB_PADCTL_SS_PORT_MAP 0x014
49*4882a593Smuzhiyun #define XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(x) (1 << (((x) * 5) + 4))
50*4882a593Smuzhiyun #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_SHIFT(x) ((x) * 5)
51*4882a593Smuzhiyun #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(x) (0x7 << ((x) * 5))
52*4882a593Smuzhiyun #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(x, v) (((v) & 0x7) << ((x) * 5))
53*4882a593Smuzhiyun #define XUSB_PADCTL_SS_PORT_MAP_PORT_DISABLED 0x7
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM1 0x024
56*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_VCORE_DOWN (1 << 31)
57*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_CLAMP_EN_EARLY (1 << 30)
58*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_CLAMP_EN (1 << 29)
59*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_VCORE_DOWN(x) (1 << (2 + (x) * 3))
60*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN_EARLY(x) \
61*4882a593Smuzhiyun 							(1 << (1 + (x) * 3))
62*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN(x) (1 << ((x) * 3))
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define XUSB_PADCTL_USB3_PAD_MUX 0x028
65*4882a593Smuzhiyun #define XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(x) (1 << (1 + (x)))
66*4882a593Smuzhiyun #define XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(x) (1 << (8 + (x)))
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADX_CTL0(x) (0x080 + (x) * 0x40)
69*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL0_ZIP (1 << 18)
70*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL0_ZIN (1 << 22)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADX_CTL1(x) (0x084 + (x) * 0x40)
73*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_LEV_SHIFT 7
74*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_LEV_MASK 0x3
75*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_LEV_VAL 0x1
76*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_FIX18 (1 << 6)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PADX_CTL0(x) (0x088 + (x) * 0x40)
79*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI (1 << 29)
80*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2 (1 << 27)
81*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD (1 << 26)
82*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT 0
83*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_MASK 0x3f
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PADX_CTL1(x) (0x08c + (x) * 0x40)
86*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_RPD_CTRL_SHIFT 26
87*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_RPD_CTRL_MASK 0x1f
88*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT 3
89*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_MASK 0xf
90*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR (1 << 2)
91*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DISC_OVRD (1 << 1)
92*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_CHRP_OVRD (1 << 0)
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0 0x284
95*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD (1 << 11)
96*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT 3
97*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_MASK 0x7
98*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_VAL 0x7
99*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT 0
100*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_MASK 0x7
101*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_VAL 0x2
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1 0x288
104*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1_PD_TRK (1 << 26)
105*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_DONE_RESET_TIMER_SHIFT 19
106*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_DONE_RESET_TIMER_MASK 0x7f
107*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_DONE_RESET_TIMER_VAL 0x0a
108*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_START_TIMER_SHIFT 12
109*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_START_TIMER_MASK 0x7f
110*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_START_TIMER_VAL 0x1e
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PADX_CTL0(x) (0x300 + (x) * 0x20)
113*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_RPU_STROBE (1 << 18)
114*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_RPU_DATA1 (1 << 17)
115*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_RPU_DATA0 (1 << 16)
116*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_RPD_STROBE (1 << 15)
117*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA1 (1 << 14)
118*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA0 (1 << 13)
119*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_STROBE (1 << 9)
120*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_DATA1 (1 << 8)
121*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_DATA0 (1 << 7)
122*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_STROBE (1 << 6)
123*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_DATA1 (1 << 5)
124*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_DATA0 (1 << 4)
125*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_STROBE (1 << 3)
126*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_DATA1 (1 << 2)
127*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_DATA0 (1 << 1)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PADX_CTL1(x) (0x304 + (x) * 0x20)
130*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL1_TX_RTUNEP_SHIFT 0
131*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL1_TX_RTUNEP_MASK 0xf
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PADX_CTL2(x) (0x308 + (x) * 0x20)
134*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT 8
135*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_MASK 0xf
136*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT 0
137*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_MASK 0xff
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_TRK_CTL 0x340
140*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_TRK_CTL_PD_TRK (1 << 19)
141*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_DONE_RESET_TIMER_SHIFT 12
142*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_DONE_RESET_TIMER_MASK 0x7f
143*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_DONE_RESET_TIMER_VAL 0x0a
144*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_START_TIMER_SHIFT 5
145*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_START_TIMER_MASK 0x7f
146*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_START_TIMER_VAL 0x1e
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_STRB_TRIM_CONTROL 0x344
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL1 0x360
151*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SHIFT 20
152*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_MASK 0xff
153*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_USB_VAL 0x19
154*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SATA_VAL 0x1e
155*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_MDIV_SHIFT 16
156*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_MDIV_MASK 0x3
157*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL1_LOCKDET_STATUS (1 << 15)
158*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL1_PWR_OVRD (1 << 4)
159*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL1_ENABLE (1 << 3)
160*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL1_SLEEP_SHIFT 1
161*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL1_SLEEP_MASK 0x3
162*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL1_IDDQ (1 << 0)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL2 0x364
165*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_SHIFT 4
166*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_MASK 0xffffff
167*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_VAL 0x136
168*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL2_CAL_OVRD (1 << 2)
169*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL2_CAL_DONE (1 << 1)
170*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL2_CAL_EN (1 << 0)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL4 0x36c
173*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL4_XDIGCLK_EN (1 << 19)
174*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_EN (1 << 15)
175*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SHIFT 12
176*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_MASK 0x3
177*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_USB_VAL 0x2
178*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SATA_VAL 0x0
179*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL4_REFCLKBUF_EN (1 << 8)
180*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL4_REFCLK_SEL_SHIFT 4
181*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL4_REFCLK_SEL_MASK 0xf
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL5 0x370
184*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_SHIFT 16
185*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_MASK 0xff
186*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_VAL 0x2a
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_P0_CTL8 0x37c
189*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_DONE (1 << 31)
190*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_OVRD (1 << 15)
191*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_CLK_EN (1 << 13)
192*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_EN (1 << 12)
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_MISC_PAD_PX_CTL1(x) (0x460 + (x) * 0x40)
195*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_IDLE_MODE_SHIFT 20
196*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_IDLE_MODE_MASK 0x3
197*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_IDLE_MODE_VAL 0x1
198*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_TERM_EN BIT(18)
199*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_MODE_OVRD BIT(13)
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_S0_CTL1 0x860
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_S0_CTL2 0x864
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_S0_CTL4 0x86c
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_S0_CTL5 0x870
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_PLL_S0_CTL8 0x87c
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_MISC_PAD_S0_CTL1 0x960
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PADX_ECTL1(x) (0xa60 + (x) * 0x40)
214*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL1_TX_TERM_CTRL_SHIFT 16
215*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL1_TX_TERM_CTRL_MASK 0x3
216*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL1_TX_TERM_CTRL_VAL 0x2
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PADX_ECTL2(x) (0xa64 + (x) * 0x40)
219*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL2_RX_CTLE_SHIFT 0
220*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL2_RX_CTLE_MASK 0xffff
221*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL2_RX_CTLE_VAL 0x00fc
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PADX_ECTL3(x) (0xa68 + (x) * 0x40)
224*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL3_RX_DFE_VAL 0xc0077f1f
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PADX_ECTL4(x) (0xa6c + (x) * 0x40)
227*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL4_RX_CDR_CTRL_SHIFT 16
228*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL4_RX_CDR_CTRL_MASK 0xffff
229*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL4_RX_CDR_CTRL_VAL 0x01c7
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PADX_ECTL6(x) (0xa74 + (x) * 0x40)
232*4882a593Smuzhiyun #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL6_RX_EQ_CTRL_H_VAL 0xfcf01368
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_VBUS_ID 0xc60
235*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_VBUS_ON (1 << 14)
236*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_SHIFT 18
237*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_MASK 0xf
238*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_FLOATING 8
239*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_GROUNDED 0
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun struct tegra210_xusb_fuse_calibration {
242*4882a593Smuzhiyun 	u32 hs_curr_level[4];
243*4882a593Smuzhiyun 	u32 hs_term_range_adj;
244*4882a593Smuzhiyun 	u32 rpd_ctrl;
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun struct tegra210_xusb_padctl {
248*4882a593Smuzhiyun 	struct tegra_xusb_padctl base;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	struct tegra210_xusb_fuse_calibration fuse;
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static inline struct tegra210_xusb_padctl *
to_tegra210_xusb_padctl(struct tegra_xusb_padctl * padctl)254*4882a593Smuzhiyun to_tegra210_xusb_padctl(struct tegra_xusb_padctl *padctl)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	return container_of(padctl, struct tegra210_xusb_padctl, base);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun /* must be called under padctl->lock */
tegra210_pex_uphy_enable(struct tegra_xusb_padctl * padctl)260*4882a593Smuzhiyun static int tegra210_pex_uphy_enable(struct tegra_xusb_padctl *padctl)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	struct tegra_xusb_pcie_pad *pcie = to_pcie_pad(padctl->pcie);
263*4882a593Smuzhiyun 	unsigned long timeout;
264*4882a593Smuzhiyun 	u32 value;
265*4882a593Smuzhiyun 	int err;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (pcie->enable > 0) {
268*4882a593Smuzhiyun 		pcie->enable++;
269*4882a593Smuzhiyun 		return 0;
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	err = clk_prepare_enable(pcie->pll);
273*4882a593Smuzhiyun 	if (err < 0)
274*4882a593Smuzhiyun 		return err;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	err = reset_control_deassert(pcie->rst);
277*4882a593Smuzhiyun 	if (err < 0)
278*4882a593Smuzhiyun 		goto disable;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
281*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_MASK <<
282*4882a593Smuzhiyun 		   XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_SHIFT);
283*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_VAL <<
284*4882a593Smuzhiyun 		 XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_SHIFT;
285*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL5);
288*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_MASK <<
289*4882a593Smuzhiyun 		   XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_SHIFT);
290*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_VAL <<
291*4882a593Smuzhiyun 		 XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_SHIFT;
292*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL5);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
295*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL1_PWR_OVRD;
296*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
299*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL2_CAL_OVRD;
300*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
303*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_OVRD;
304*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
307*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_MASK <<
308*4882a593Smuzhiyun 		    XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SHIFT) |
309*4882a593Smuzhiyun 		   (XUSB_PADCTL_UPHY_PLL_CTL4_REFCLK_SEL_MASK <<
310*4882a593Smuzhiyun 		    XUSB_PADCTL_UPHY_PLL_CTL4_REFCLK_SEL_SHIFT));
311*4882a593Smuzhiyun 	value |= (XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_USB_VAL <<
312*4882a593Smuzhiyun 		  XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SHIFT) |
313*4882a593Smuzhiyun 		 XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_EN;
314*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
317*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_MDIV_MASK <<
318*4882a593Smuzhiyun 		    XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_MDIV_SHIFT) |
319*4882a593Smuzhiyun 		   (XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_MASK <<
320*4882a593Smuzhiyun 		    XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SHIFT));
321*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_USB_VAL <<
322*4882a593Smuzhiyun 		 XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SHIFT;
323*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
326*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL1_IDDQ;
327*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
330*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_UPHY_PLL_CTL1_SLEEP_MASK <<
331*4882a593Smuzhiyun 		   XUSB_PADCTL_UPHY_PLL_CTL1_SLEEP_SHIFT);
332*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	usleep_range(10, 20);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
337*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL4_REFCLKBUF_EN;
338*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
341*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL2_CAL_EN;
342*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(100);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
347*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
348*4882a593Smuzhiyun 		if (value & XUSB_PADCTL_UPHY_PLL_CTL2_CAL_DONE)
349*4882a593Smuzhiyun 			break;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		usleep_range(10, 20);
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (time_after_eq(jiffies, timeout)) {
355*4882a593Smuzhiyun 		err = -ETIMEDOUT;
356*4882a593Smuzhiyun 		goto reset;
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
360*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL2_CAL_EN;
361*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(100);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
366*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
367*4882a593Smuzhiyun 		if (!(value & XUSB_PADCTL_UPHY_PLL_CTL2_CAL_DONE))
368*4882a593Smuzhiyun 			break;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 		usleep_range(10, 20);
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	if (time_after_eq(jiffies, timeout)) {
374*4882a593Smuzhiyun 		err = -ETIMEDOUT;
375*4882a593Smuzhiyun 		goto reset;
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
379*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL1_ENABLE;
380*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(100);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
385*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
386*4882a593Smuzhiyun 		if (value & XUSB_PADCTL_UPHY_PLL_CTL1_LOCKDET_STATUS)
387*4882a593Smuzhiyun 			break;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 		usleep_range(10, 20);
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	if (time_after_eq(jiffies, timeout)) {
393*4882a593Smuzhiyun 		err = -ETIMEDOUT;
394*4882a593Smuzhiyun 		goto reset;
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
398*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_EN |
399*4882a593Smuzhiyun 		 XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_CLK_EN;
400*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(100);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
405*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
406*4882a593Smuzhiyun 		if (value & XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_DONE)
407*4882a593Smuzhiyun 			break;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 		usleep_range(10, 20);
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	if (time_after_eq(jiffies, timeout)) {
413*4882a593Smuzhiyun 		err = -ETIMEDOUT;
414*4882a593Smuzhiyun 		goto reset;
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
418*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_EN;
419*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(100);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
424*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
425*4882a593Smuzhiyun 		if (!(value & XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_DONE))
426*4882a593Smuzhiyun 			break;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		usleep_range(10, 20);
429*4882a593Smuzhiyun 	}
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if (time_after_eq(jiffies, timeout)) {
432*4882a593Smuzhiyun 		err = -ETIMEDOUT;
433*4882a593Smuzhiyun 		goto reset;
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
437*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_CLK_EN;
438*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	tegra210_xusb_pll_hw_control_enable();
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
443*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL1_PWR_OVRD;
444*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
447*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL2_CAL_OVRD;
448*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
451*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_OVRD;
452*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	usleep_range(10, 20);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	tegra210_xusb_pll_hw_sequence_start();
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	pcie->enable++;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	return 0;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun reset:
463*4882a593Smuzhiyun 	reset_control_assert(pcie->rst);
464*4882a593Smuzhiyun disable:
465*4882a593Smuzhiyun 	clk_disable_unprepare(pcie->pll);
466*4882a593Smuzhiyun 	return err;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
tegra210_pex_uphy_disable(struct tegra_xusb_padctl * padctl)469*4882a593Smuzhiyun static void tegra210_pex_uphy_disable(struct tegra_xusb_padctl *padctl)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	struct tegra_xusb_pcie_pad *pcie = to_pcie_pad(padctl->pcie);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	mutex_lock(&padctl->lock);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	if (WARN_ON(pcie->enable == 0))
476*4882a593Smuzhiyun 		goto unlock;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	if (--pcie->enable > 0)
479*4882a593Smuzhiyun 		goto unlock;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	reset_control_assert(pcie->rst);
482*4882a593Smuzhiyun 	clk_disable_unprepare(pcie->pll);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun unlock:
485*4882a593Smuzhiyun 	mutex_unlock(&padctl->lock);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun /* must be called under padctl->lock */
tegra210_sata_uphy_enable(struct tegra_xusb_padctl * padctl,bool usb)489*4882a593Smuzhiyun static int tegra210_sata_uphy_enable(struct tegra_xusb_padctl *padctl, bool usb)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct tegra_xusb_sata_pad *sata = to_sata_pad(padctl->sata);
492*4882a593Smuzhiyun 	unsigned long timeout;
493*4882a593Smuzhiyun 	u32 value;
494*4882a593Smuzhiyun 	int err;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	if (sata->enable > 0) {
497*4882a593Smuzhiyun 		sata->enable++;
498*4882a593Smuzhiyun 		return 0;
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	err = clk_prepare_enable(sata->pll);
502*4882a593Smuzhiyun 	if (err < 0)
503*4882a593Smuzhiyun 		return err;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	err = reset_control_deassert(sata->rst);
506*4882a593Smuzhiyun 	if (err < 0)
507*4882a593Smuzhiyun 		goto disable;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
510*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_MASK <<
511*4882a593Smuzhiyun 		   XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_SHIFT);
512*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_VAL <<
513*4882a593Smuzhiyun 		 XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_SHIFT;
514*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL5);
517*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_MASK <<
518*4882a593Smuzhiyun 		   XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_SHIFT);
519*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_VAL <<
520*4882a593Smuzhiyun 		 XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_SHIFT;
521*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL5);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
524*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL1_PWR_OVRD;
525*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
528*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL2_CAL_OVRD;
529*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
532*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_OVRD;
533*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL4);
536*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_MASK <<
537*4882a593Smuzhiyun 		    XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SHIFT) |
538*4882a593Smuzhiyun 		   (XUSB_PADCTL_UPHY_PLL_CTL4_REFCLK_SEL_MASK <<
539*4882a593Smuzhiyun 		    XUSB_PADCTL_UPHY_PLL_CTL4_REFCLK_SEL_SHIFT));
540*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_EN;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if (usb)
543*4882a593Smuzhiyun 		value |= (XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_USB_VAL <<
544*4882a593Smuzhiyun 			  XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SHIFT);
545*4882a593Smuzhiyun 	else
546*4882a593Smuzhiyun 		value |= (XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SATA_VAL <<
547*4882a593Smuzhiyun 			  XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SHIFT);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL4_XDIGCLK_EN;
550*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL4);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
553*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_MDIV_MASK <<
554*4882a593Smuzhiyun 		    XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_MDIV_SHIFT) |
555*4882a593Smuzhiyun 		   (XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_MASK <<
556*4882a593Smuzhiyun 		    XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SHIFT));
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	if (usb)
559*4882a593Smuzhiyun 		value |= XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_USB_VAL <<
560*4882a593Smuzhiyun 			 XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SHIFT;
561*4882a593Smuzhiyun 	else
562*4882a593Smuzhiyun 		value |= XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SATA_VAL <<
563*4882a593Smuzhiyun 			 XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SHIFT;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
568*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL1_IDDQ;
569*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
572*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_UPHY_PLL_CTL1_SLEEP_MASK <<
573*4882a593Smuzhiyun 		   XUSB_PADCTL_UPHY_PLL_CTL1_SLEEP_SHIFT);
574*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	usleep_range(10, 20);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL4);
579*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL4_REFCLKBUF_EN;
580*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL4);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
583*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL2_CAL_EN;
584*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(100);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
589*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
590*4882a593Smuzhiyun 		if (value & XUSB_PADCTL_UPHY_PLL_CTL2_CAL_DONE)
591*4882a593Smuzhiyun 			break;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 		usleep_range(10, 20);
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	if (time_after_eq(jiffies, timeout)) {
597*4882a593Smuzhiyun 		err = -ETIMEDOUT;
598*4882a593Smuzhiyun 		goto reset;
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
602*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL2_CAL_EN;
603*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(100);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
608*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
609*4882a593Smuzhiyun 		if (!(value & XUSB_PADCTL_UPHY_PLL_CTL2_CAL_DONE))
610*4882a593Smuzhiyun 			break;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 		usleep_range(10, 20);
613*4882a593Smuzhiyun 	}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	if (time_after_eq(jiffies, timeout)) {
616*4882a593Smuzhiyun 		err = -ETIMEDOUT;
617*4882a593Smuzhiyun 		goto reset;
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
621*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL1_ENABLE;
622*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(100);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
627*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
628*4882a593Smuzhiyun 		if (value & XUSB_PADCTL_UPHY_PLL_CTL1_LOCKDET_STATUS)
629*4882a593Smuzhiyun 			break;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 		usleep_range(10, 20);
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	if (time_after_eq(jiffies, timeout)) {
635*4882a593Smuzhiyun 		err = -ETIMEDOUT;
636*4882a593Smuzhiyun 		goto reset;
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
640*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_EN |
641*4882a593Smuzhiyun 		 XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_CLK_EN;
642*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(100);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
647*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
648*4882a593Smuzhiyun 		if (value & XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_DONE)
649*4882a593Smuzhiyun 			break;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 		usleep_range(10, 20);
652*4882a593Smuzhiyun 	}
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	if (time_after_eq(jiffies, timeout)) {
655*4882a593Smuzhiyun 		err = -ETIMEDOUT;
656*4882a593Smuzhiyun 		goto reset;
657*4882a593Smuzhiyun 	}
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
660*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_EN;
661*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(100);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
666*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
667*4882a593Smuzhiyun 		if (!(value & XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_DONE))
668*4882a593Smuzhiyun 			break;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 		usleep_range(10, 20);
671*4882a593Smuzhiyun 	}
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	if (time_after_eq(jiffies, timeout)) {
674*4882a593Smuzhiyun 		err = -ETIMEDOUT;
675*4882a593Smuzhiyun 		goto reset;
676*4882a593Smuzhiyun 	}
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
679*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_CLK_EN;
680*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	tegra210_sata_pll_hw_control_enable();
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
685*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL1_PWR_OVRD;
686*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
689*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL2_CAL_OVRD;
690*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
693*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_OVRD;
694*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	usleep_range(10, 20);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	tegra210_sata_pll_hw_sequence_start();
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	sata->enable++;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	return 0;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun reset:
705*4882a593Smuzhiyun 	reset_control_assert(sata->rst);
706*4882a593Smuzhiyun disable:
707*4882a593Smuzhiyun 	clk_disable_unprepare(sata->pll);
708*4882a593Smuzhiyun 	return err;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
tegra210_sata_uphy_disable(struct tegra_xusb_padctl * padctl)711*4882a593Smuzhiyun static void tegra210_sata_uphy_disable(struct tegra_xusb_padctl *padctl)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	struct tegra_xusb_sata_pad *sata = to_sata_pad(padctl->sata);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	mutex_lock(&padctl->lock);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	if (WARN_ON(sata->enable == 0))
718*4882a593Smuzhiyun 		goto unlock;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	if (--sata->enable > 0)
721*4882a593Smuzhiyun 		goto unlock;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	reset_control_assert(sata->rst);
724*4882a593Smuzhiyun 	clk_disable_unprepare(sata->pll);
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun unlock:
727*4882a593Smuzhiyun 	mutex_unlock(&padctl->lock);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
tegra210_xusb_padctl_enable(struct tegra_xusb_padctl * padctl)730*4882a593Smuzhiyun static int tegra210_xusb_padctl_enable(struct tegra_xusb_padctl *padctl)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	u32 value;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	mutex_lock(&padctl->lock);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	if (padctl->enable++ > 0)
737*4882a593Smuzhiyun 		goto out;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
740*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_CLAMP_EN;
741*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	usleep_range(100, 200);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
746*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_CLAMP_EN_EARLY;
747*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	usleep_range(100, 200);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
752*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_VCORE_DOWN;
753*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun out:
756*4882a593Smuzhiyun 	mutex_unlock(&padctl->lock);
757*4882a593Smuzhiyun 	return 0;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
tegra210_xusb_padctl_disable(struct tegra_xusb_padctl * padctl)760*4882a593Smuzhiyun static int tegra210_xusb_padctl_disable(struct tegra_xusb_padctl *padctl)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun 	u32 value;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	mutex_lock(&padctl->lock);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	if (WARN_ON(padctl->enable == 0))
767*4882a593Smuzhiyun 		goto out;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	if (--padctl->enable > 0)
770*4882a593Smuzhiyun 		goto out;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
773*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_VCORE_DOWN;
774*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	usleep_range(100, 200);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
779*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_CLAMP_EN_EARLY;
780*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	usleep_range(100, 200);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
785*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_CLAMP_EN;
786*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun out:
789*4882a593Smuzhiyun 	mutex_unlock(&padctl->lock);
790*4882a593Smuzhiyun 	return 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
tegra210_hsic_set_idle(struct tegra_xusb_padctl * padctl,unsigned int index,bool idle)793*4882a593Smuzhiyun static int tegra210_hsic_set_idle(struct tegra_xusb_padctl *padctl,
794*4882a593Smuzhiyun 				  unsigned int index, bool idle)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	u32 value;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL0(index));
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_HSIC_PAD_CTL0_RPU_DATA0 |
801*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL0_RPU_DATA1 |
802*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL0_RPD_STROBE);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	if (idle)
805*4882a593Smuzhiyun 		value |= XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA0 |
806*4882a593Smuzhiyun 			 XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA1 |
807*4882a593Smuzhiyun 			 XUSB_PADCTL_HSIC_PAD_CTL0_RPU_STROBE;
808*4882a593Smuzhiyun 	else
809*4882a593Smuzhiyun 		value &= ~(XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA0 |
810*4882a593Smuzhiyun 			   XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA1 |
811*4882a593Smuzhiyun 			   XUSB_PADCTL_HSIC_PAD_CTL0_RPU_STROBE);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL0(index));
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	return 0;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun 
tegra210_usb3_set_lfps_detect(struct tegra_xusb_padctl * padctl,unsigned int index,bool enable)818*4882a593Smuzhiyun static int tegra210_usb3_set_lfps_detect(struct tegra_xusb_padctl *padctl,
819*4882a593Smuzhiyun 					 unsigned int index, bool enable)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	struct tegra_xusb_port *port;
822*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane;
823*4882a593Smuzhiyun 	u32 value, offset;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	port = tegra_xusb_find_port(padctl, "usb3", index);
826*4882a593Smuzhiyun 	if (!port)
827*4882a593Smuzhiyun 		return -ENODEV;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	lane = port->lane;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	if (lane->pad == padctl->pcie)
832*4882a593Smuzhiyun 		offset = XUSB_PADCTL_UPHY_MISC_PAD_PX_CTL1(lane->index);
833*4882a593Smuzhiyun 	else
834*4882a593Smuzhiyun 		offset = XUSB_PADCTL_UPHY_MISC_PAD_S0_CTL1;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	value = padctl_readl(padctl, offset);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_IDLE_MODE_MASK <<
839*4882a593Smuzhiyun 		    XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_IDLE_MODE_SHIFT) |
840*4882a593Smuzhiyun 		   XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_TERM_EN |
841*4882a593Smuzhiyun 		   XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_MODE_OVRD);
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	if (!enable) {
844*4882a593Smuzhiyun 		value |= (XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_IDLE_MODE_VAL <<
845*4882a593Smuzhiyun 			  XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_IDLE_MODE_SHIFT) |
846*4882a593Smuzhiyun 			 XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_TERM_EN |
847*4882a593Smuzhiyun 			 XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_MODE_OVRD;
848*4882a593Smuzhiyun 	}
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	padctl_writel(padctl, value, offset);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	return 0;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun #define TEGRA210_LANE(_name, _offset, _shift, _mask, _type)		\
856*4882a593Smuzhiyun 	{								\
857*4882a593Smuzhiyun 		.name = _name,						\
858*4882a593Smuzhiyun 		.offset = _offset,					\
859*4882a593Smuzhiyun 		.shift = _shift,					\
860*4882a593Smuzhiyun 		.mask = _mask,						\
861*4882a593Smuzhiyun 		.num_funcs = ARRAY_SIZE(tegra210_##_type##_functions),	\
862*4882a593Smuzhiyun 		.funcs = tegra210_##_type##_functions,			\
863*4882a593Smuzhiyun 	}
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun static const char *tegra210_usb2_functions[] = {
866*4882a593Smuzhiyun 	"snps",
867*4882a593Smuzhiyun 	"xusb",
868*4882a593Smuzhiyun 	"uart"
869*4882a593Smuzhiyun };
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun static const struct tegra_xusb_lane_soc tegra210_usb2_lanes[] = {
872*4882a593Smuzhiyun 	TEGRA210_LANE("usb2-0", 0x004,  0, 0x3, usb2),
873*4882a593Smuzhiyun 	TEGRA210_LANE("usb2-1", 0x004,  2, 0x3, usb2),
874*4882a593Smuzhiyun 	TEGRA210_LANE("usb2-2", 0x004,  4, 0x3, usb2),
875*4882a593Smuzhiyun 	TEGRA210_LANE("usb2-3", 0x004,  6, 0x3, usb2),
876*4882a593Smuzhiyun };
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra210_usb2_lane_probe(struct tegra_xusb_pad * pad,struct device_node * np,unsigned int index)879*4882a593Smuzhiyun tegra210_usb2_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
880*4882a593Smuzhiyun 			 unsigned int index)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun 	struct tegra_xusb_usb2_lane *usb2;
883*4882a593Smuzhiyun 	int err;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	usb2 = kzalloc(sizeof(*usb2), GFP_KERNEL);
886*4882a593Smuzhiyun 	if (!usb2)
887*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	INIT_LIST_HEAD(&usb2->base.list);
890*4882a593Smuzhiyun 	usb2->base.soc = &pad->soc->lanes[index];
891*4882a593Smuzhiyun 	usb2->base.index = index;
892*4882a593Smuzhiyun 	usb2->base.pad = pad;
893*4882a593Smuzhiyun 	usb2->base.np = np;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	err = tegra_xusb_lane_parse_dt(&usb2->base, np);
896*4882a593Smuzhiyun 	if (err < 0) {
897*4882a593Smuzhiyun 		kfree(usb2);
898*4882a593Smuzhiyun 		return ERR_PTR(err);
899*4882a593Smuzhiyun 	}
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	return &usb2->base;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
tegra210_usb2_lane_remove(struct tegra_xusb_lane * lane)904*4882a593Smuzhiyun static void tegra210_usb2_lane_remove(struct tegra_xusb_lane *lane)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	struct tegra_xusb_usb2_lane *usb2 = to_usb2_lane(lane);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	kfree(usb2);
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun static const struct tegra_xusb_lane_ops tegra210_usb2_lane_ops = {
912*4882a593Smuzhiyun 	.probe = tegra210_usb2_lane_probe,
913*4882a593Smuzhiyun 	.remove = tegra210_usb2_lane_remove,
914*4882a593Smuzhiyun };
915*4882a593Smuzhiyun 
tegra210_usb2_phy_init(struct phy * phy)916*4882a593Smuzhiyun static int tegra210_usb2_phy_init(struct phy *phy)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
919*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
920*4882a593Smuzhiyun 	u32 value;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_PAD_MUX);
923*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_MASK <<
924*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_SHIFT);
925*4882a593Smuzhiyun 	value |= XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_XUSB <<
926*4882a593Smuzhiyun 		 XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_SHIFT;
927*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_PAD_MUX);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	return tegra210_xusb_padctl_enable(padctl);
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun 
tegra210_usb2_phy_exit(struct phy * phy)932*4882a593Smuzhiyun static int tegra210_usb2_phy_exit(struct phy *phy)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	return tegra210_xusb_padctl_disable(lane->pad->padctl);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
tegra210_xusb_padctl_vbus_override(struct tegra_xusb_padctl * padctl,bool status)939*4882a593Smuzhiyun static int tegra210_xusb_padctl_vbus_override(struct tegra_xusb_padctl *padctl,
940*4882a593Smuzhiyun 					      bool status)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun 	u32 value;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	dev_dbg(padctl->dev, "%s vbus override\n", status ? "set" : "clear");
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_VBUS_ID);
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	if (status) {
949*4882a593Smuzhiyun 		value |= XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_VBUS_ON;
950*4882a593Smuzhiyun 		value &= ~(XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_MASK <<
951*4882a593Smuzhiyun 			   XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_SHIFT);
952*4882a593Smuzhiyun 		value |= XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_FLOATING <<
953*4882a593Smuzhiyun 			 XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_SHIFT;
954*4882a593Smuzhiyun 	} else {
955*4882a593Smuzhiyun 		value &= ~XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_VBUS_ON;
956*4882a593Smuzhiyun 	}
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_VBUS_ID);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	return 0;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun 
tegra210_xusb_padctl_id_override(struct tegra_xusb_padctl * padctl,bool status)963*4882a593Smuzhiyun static int tegra210_xusb_padctl_id_override(struct tegra_xusb_padctl *padctl,
964*4882a593Smuzhiyun 					    bool status)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun 	u32 value;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	dev_dbg(padctl->dev, "%s id override\n", status ? "set" : "clear");
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_VBUS_ID);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	if (status) {
973*4882a593Smuzhiyun 		if (value & XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_VBUS_ON) {
974*4882a593Smuzhiyun 			value &= ~XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_VBUS_ON;
975*4882a593Smuzhiyun 			padctl_writel(padctl, value, XUSB_PADCTL_USB2_VBUS_ID);
976*4882a593Smuzhiyun 			usleep_range(1000, 2000);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 			value = padctl_readl(padctl, XUSB_PADCTL_USB2_VBUS_ID);
979*4882a593Smuzhiyun 		}
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 		value &= ~(XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_MASK <<
982*4882a593Smuzhiyun 			   XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_SHIFT);
983*4882a593Smuzhiyun 		value |= XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_GROUNDED <<
984*4882a593Smuzhiyun 			 XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_SHIFT;
985*4882a593Smuzhiyun 	} else {
986*4882a593Smuzhiyun 		value &= ~(XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_MASK <<
987*4882a593Smuzhiyun 			   XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_SHIFT);
988*4882a593Smuzhiyun 		value |= XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_FLOATING <<
989*4882a593Smuzhiyun 			 XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_SHIFT;
990*4882a593Smuzhiyun 	}
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_VBUS_ID);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	return 0;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
tegra210_usb2_phy_set_mode(struct phy * phy,enum phy_mode mode,int submode)997*4882a593Smuzhiyun static int tegra210_usb2_phy_set_mode(struct phy *phy, enum phy_mode mode,
998*4882a593Smuzhiyun 				      int submode)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1001*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
1002*4882a593Smuzhiyun 	struct tegra_xusb_usb2_port *port = tegra_xusb_find_usb2_port(padctl,
1003*4882a593Smuzhiyun 								lane->index);
1004*4882a593Smuzhiyun 	int err = 0;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	mutex_lock(&padctl->lock);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	dev_dbg(&port->base.dev, "%s: mode %d", __func__, mode);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	if (mode == PHY_MODE_USB_OTG) {
1011*4882a593Smuzhiyun 		if (submode == USB_ROLE_HOST) {
1012*4882a593Smuzhiyun 			tegra210_xusb_padctl_id_override(padctl, true);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 			err = regulator_enable(port->supply);
1015*4882a593Smuzhiyun 		} else if (submode == USB_ROLE_DEVICE) {
1016*4882a593Smuzhiyun 			tegra210_xusb_padctl_vbus_override(padctl, true);
1017*4882a593Smuzhiyun 		} else if (submode == USB_ROLE_NONE) {
1018*4882a593Smuzhiyun 			/*
1019*4882a593Smuzhiyun 			 * When port is peripheral only or role transitions to
1020*4882a593Smuzhiyun 			 * USB_ROLE_NONE from USB_ROLE_DEVICE, regulator is not
1021*4882a593Smuzhiyun 			 * be enabled.
1022*4882a593Smuzhiyun 			 */
1023*4882a593Smuzhiyun 			if (regulator_is_enabled(port->supply))
1024*4882a593Smuzhiyun 				regulator_disable(port->supply);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 			tegra210_xusb_padctl_id_override(padctl, false);
1027*4882a593Smuzhiyun 			tegra210_xusb_padctl_vbus_override(padctl, false);
1028*4882a593Smuzhiyun 		}
1029*4882a593Smuzhiyun 	}
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	mutex_unlock(&padctl->lock);
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	return err;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun 
tegra210_usb2_phy_power_on(struct phy * phy)1036*4882a593Smuzhiyun static int tegra210_usb2_phy_power_on(struct phy *phy)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1039*4882a593Smuzhiyun 	struct tegra_xusb_usb2_lane *usb2 = to_usb2_lane(lane);
1040*4882a593Smuzhiyun 	struct tegra_xusb_usb2_pad *pad = to_usb2_pad(lane->pad);
1041*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
1042*4882a593Smuzhiyun 	struct tegra210_xusb_padctl *priv;
1043*4882a593Smuzhiyun 	struct tegra_xusb_usb2_port *port;
1044*4882a593Smuzhiyun 	unsigned int index = lane->index;
1045*4882a593Smuzhiyun 	u32 value;
1046*4882a593Smuzhiyun 	int err;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	port = tegra_xusb_find_usb2_port(padctl, index);
1049*4882a593Smuzhiyun 	if (!port) {
1050*4882a593Smuzhiyun 		dev_err(&phy->dev, "no port found for USB2 lane %u\n", index);
1051*4882a593Smuzhiyun 		return -ENODEV;
1052*4882a593Smuzhiyun 	}
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	priv = to_tegra210_xusb_padctl(padctl);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	if (port->usb3_port_fake != -1) {
1057*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_SS_PORT_MAP);
1058*4882a593Smuzhiyun 		value &= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(
1059*4882a593Smuzhiyun 					port->usb3_port_fake);
1060*4882a593Smuzhiyun 		value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(
1061*4882a593Smuzhiyun 					port->usb3_port_fake, index);
1062*4882a593Smuzhiyun 		padctl_writel(padctl, value, XUSB_PADCTL_SS_PORT_MAP);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
1065*4882a593Smuzhiyun 		value &= ~XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_VCORE_DOWN(
1066*4882a593Smuzhiyun 					port->usb3_port_fake);
1067*4882a593Smuzhiyun 		padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 		usleep_range(100, 200);
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
1072*4882a593Smuzhiyun 		value &= ~XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN_EARLY(
1073*4882a593Smuzhiyun 					port->usb3_port_fake);
1074*4882a593Smuzhiyun 		padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 		usleep_range(100, 200);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
1079*4882a593Smuzhiyun 		value &= ~XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN(
1080*4882a593Smuzhiyun 					port->usb3_port_fake);
1081*4882a593Smuzhiyun 		padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
1085*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_MASK <<
1086*4882a593Smuzhiyun 		    XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT) |
1087*4882a593Smuzhiyun 		   (XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_MASK <<
1088*4882a593Smuzhiyun 		    XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT));
1089*4882a593Smuzhiyun 	value |= (XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_VAL <<
1090*4882a593Smuzhiyun 		  XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	if (tegra_sku_info.revision < TEGRA_REVISION_A02)
1093*4882a593Smuzhiyun 		value |=
1094*4882a593Smuzhiyun 			(XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_VAL <<
1095*4882a593Smuzhiyun 			XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT);
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_PORT_CAP);
1100*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_MASK(index);
1101*4882a593Smuzhiyun 	if (port->mode == USB_DR_MODE_UNKNOWN)
1102*4882a593Smuzhiyun 		value |= XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_DISABLED(index);
1103*4882a593Smuzhiyun 	else if (port->mode == USB_DR_MODE_PERIPHERAL)
1104*4882a593Smuzhiyun 		value |= XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_DEVICE(index);
1105*4882a593Smuzhiyun 	else if (port->mode == USB_DR_MODE_HOST)
1106*4882a593Smuzhiyun 		value |= XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_HOST(index);
1107*4882a593Smuzhiyun 	else if (port->mode == USB_DR_MODE_OTG)
1108*4882a593Smuzhiyun 		value |= XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_OTG(index);
1109*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_PORT_CAP);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index));
1112*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_MASK <<
1113*4882a593Smuzhiyun 		    XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT) |
1114*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD |
1115*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2 |
1116*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI);
1117*4882a593Smuzhiyun 	value |= (priv->fuse.hs_curr_level[index] +
1118*4882a593Smuzhiyun 		  usb2->hs_curr_level_offset) <<
1119*4882a593Smuzhiyun 		 XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT;
1120*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index));
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index));
1123*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_MASK <<
1124*4882a593Smuzhiyun 		    XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT) |
1125*4882a593Smuzhiyun 		   (XUSB_PADCTL_USB2_OTG_PAD_CTL1_RPD_CTRL_MASK <<
1126*4882a593Smuzhiyun 		    XUSB_PADCTL_USB2_OTG_PAD_CTL1_RPD_CTRL_SHIFT) |
1127*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR |
1128*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_CHRP_OVRD |
1129*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DISC_OVRD);
1130*4882a593Smuzhiyun 	value |= (priv->fuse.hs_term_range_adj <<
1131*4882a593Smuzhiyun 		  XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT) |
1132*4882a593Smuzhiyun 		 (priv->fuse.rpd_ctrl <<
1133*4882a593Smuzhiyun 		  XUSB_PADCTL_USB2_OTG_PAD_CTL1_RPD_CTRL_SHIFT);
1134*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index));
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	value = padctl_readl(padctl,
1137*4882a593Smuzhiyun 			     XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADX_CTL1(index));
1138*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_LEV_MASK <<
1139*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_LEV_SHIFT);
1140*4882a593Smuzhiyun 	if (port->mode == USB_DR_MODE_HOST)
1141*4882a593Smuzhiyun 		value |= XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_FIX18;
1142*4882a593Smuzhiyun 	else
1143*4882a593Smuzhiyun 		value |=
1144*4882a593Smuzhiyun 		      XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_LEV_VAL <<
1145*4882a593Smuzhiyun 		      XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_LEV_SHIFT;
1146*4882a593Smuzhiyun 	padctl_writel(padctl, value,
1147*4882a593Smuzhiyun 		      XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADX_CTL1(index));
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	if (port->supply && port->mode == USB_DR_MODE_HOST) {
1150*4882a593Smuzhiyun 		err = regulator_enable(port->supply);
1151*4882a593Smuzhiyun 		if (err)
1152*4882a593Smuzhiyun 			return err;
1153*4882a593Smuzhiyun 	}
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	mutex_lock(&padctl->lock);
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	if (pad->enable > 0) {
1158*4882a593Smuzhiyun 		pad->enable++;
1159*4882a593Smuzhiyun 		mutex_unlock(&padctl->lock);
1160*4882a593Smuzhiyun 		return 0;
1161*4882a593Smuzhiyun 	}
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	err = clk_prepare_enable(pad->clk);
1164*4882a593Smuzhiyun 	if (err)
1165*4882a593Smuzhiyun 		goto disable_regulator;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
1168*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_START_TIMER_MASK <<
1169*4882a593Smuzhiyun 		    XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_START_TIMER_SHIFT) |
1170*4882a593Smuzhiyun 		   (XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_DONE_RESET_TIMER_MASK <<
1171*4882a593Smuzhiyun 		    XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_DONE_RESET_TIMER_SHIFT));
1172*4882a593Smuzhiyun 	value |= (XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_START_TIMER_VAL <<
1173*4882a593Smuzhiyun 		  XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_START_TIMER_SHIFT) |
1174*4882a593Smuzhiyun 		 (XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_DONE_RESET_TIMER_VAL <<
1175*4882a593Smuzhiyun 		  XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_DONE_RESET_TIMER_SHIFT);
1176*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
1179*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD;
1180*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	udelay(1);
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
1185*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_USB2_BIAS_PAD_CTL1_PD_TRK;
1186*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	udelay(50);
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	clk_disable_unprepare(pad->clk);
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	pad->enable++;
1193*4882a593Smuzhiyun 	mutex_unlock(&padctl->lock);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	return 0;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun disable_regulator:
1198*4882a593Smuzhiyun 	regulator_disable(port->supply);
1199*4882a593Smuzhiyun 	mutex_unlock(&padctl->lock);
1200*4882a593Smuzhiyun 	return err;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun 
tegra210_usb2_phy_power_off(struct phy * phy)1203*4882a593Smuzhiyun static int tegra210_usb2_phy_power_off(struct phy *phy)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1206*4882a593Smuzhiyun 	struct tegra_xusb_usb2_pad *pad = to_usb2_pad(lane->pad);
1207*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
1208*4882a593Smuzhiyun 	struct tegra_xusb_usb2_port *port;
1209*4882a593Smuzhiyun 	u32 value;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	port = tegra_xusb_find_usb2_port(padctl, lane->index);
1212*4882a593Smuzhiyun 	if (!port) {
1213*4882a593Smuzhiyun 		dev_err(&phy->dev, "no port found for USB2 lane %u\n",
1214*4882a593Smuzhiyun 			lane->index);
1215*4882a593Smuzhiyun 		return -ENODEV;
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	mutex_lock(&padctl->lock);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	if (port->usb3_port_fake != -1) {
1221*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
1222*4882a593Smuzhiyun 		value |= XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN_EARLY(
1223*4882a593Smuzhiyun 					port->usb3_port_fake);
1224*4882a593Smuzhiyun 		padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 		usleep_range(100, 200);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
1229*4882a593Smuzhiyun 		value |= XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN(
1230*4882a593Smuzhiyun 					port->usb3_port_fake);
1231*4882a593Smuzhiyun 		padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 		usleep_range(250, 350);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
1236*4882a593Smuzhiyun 		value |= XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_VCORE_DOWN(
1237*4882a593Smuzhiyun 					port->usb3_port_fake);
1238*4882a593Smuzhiyun 		padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_SS_PORT_MAP);
1241*4882a593Smuzhiyun 		value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(port->usb3_port_fake,
1242*4882a593Smuzhiyun 					XUSB_PADCTL_SS_PORT_MAP_PORT_DISABLED);
1243*4882a593Smuzhiyun 		padctl_writel(padctl, value, XUSB_PADCTL_SS_PORT_MAP);
1244*4882a593Smuzhiyun 	}
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	if (WARN_ON(pad->enable == 0))
1247*4882a593Smuzhiyun 		goto out;
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	if (--pad->enable > 0)
1250*4882a593Smuzhiyun 		goto out;
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
1253*4882a593Smuzhiyun 	value |= XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD;
1254*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun out:
1257*4882a593Smuzhiyun 	regulator_disable(port->supply);
1258*4882a593Smuzhiyun 	mutex_unlock(&padctl->lock);
1259*4882a593Smuzhiyun 	return 0;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun static const struct phy_ops tegra210_usb2_phy_ops = {
1263*4882a593Smuzhiyun 	.init = tegra210_usb2_phy_init,
1264*4882a593Smuzhiyun 	.exit = tegra210_usb2_phy_exit,
1265*4882a593Smuzhiyun 	.power_on = tegra210_usb2_phy_power_on,
1266*4882a593Smuzhiyun 	.power_off = tegra210_usb2_phy_power_off,
1267*4882a593Smuzhiyun 	.set_mode = tegra210_usb2_phy_set_mode,
1268*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1269*4882a593Smuzhiyun };
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun static struct tegra_xusb_pad *
tegra210_usb2_pad_probe(struct tegra_xusb_padctl * padctl,const struct tegra_xusb_pad_soc * soc,struct device_node * np)1272*4882a593Smuzhiyun tegra210_usb2_pad_probe(struct tegra_xusb_padctl *padctl,
1273*4882a593Smuzhiyun 			const struct tegra_xusb_pad_soc *soc,
1274*4882a593Smuzhiyun 			struct device_node *np)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun 	struct tegra_xusb_usb2_pad *usb2;
1277*4882a593Smuzhiyun 	struct tegra_xusb_pad *pad;
1278*4882a593Smuzhiyun 	int err;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	usb2 = kzalloc(sizeof(*usb2), GFP_KERNEL);
1281*4882a593Smuzhiyun 	if (!usb2)
1282*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	pad = &usb2->base;
1285*4882a593Smuzhiyun 	pad->ops = &tegra210_usb2_lane_ops;
1286*4882a593Smuzhiyun 	pad->soc = soc;
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	err = tegra_xusb_pad_init(pad, padctl, np);
1289*4882a593Smuzhiyun 	if (err < 0) {
1290*4882a593Smuzhiyun 		kfree(usb2);
1291*4882a593Smuzhiyun 		goto out;
1292*4882a593Smuzhiyun 	}
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	usb2->clk = devm_clk_get(&pad->dev, "trk");
1295*4882a593Smuzhiyun 	if (IS_ERR(usb2->clk)) {
1296*4882a593Smuzhiyun 		err = PTR_ERR(usb2->clk);
1297*4882a593Smuzhiyun 		dev_err(&pad->dev, "failed to get trk clock: %d\n", err);
1298*4882a593Smuzhiyun 		goto unregister;
1299*4882a593Smuzhiyun 	}
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	err = tegra_xusb_pad_register(pad, &tegra210_usb2_phy_ops);
1302*4882a593Smuzhiyun 	if (err < 0)
1303*4882a593Smuzhiyun 		goto unregister;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	dev_set_drvdata(&pad->dev, pad);
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	return pad;
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun unregister:
1310*4882a593Smuzhiyun 	device_unregister(&pad->dev);
1311*4882a593Smuzhiyun out:
1312*4882a593Smuzhiyun 	return ERR_PTR(err);
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun 
tegra210_usb2_pad_remove(struct tegra_xusb_pad * pad)1315*4882a593Smuzhiyun static void tegra210_usb2_pad_remove(struct tegra_xusb_pad *pad)
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun 	struct tegra_xusb_usb2_pad *usb2 = to_usb2_pad(pad);
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	kfree(usb2);
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun static const struct tegra_xusb_pad_ops tegra210_usb2_ops = {
1323*4882a593Smuzhiyun 	.probe = tegra210_usb2_pad_probe,
1324*4882a593Smuzhiyun 	.remove = tegra210_usb2_pad_remove,
1325*4882a593Smuzhiyun };
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc tegra210_usb2_pad = {
1328*4882a593Smuzhiyun 	.name = "usb2",
1329*4882a593Smuzhiyun 	.num_lanes = ARRAY_SIZE(tegra210_usb2_lanes),
1330*4882a593Smuzhiyun 	.lanes = tegra210_usb2_lanes,
1331*4882a593Smuzhiyun 	.ops = &tegra210_usb2_ops,
1332*4882a593Smuzhiyun };
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun static const char *tegra210_hsic_functions[] = {
1335*4882a593Smuzhiyun 	"snps",
1336*4882a593Smuzhiyun 	"xusb",
1337*4882a593Smuzhiyun };
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun static const struct tegra_xusb_lane_soc tegra210_hsic_lanes[] = {
1340*4882a593Smuzhiyun 	TEGRA210_LANE("hsic-0", 0x004, 14, 0x1, hsic),
1341*4882a593Smuzhiyun };
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra210_hsic_lane_probe(struct tegra_xusb_pad * pad,struct device_node * np,unsigned int index)1344*4882a593Smuzhiyun tegra210_hsic_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
1345*4882a593Smuzhiyun 			 unsigned int index)
1346*4882a593Smuzhiyun {
1347*4882a593Smuzhiyun 	struct tegra_xusb_hsic_lane *hsic;
1348*4882a593Smuzhiyun 	int err;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	hsic = kzalloc(sizeof(*hsic), GFP_KERNEL);
1351*4882a593Smuzhiyun 	if (!hsic)
1352*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	INIT_LIST_HEAD(&hsic->base.list);
1355*4882a593Smuzhiyun 	hsic->base.soc = &pad->soc->lanes[index];
1356*4882a593Smuzhiyun 	hsic->base.index = index;
1357*4882a593Smuzhiyun 	hsic->base.pad = pad;
1358*4882a593Smuzhiyun 	hsic->base.np = np;
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	err = tegra_xusb_lane_parse_dt(&hsic->base, np);
1361*4882a593Smuzhiyun 	if (err < 0) {
1362*4882a593Smuzhiyun 		kfree(hsic);
1363*4882a593Smuzhiyun 		return ERR_PTR(err);
1364*4882a593Smuzhiyun 	}
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	return &hsic->base;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun 
tegra210_hsic_lane_remove(struct tegra_xusb_lane * lane)1369*4882a593Smuzhiyun static void tegra210_hsic_lane_remove(struct tegra_xusb_lane *lane)
1370*4882a593Smuzhiyun {
1371*4882a593Smuzhiyun 	struct tegra_xusb_hsic_lane *hsic = to_hsic_lane(lane);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	kfree(hsic);
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun static const struct tegra_xusb_lane_ops tegra210_hsic_lane_ops = {
1377*4882a593Smuzhiyun 	.probe = tegra210_hsic_lane_probe,
1378*4882a593Smuzhiyun 	.remove = tegra210_hsic_lane_remove,
1379*4882a593Smuzhiyun };
1380*4882a593Smuzhiyun 
tegra210_hsic_phy_init(struct phy * phy)1381*4882a593Smuzhiyun static int tegra210_hsic_phy_init(struct phy *phy)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1384*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
1385*4882a593Smuzhiyun 	u32 value;
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_PAD_MUX);
1388*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_USB2_PAD_MUX_HSIC_PAD_TRK_MASK <<
1389*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_PAD_MUX_HSIC_PAD_TRK_SHIFT);
1390*4882a593Smuzhiyun 	value |= XUSB_PADCTL_USB2_PAD_MUX_HSIC_PAD_TRK_XUSB <<
1391*4882a593Smuzhiyun 		 XUSB_PADCTL_USB2_PAD_MUX_HSIC_PAD_TRK_SHIFT;
1392*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_PAD_MUX);
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	return tegra210_xusb_padctl_enable(padctl);
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun 
tegra210_hsic_phy_exit(struct phy * phy)1397*4882a593Smuzhiyun static int tegra210_hsic_phy_exit(struct phy *phy)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	return tegra210_xusb_padctl_disable(lane->pad->padctl);
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun 
tegra210_hsic_phy_power_on(struct phy * phy)1404*4882a593Smuzhiyun static int tegra210_hsic_phy_power_on(struct phy *phy)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1407*4882a593Smuzhiyun 	struct tegra_xusb_hsic_lane *hsic = to_hsic_lane(lane);
1408*4882a593Smuzhiyun 	struct tegra_xusb_hsic_pad *pad = to_hsic_pad(lane->pad);
1409*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
1410*4882a593Smuzhiyun 	unsigned int index = lane->index;
1411*4882a593Smuzhiyun 	u32 value;
1412*4882a593Smuzhiyun 	int err;
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	err = regulator_enable(pad->supply);
1415*4882a593Smuzhiyun 	if (err)
1416*4882a593Smuzhiyun 		return err;
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	padctl_writel(padctl, hsic->strobe_trim,
1419*4882a593Smuzhiyun 		      XUSB_PADCTL_HSIC_STRB_TRIM_CONTROL);
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL1(index));
1422*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_HSIC_PAD_CTL1_TX_RTUNEP_MASK <<
1423*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL1_TX_RTUNEP_SHIFT);
1424*4882a593Smuzhiyun 	value |= (hsic->tx_rtune_p <<
1425*4882a593Smuzhiyun 		  XUSB_PADCTL_HSIC_PAD_CTL1_TX_RTUNEP_SHIFT);
1426*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL1(index));
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL2(index));
1429*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_MASK <<
1430*4882a593Smuzhiyun 		    XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT) |
1431*4882a593Smuzhiyun 		   (XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_MASK <<
1432*4882a593Smuzhiyun 		    XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT));
1433*4882a593Smuzhiyun 	value |= (hsic->rx_strobe_trim <<
1434*4882a593Smuzhiyun 		  XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT) |
1435*4882a593Smuzhiyun 		 (hsic->rx_data_trim <<
1436*4882a593Smuzhiyun 		  XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT);
1437*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL2(index));
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL0(index));
1440*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_HSIC_PAD_CTL0_RPU_DATA0 |
1441*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL0_RPU_DATA1 |
1442*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL0_RPU_STROBE |
1443*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_DATA0 |
1444*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_DATA1 |
1445*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_STROBE |
1446*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_DATA0 |
1447*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_DATA1 |
1448*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_STROBE |
1449*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_DATA0 |
1450*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_DATA1 |
1451*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_STROBE);
1452*4882a593Smuzhiyun 	value |= XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA0 |
1453*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA1 |
1454*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL0_RPD_STROBE;
1455*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL0(index));
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	err = clk_prepare_enable(pad->clk);
1458*4882a593Smuzhiyun 	if (err)
1459*4882a593Smuzhiyun 		goto disable;
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PAD_TRK_CTL);
1462*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_START_TIMER_MASK <<
1463*4882a593Smuzhiyun 		    XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_START_TIMER_SHIFT) |
1464*4882a593Smuzhiyun 		   (XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_DONE_RESET_TIMER_MASK <<
1465*4882a593Smuzhiyun 		    XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_DONE_RESET_TIMER_SHIFT));
1466*4882a593Smuzhiyun 	value |= (XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_START_TIMER_VAL <<
1467*4882a593Smuzhiyun 		  XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_START_TIMER_SHIFT) |
1468*4882a593Smuzhiyun 		 (XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_DONE_RESET_TIMER_VAL <<
1469*4882a593Smuzhiyun 		  XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_DONE_RESET_TIMER_SHIFT);
1470*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PAD_TRK_CTL);
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	udelay(1);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PAD_TRK_CTL);
1475*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_HSIC_PAD_TRK_CTL_PD_TRK;
1476*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PAD_TRK_CTL);
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	udelay(50);
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	clk_disable_unprepare(pad->clk);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	return 0;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun disable:
1485*4882a593Smuzhiyun 	regulator_disable(pad->supply);
1486*4882a593Smuzhiyun 	return err;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun 
tegra210_hsic_phy_power_off(struct phy * phy)1489*4882a593Smuzhiyun static int tegra210_hsic_phy_power_off(struct phy *phy)
1490*4882a593Smuzhiyun {
1491*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1492*4882a593Smuzhiyun 	struct tegra_xusb_hsic_pad *pad = to_hsic_pad(lane->pad);
1493*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
1494*4882a593Smuzhiyun 	unsigned int index = lane->index;
1495*4882a593Smuzhiyun 	u32 value;
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL0(index));
1498*4882a593Smuzhiyun 	value |= XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_DATA0 |
1499*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_DATA1 |
1500*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_STROBE |
1501*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_DATA0 |
1502*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_DATA1 |
1503*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_STROBE |
1504*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_DATA0 |
1505*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_DATA1 |
1506*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_STROBE;
1507*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL1(index));
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	regulator_disable(pad->supply);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	return 0;
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun static const struct phy_ops tegra210_hsic_phy_ops = {
1515*4882a593Smuzhiyun 	.init = tegra210_hsic_phy_init,
1516*4882a593Smuzhiyun 	.exit = tegra210_hsic_phy_exit,
1517*4882a593Smuzhiyun 	.power_on = tegra210_hsic_phy_power_on,
1518*4882a593Smuzhiyun 	.power_off = tegra210_hsic_phy_power_off,
1519*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1520*4882a593Smuzhiyun };
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun static struct tegra_xusb_pad *
tegra210_hsic_pad_probe(struct tegra_xusb_padctl * padctl,const struct tegra_xusb_pad_soc * soc,struct device_node * np)1523*4882a593Smuzhiyun tegra210_hsic_pad_probe(struct tegra_xusb_padctl *padctl,
1524*4882a593Smuzhiyun 			const struct tegra_xusb_pad_soc *soc,
1525*4882a593Smuzhiyun 			struct device_node *np)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun 	struct tegra_xusb_hsic_pad *hsic;
1528*4882a593Smuzhiyun 	struct tegra_xusb_pad *pad;
1529*4882a593Smuzhiyun 	int err;
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	hsic = kzalloc(sizeof(*hsic), GFP_KERNEL);
1532*4882a593Smuzhiyun 	if (!hsic)
1533*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	pad = &hsic->base;
1536*4882a593Smuzhiyun 	pad->ops = &tegra210_hsic_lane_ops;
1537*4882a593Smuzhiyun 	pad->soc = soc;
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	err = tegra_xusb_pad_init(pad, padctl, np);
1540*4882a593Smuzhiyun 	if (err < 0) {
1541*4882a593Smuzhiyun 		kfree(hsic);
1542*4882a593Smuzhiyun 		goto out;
1543*4882a593Smuzhiyun 	}
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	hsic->clk = devm_clk_get(&pad->dev, "trk");
1546*4882a593Smuzhiyun 	if (IS_ERR(hsic->clk)) {
1547*4882a593Smuzhiyun 		err = PTR_ERR(hsic->clk);
1548*4882a593Smuzhiyun 		dev_err(&pad->dev, "failed to get trk clock: %d\n", err);
1549*4882a593Smuzhiyun 		goto unregister;
1550*4882a593Smuzhiyun 	}
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	err = tegra_xusb_pad_register(pad, &tegra210_hsic_phy_ops);
1553*4882a593Smuzhiyun 	if (err < 0)
1554*4882a593Smuzhiyun 		goto unregister;
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	dev_set_drvdata(&pad->dev, pad);
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	return pad;
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun unregister:
1561*4882a593Smuzhiyun 	device_unregister(&pad->dev);
1562*4882a593Smuzhiyun out:
1563*4882a593Smuzhiyun 	return ERR_PTR(err);
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun 
tegra210_hsic_pad_remove(struct tegra_xusb_pad * pad)1566*4882a593Smuzhiyun static void tegra210_hsic_pad_remove(struct tegra_xusb_pad *pad)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun 	struct tegra_xusb_hsic_pad *hsic = to_hsic_pad(pad);
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	kfree(hsic);
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun static const struct tegra_xusb_pad_ops tegra210_hsic_ops = {
1574*4882a593Smuzhiyun 	.probe = tegra210_hsic_pad_probe,
1575*4882a593Smuzhiyun 	.remove = tegra210_hsic_pad_remove,
1576*4882a593Smuzhiyun };
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc tegra210_hsic_pad = {
1579*4882a593Smuzhiyun 	.name = "hsic",
1580*4882a593Smuzhiyun 	.num_lanes = ARRAY_SIZE(tegra210_hsic_lanes),
1581*4882a593Smuzhiyun 	.lanes = tegra210_hsic_lanes,
1582*4882a593Smuzhiyun 	.ops = &tegra210_hsic_ops,
1583*4882a593Smuzhiyun };
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun static const char *tegra210_pcie_functions[] = {
1586*4882a593Smuzhiyun 	"pcie-x1",
1587*4882a593Smuzhiyun 	"usb3-ss",
1588*4882a593Smuzhiyun 	"sata",
1589*4882a593Smuzhiyun 	"pcie-x4",
1590*4882a593Smuzhiyun };
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun static const struct tegra_xusb_lane_soc tegra210_pcie_lanes[] = {
1593*4882a593Smuzhiyun 	TEGRA210_LANE("pcie-0", 0x028, 12, 0x3, pcie),
1594*4882a593Smuzhiyun 	TEGRA210_LANE("pcie-1", 0x028, 14, 0x3, pcie),
1595*4882a593Smuzhiyun 	TEGRA210_LANE("pcie-2", 0x028, 16, 0x3, pcie),
1596*4882a593Smuzhiyun 	TEGRA210_LANE("pcie-3", 0x028, 18, 0x3, pcie),
1597*4882a593Smuzhiyun 	TEGRA210_LANE("pcie-4", 0x028, 20, 0x3, pcie),
1598*4882a593Smuzhiyun 	TEGRA210_LANE("pcie-5", 0x028, 22, 0x3, pcie),
1599*4882a593Smuzhiyun 	TEGRA210_LANE("pcie-6", 0x028, 24, 0x3, pcie),
1600*4882a593Smuzhiyun };
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra210_pcie_lane_probe(struct tegra_xusb_pad * pad,struct device_node * np,unsigned int index)1603*4882a593Smuzhiyun tegra210_pcie_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
1604*4882a593Smuzhiyun 			 unsigned int index)
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun 	struct tegra_xusb_pcie_lane *pcie;
1607*4882a593Smuzhiyun 	int err;
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	pcie = kzalloc(sizeof(*pcie), GFP_KERNEL);
1610*4882a593Smuzhiyun 	if (!pcie)
1611*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	INIT_LIST_HEAD(&pcie->base.list);
1614*4882a593Smuzhiyun 	pcie->base.soc = &pad->soc->lanes[index];
1615*4882a593Smuzhiyun 	pcie->base.index = index;
1616*4882a593Smuzhiyun 	pcie->base.pad = pad;
1617*4882a593Smuzhiyun 	pcie->base.np = np;
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	err = tegra_xusb_lane_parse_dt(&pcie->base, np);
1620*4882a593Smuzhiyun 	if (err < 0) {
1621*4882a593Smuzhiyun 		kfree(pcie);
1622*4882a593Smuzhiyun 		return ERR_PTR(err);
1623*4882a593Smuzhiyun 	}
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	return &pcie->base;
1626*4882a593Smuzhiyun }
1627*4882a593Smuzhiyun 
tegra210_pcie_lane_remove(struct tegra_xusb_lane * lane)1628*4882a593Smuzhiyun static void tegra210_pcie_lane_remove(struct tegra_xusb_lane *lane)
1629*4882a593Smuzhiyun {
1630*4882a593Smuzhiyun 	struct tegra_xusb_pcie_lane *pcie = to_pcie_lane(lane);
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	kfree(pcie);
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun static const struct tegra_xusb_lane_ops tegra210_pcie_lane_ops = {
1636*4882a593Smuzhiyun 	.probe = tegra210_pcie_lane_probe,
1637*4882a593Smuzhiyun 	.remove = tegra210_pcie_lane_remove,
1638*4882a593Smuzhiyun };
1639*4882a593Smuzhiyun 
tegra210_pcie_phy_init(struct phy * phy)1640*4882a593Smuzhiyun static int tegra210_pcie_phy_init(struct phy *phy)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	return tegra210_xusb_padctl_enable(lane->pad->padctl);
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun 
tegra210_pcie_phy_exit(struct phy * phy)1647*4882a593Smuzhiyun static int tegra210_pcie_phy_exit(struct phy *phy)
1648*4882a593Smuzhiyun {
1649*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	return tegra210_xusb_padctl_disable(lane->pad->padctl);
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun 
tegra210_pcie_phy_power_on(struct phy * phy)1654*4882a593Smuzhiyun static int tegra210_pcie_phy_power_on(struct phy *phy)
1655*4882a593Smuzhiyun {
1656*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1657*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
1658*4882a593Smuzhiyun 	u32 value;
1659*4882a593Smuzhiyun 	int err;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	mutex_lock(&padctl->lock);
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	err = tegra210_pex_uphy_enable(padctl);
1664*4882a593Smuzhiyun 	if (err < 0)
1665*4882a593Smuzhiyun 		goto unlock;
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
1668*4882a593Smuzhiyun 	value |= XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(lane->index);
1669*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun unlock:
1672*4882a593Smuzhiyun 	mutex_unlock(&padctl->lock);
1673*4882a593Smuzhiyun 	return err;
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun 
tegra210_pcie_phy_power_off(struct phy * phy)1676*4882a593Smuzhiyun static int tegra210_pcie_phy_power_off(struct phy *phy)
1677*4882a593Smuzhiyun {
1678*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1679*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
1680*4882a593Smuzhiyun 	u32 value;
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
1683*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(lane->index);
1684*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	tegra210_pex_uphy_disable(padctl);
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 	return 0;
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun static const struct phy_ops tegra210_pcie_phy_ops = {
1692*4882a593Smuzhiyun 	.init = tegra210_pcie_phy_init,
1693*4882a593Smuzhiyun 	.exit = tegra210_pcie_phy_exit,
1694*4882a593Smuzhiyun 	.power_on = tegra210_pcie_phy_power_on,
1695*4882a593Smuzhiyun 	.power_off = tegra210_pcie_phy_power_off,
1696*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1697*4882a593Smuzhiyun };
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun static struct tegra_xusb_pad *
tegra210_pcie_pad_probe(struct tegra_xusb_padctl * padctl,const struct tegra_xusb_pad_soc * soc,struct device_node * np)1700*4882a593Smuzhiyun tegra210_pcie_pad_probe(struct tegra_xusb_padctl *padctl,
1701*4882a593Smuzhiyun 			const struct tegra_xusb_pad_soc *soc,
1702*4882a593Smuzhiyun 			struct device_node *np)
1703*4882a593Smuzhiyun {
1704*4882a593Smuzhiyun 	struct tegra_xusb_pcie_pad *pcie;
1705*4882a593Smuzhiyun 	struct tegra_xusb_pad *pad;
1706*4882a593Smuzhiyun 	int err;
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	pcie = kzalloc(sizeof(*pcie), GFP_KERNEL);
1709*4882a593Smuzhiyun 	if (!pcie)
1710*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	pad = &pcie->base;
1713*4882a593Smuzhiyun 	pad->ops = &tegra210_pcie_lane_ops;
1714*4882a593Smuzhiyun 	pad->soc = soc;
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	err = tegra_xusb_pad_init(pad, padctl, np);
1717*4882a593Smuzhiyun 	if (err < 0) {
1718*4882a593Smuzhiyun 		kfree(pcie);
1719*4882a593Smuzhiyun 		goto out;
1720*4882a593Smuzhiyun 	}
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	pcie->pll = devm_clk_get(&pad->dev, "pll");
1723*4882a593Smuzhiyun 	if (IS_ERR(pcie->pll)) {
1724*4882a593Smuzhiyun 		err = PTR_ERR(pcie->pll);
1725*4882a593Smuzhiyun 		dev_err(&pad->dev, "failed to get PLL: %d\n", err);
1726*4882a593Smuzhiyun 		goto unregister;
1727*4882a593Smuzhiyun 	}
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	pcie->rst = devm_reset_control_get(&pad->dev, "phy");
1730*4882a593Smuzhiyun 	if (IS_ERR(pcie->rst)) {
1731*4882a593Smuzhiyun 		err = PTR_ERR(pcie->rst);
1732*4882a593Smuzhiyun 		dev_err(&pad->dev, "failed to get PCIe pad reset: %d\n", err);
1733*4882a593Smuzhiyun 		goto unregister;
1734*4882a593Smuzhiyun 	}
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	err = tegra_xusb_pad_register(pad, &tegra210_pcie_phy_ops);
1737*4882a593Smuzhiyun 	if (err < 0)
1738*4882a593Smuzhiyun 		goto unregister;
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	dev_set_drvdata(&pad->dev, pad);
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	return pad;
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun unregister:
1745*4882a593Smuzhiyun 	device_unregister(&pad->dev);
1746*4882a593Smuzhiyun out:
1747*4882a593Smuzhiyun 	return ERR_PTR(err);
1748*4882a593Smuzhiyun }
1749*4882a593Smuzhiyun 
tegra210_pcie_pad_remove(struct tegra_xusb_pad * pad)1750*4882a593Smuzhiyun static void tegra210_pcie_pad_remove(struct tegra_xusb_pad *pad)
1751*4882a593Smuzhiyun {
1752*4882a593Smuzhiyun 	struct tegra_xusb_pcie_pad *pcie = to_pcie_pad(pad);
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 	kfree(pcie);
1755*4882a593Smuzhiyun }
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun static const struct tegra_xusb_pad_ops tegra210_pcie_ops = {
1758*4882a593Smuzhiyun 	.probe = tegra210_pcie_pad_probe,
1759*4882a593Smuzhiyun 	.remove = tegra210_pcie_pad_remove,
1760*4882a593Smuzhiyun };
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc tegra210_pcie_pad = {
1763*4882a593Smuzhiyun 	.name = "pcie",
1764*4882a593Smuzhiyun 	.num_lanes = ARRAY_SIZE(tegra210_pcie_lanes),
1765*4882a593Smuzhiyun 	.lanes = tegra210_pcie_lanes,
1766*4882a593Smuzhiyun 	.ops = &tegra210_pcie_ops,
1767*4882a593Smuzhiyun };
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun static const struct tegra_xusb_lane_soc tegra210_sata_lanes[] = {
1770*4882a593Smuzhiyun 	TEGRA210_LANE("sata-0", 0x028, 30, 0x3, pcie),
1771*4882a593Smuzhiyun };
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra210_sata_lane_probe(struct tegra_xusb_pad * pad,struct device_node * np,unsigned int index)1774*4882a593Smuzhiyun tegra210_sata_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
1775*4882a593Smuzhiyun 			 unsigned int index)
1776*4882a593Smuzhiyun {
1777*4882a593Smuzhiyun 	struct tegra_xusb_sata_lane *sata;
1778*4882a593Smuzhiyun 	int err;
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	sata = kzalloc(sizeof(*sata), GFP_KERNEL);
1781*4882a593Smuzhiyun 	if (!sata)
1782*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 	INIT_LIST_HEAD(&sata->base.list);
1785*4882a593Smuzhiyun 	sata->base.soc = &pad->soc->lanes[index];
1786*4882a593Smuzhiyun 	sata->base.index = index;
1787*4882a593Smuzhiyun 	sata->base.pad = pad;
1788*4882a593Smuzhiyun 	sata->base.np = np;
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	err = tegra_xusb_lane_parse_dt(&sata->base, np);
1791*4882a593Smuzhiyun 	if (err < 0) {
1792*4882a593Smuzhiyun 		kfree(sata);
1793*4882a593Smuzhiyun 		return ERR_PTR(err);
1794*4882a593Smuzhiyun 	}
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	return &sata->base;
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun 
tegra210_sata_lane_remove(struct tegra_xusb_lane * lane)1799*4882a593Smuzhiyun static void tegra210_sata_lane_remove(struct tegra_xusb_lane *lane)
1800*4882a593Smuzhiyun {
1801*4882a593Smuzhiyun 	struct tegra_xusb_sata_lane *sata = to_sata_lane(lane);
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 	kfree(sata);
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun static const struct tegra_xusb_lane_ops tegra210_sata_lane_ops = {
1807*4882a593Smuzhiyun 	.probe = tegra210_sata_lane_probe,
1808*4882a593Smuzhiyun 	.remove = tegra210_sata_lane_remove,
1809*4882a593Smuzhiyun };
1810*4882a593Smuzhiyun 
tegra210_sata_phy_init(struct phy * phy)1811*4882a593Smuzhiyun static int tegra210_sata_phy_init(struct phy *phy)
1812*4882a593Smuzhiyun {
1813*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 	return tegra210_xusb_padctl_enable(lane->pad->padctl);
1816*4882a593Smuzhiyun }
1817*4882a593Smuzhiyun 
tegra210_sata_phy_exit(struct phy * phy)1818*4882a593Smuzhiyun static int tegra210_sata_phy_exit(struct phy *phy)
1819*4882a593Smuzhiyun {
1820*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	return tegra210_xusb_padctl_disable(lane->pad->padctl);
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun 
tegra210_sata_phy_power_on(struct phy * phy)1825*4882a593Smuzhiyun static int tegra210_sata_phy_power_on(struct phy *phy)
1826*4882a593Smuzhiyun {
1827*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1828*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
1829*4882a593Smuzhiyun 	u32 value;
1830*4882a593Smuzhiyun 	int err;
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 	mutex_lock(&padctl->lock);
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	err = tegra210_sata_uphy_enable(padctl, false);
1835*4882a593Smuzhiyun 	if (err < 0)
1836*4882a593Smuzhiyun 		goto unlock;
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
1839*4882a593Smuzhiyun 	value |= XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(lane->index);
1840*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun unlock:
1843*4882a593Smuzhiyun 	mutex_unlock(&padctl->lock);
1844*4882a593Smuzhiyun 	return err;
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun 
tegra210_sata_phy_power_off(struct phy * phy)1847*4882a593Smuzhiyun static int tegra210_sata_phy_power_off(struct phy *phy)
1848*4882a593Smuzhiyun {
1849*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1850*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
1851*4882a593Smuzhiyun 	u32 value;
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
1854*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(lane->index);
1855*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	tegra210_sata_uphy_disable(lane->pad->padctl);
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	return 0;
1860*4882a593Smuzhiyun }
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun static const struct phy_ops tegra210_sata_phy_ops = {
1863*4882a593Smuzhiyun 	.init = tegra210_sata_phy_init,
1864*4882a593Smuzhiyun 	.exit = tegra210_sata_phy_exit,
1865*4882a593Smuzhiyun 	.power_on = tegra210_sata_phy_power_on,
1866*4882a593Smuzhiyun 	.power_off = tegra210_sata_phy_power_off,
1867*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1868*4882a593Smuzhiyun };
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun static struct tegra_xusb_pad *
tegra210_sata_pad_probe(struct tegra_xusb_padctl * padctl,const struct tegra_xusb_pad_soc * soc,struct device_node * np)1871*4882a593Smuzhiyun tegra210_sata_pad_probe(struct tegra_xusb_padctl *padctl,
1872*4882a593Smuzhiyun 			const struct tegra_xusb_pad_soc *soc,
1873*4882a593Smuzhiyun 			struct device_node *np)
1874*4882a593Smuzhiyun {
1875*4882a593Smuzhiyun 	struct tegra_xusb_sata_pad *sata;
1876*4882a593Smuzhiyun 	struct tegra_xusb_pad *pad;
1877*4882a593Smuzhiyun 	int err;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	sata = kzalloc(sizeof(*sata), GFP_KERNEL);
1880*4882a593Smuzhiyun 	if (!sata)
1881*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 	pad = &sata->base;
1884*4882a593Smuzhiyun 	pad->ops = &tegra210_sata_lane_ops;
1885*4882a593Smuzhiyun 	pad->soc = soc;
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	err = tegra_xusb_pad_init(pad, padctl, np);
1888*4882a593Smuzhiyun 	if (err < 0) {
1889*4882a593Smuzhiyun 		kfree(sata);
1890*4882a593Smuzhiyun 		goto out;
1891*4882a593Smuzhiyun 	}
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	sata->rst = devm_reset_control_get(&pad->dev, "phy");
1894*4882a593Smuzhiyun 	if (IS_ERR(sata->rst)) {
1895*4882a593Smuzhiyun 		err = PTR_ERR(sata->rst);
1896*4882a593Smuzhiyun 		dev_err(&pad->dev, "failed to get SATA pad reset: %d\n", err);
1897*4882a593Smuzhiyun 		goto unregister;
1898*4882a593Smuzhiyun 	}
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 	err = tegra_xusb_pad_register(pad, &tegra210_sata_phy_ops);
1901*4882a593Smuzhiyun 	if (err < 0)
1902*4882a593Smuzhiyun 		goto unregister;
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	dev_set_drvdata(&pad->dev, pad);
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	return pad;
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun unregister:
1909*4882a593Smuzhiyun 	device_unregister(&pad->dev);
1910*4882a593Smuzhiyun out:
1911*4882a593Smuzhiyun 	return ERR_PTR(err);
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun 
tegra210_sata_pad_remove(struct tegra_xusb_pad * pad)1914*4882a593Smuzhiyun static void tegra210_sata_pad_remove(struct tegra_xusb_pad *pad)
1915*4882a593Smuzhiyun {
1916*4882a593Smuzhiyun 	struct tegra_xusb_sata_pad *sata = to_sata_pad(pad);
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 	kfree(sata);
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun static const struct tegra_xusb_pad_ops tegra210_sata_ops = {
1922*4882a593Smuzhiyun 	.probe = tegra210_sata_pad_probe,
1923*4882a593Smuzhiyun 	.remove = tegra210_sata_pad_remove,
1924*4882a593Smuzhiyun };
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc tegra210_sata_pad = {
1927*4882a593Smuzhiyun 	.name = "sata",
1928*4882a593Smuzhiyun 	.num_lanes = ARRAY_SIZE(tegra210_sata_lanes),
1929*4882a593Smuzhiyun 	.lanes = tegra210_sata_lanes,
1930*4882a593Smuzhiyun 	.ops = &tegra210_sata_ops,
1931*4882a593Smuzhiyun };
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc * const tegra210_pads[] = {
1934*4882a593Smuzhiyun 	&tegra210_usb2_pad,
1935*4882a593Smuzhiyun 	&tegra210_hsic_pad,
1936*4882a593Smuzhiyun 	&tegra210_pcie_pad,
1937*4882a593Smuzhiyun 	&tegra210_sata_pad,
1938*4882a593Smuzhiyun };
1939*4882a593Smuzhiyun 
tegra210_usb2_port_enable(struct tegra_xusb_port * port)1940*4882a593Smuzhiyun static int tegra210_usb2_port_enable(struct tegra_xusb_port *port)
1941*4882a593Smuzhiyun {
1942*4882a593Smuzhiyun 	return 0;
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun 
tegra210_usb2_port_disable(struct tegra_xusb_port * port)1945*4882a593Smuzhiyun static void tegra210_usb2_port_disable(struct tegra_xusb_port *port)
1946*4882a593Smuzhiyun {
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra210_usb2_port_map(struct tegra_xusb_port * port)1950*4882a593Smuzhiyun tegra210_usb2_port_map(struct tegra_xusb_port *port)
1951*4882a593Smuzhiyun {
1952*4882a593Smuzhiyun 	return tegra_xusb_find_lane(port->padctl, "usb2", port->index);
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun static const struct tegra_xusb_port_ops tegra210_usb2_port_ops = {
1956*4882a593Smuzhiyun 	.release = tegra_xusb_usb2_port_release,
1957*4882a593Smuzhiyun 	.remove = tegra_xusb_usb2_port_remove,
1958*4882a593Smuzhiyun 	.enable = tegra210_usb2_port_enable,
1959*4882a593Smuzhiyun 	.disable = tegra210_usb2_port_disable,
1960*4882a593Smuzhiyun 	.map = tegra210_usb2_port_map,
1961*4882a593Smuzhiyun };
1962*4882a593Smuzhiyun 
tegra210_hsic_port_enable(struct tegra_xusb_port * port)1963*4882a593Smuzhiyun static int tegra210_hsic_port_enable(struct tegra_xusb_port *port)
1964*4882a593Smuzhiyun {
1965*4882a593Smuzhiyun 	return 0;
1966*4882a593Smuzhiyun }
1967*4882a593Smuzhiyun 
tegra210_hsic_port_disable(struct tegra_xusb_port * port)1968*4882a593Smuzhiyun static void tegra210_hsic_port_disable(struct tegra_xusb_port *port)
1969*4882a593Smuzhiyun {
1970*4882a593Smuzhiyun }
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra210_hsic_port_map(struct tegra_xusb_port * port)1973*4882a593Smuzhiyun tegra210_hsic_port_map(struct tegra_xusb_port *port)
1974*4882a593Smuzhiyun {
1975*4882a593Smuzhiyun 	return tegra_xusb_find_lane(port->padctl, "hsic", port->index);
1976*4882a593Smuzhiyun }
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun static const struct tegra_xusb_port_ops tegra210_hsic_port_ops = {
1979*4882a593Smuzhiyun 	.release = tegra_xusb_hsic_port_release,
1980*4882a593Smuzhiyun 	.enable = tegra210_hsic_port_enable,
1981*4882a593Smuzhiyun 	.disable = tegra210_hsic_port_disable,
1982*4882a593Smuzhiyun 	.map = tegra210_hsic_port_map,
1983*4882a593Smuzhiyun };
1984*4882a593Smuzhiyun 
tegra210_usb3_port_enable(struct tegra_xusb_port * port)1985*4882a593Smuzhiyun static int tegra210_usb3_port_enable(struct tegra_xusb_port *port)
1986*4882a593Smuzhiyun {
1987*4882a593Smuzhiyun 	struct tegra_xusb_usb3_port *usb3 = to_usb3_port(port);
1988*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = port->padctl;
1989*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = usb3->base.lane;
1990*4882a593Smuzhiyun 	unsigned int index = port->index;
1991*4882a593Smuzhiyun 	u32 value;
1992*4882a593Smuzhiyun 	int err;
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_SS_PORT_MAP);
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 	if (!usb3->internal)
1997*4882a593Smuzhiyun 		value &= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(index);
1998*4882a593Smuzhiyun 	else
1999*4882a593Smuzhiyun 		value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(index);
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(index);
2002*4882a593Smuzhiyun 	value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(index, usb3->port);
2003*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_SS_PORT_MAP);
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	/*
2006*4882a593Smuzhiyun 	 * TODO: move this code into the PCIe/SATA PHY ->power_on() callbacks
2007*4882a593Smuzhiyun 	 * and conditionalize based on mux function? This seems to work, but
2008*4882a593Smuzhiyun 	 * might not be the exact proper sequence.
2009*4882a593Smuzhiyun 	 */
2010*4882a593Smuzhiyun 	err = regulator_enable(usb3->supply);
2011*4882a593Smuzhiyun 	if (err < 0)
2012*4882a593Smuzhiyun 		return err;
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_USB3_PADX_ECTL1(index));
2015*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_UPHY_USB3_PAD_ECTL1_TX_TERM_CTRL_MASK <<
2016*4882a593Smuzhiyun 		   XUSB_PADCTL_UPHY_USB3_PAD_ECTL1_TX_TERM_CTRL_SHIFT);
2017*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_USB3_PAD_ECTL1_TX_TERM_CTRL_VAL <<
2018*4882a593Smuzhiyun 		 XUSB_PADCTL_UPHY_USB3_PAD_ECTL1_TX_TERM_CTRL_SHIFT;
2019*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_USB3_PADX_ECTL1(index));
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_USB3_PADX_ECTL2(index));
2022*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_UPHY_USB3_PAD_ECTL2_RX_CTLE_MASK <<
2023*4882a593Smuzhiyun 		   XUSB_PADCTL_UPHY_USB3_PAD_ECTL2_RX_CTLE_SHIFT);
2024*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_USB3_PAD_ECTL2_RX_CTLE_VAL <<
2025*4882a593Smuzhiyun 		 XUSB_PADCTL_UPHY_USB3_PAD_ECTL2_RX_CTLE_SHIFT;
2026*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_USB3_PADX_ECTL2(index));
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	padctl_writel(padctl, XUSB_PADCTL_UPHY_USB3_PAD_ECTL3_RX_DFE_VAL,
2029*4882a593Smuzhiyun 		      XUSB_PADCTL_UPHY_USB3_PADX_ECTL3(index));
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_UPHY_USB3_PADX_ECTL4(index));
2032*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_UPHY_USB3_PAD_ECTL4_RX_CDR_CTRL_MASK <<
2033*4882a593Smuzhiyun 		   XUSB_PADCTL_UPHY_USB3_PAD_ECTL4_RX_CDR_CTRL_SHIFT);
2034*4882a593Smuzhiyun 	value |= XUSB_PADCTL_UPHY_USB3_PAD_ECTL4_RX_CDR_CTRL_VAL <<
2035*4882a593Smuzhiyun 		 XUSB_PADCTL_UPHY_USB3_PAD_ECTL4_RX_CDR_CTRL_SHIFT;
2036*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_UPHY_USB3_PADX_ECTL4(index));
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	padctl_writel(padctl, XUSB_PADCTL_UPHY_USB3_PAD_ECTL6_RX_EQ_CTRL_H_VAL,
2039*4882a593Smuzhiyun 		      XUSB_PADCTL_UPHY_USB3_PADX_ECTL6(index));
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 	if (lane->pad == padctl->sata)
2042*4882a593Smuzhiyun 		err = tegra210_sata_uphy_enable(padctl, true);
2043*4882a593Smuzhiyun 	else
2044*4882a593Smuzhiyun 		err = tegra210_pex_uphy_enable(padctl);
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	if (err) {
2047*4882a593Smuzhiyun 		dev_err(&port->dev, "%s: failed to enable UPHY: %d\n",
2048*4882a593Smuzhiyun 			__func__, err);
2049*4882a593Smuzhiyun 		return err;
2050*4882a593Smuzhiyun 	}
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
2053*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_VCORE_DOWN(index);
2054*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	usleep_range(100, 200);
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
2059*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN_EARLY(index);
2060*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	usleep_range(100, 200);
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
2065*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN(index);
2066*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	return 0;
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun 
tegra210_usb3_port_disable(struct tegra_xusb_port * port)2071*4882a593Smuzhiyun static void tegra210_usb3_port_disable(struct tegra_xusb_port *port)
2072*4882a593Smuzhiyun {
2073*4882a593Smuzhiyun 	struct tegra_xusb_usb3_port *usb3 = to_usb3_port(port);
2074*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = port->padctl;
2075*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = port->lane;
2076*4882a593Smuzhiyun 	unsigned int index = port->index;
2077*4882a593Smuzhiyun 	u32 value;
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
2080*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN_EARLY(index);
2081*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 	usleep_range(100, 200);
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
2086*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN(index);
2087*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 	usleep_range(250, 350);
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
2092*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_VCORE_DOWN(index);
2093*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	if (lane->pad == padctl->sata)
2096*4882a593Smuzhiyun 		tegra210_sata_uphy_disable(padctl);
2097*4882a593Smuzhiyun 	else
2098*4882a593Smuzhiyun 		tegra210_pex_uphy_disable(padctl);
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	regulator_disable(usb3->supply);
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_SS_PORT_MAP);
2103*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(index);
2104*4882a593Smuzhiyun 	value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(index, 0x7);
2105*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_SS_PORT_MAP);
2106*4882a593Smuzhiyun }
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun static const struct tegra_xusb_lane_map tegra210_usb3_map[] = {
2109*4882a593Smuzhiyun 	{ 0, "pcie", 6 },
2110*4882a593Smuzhiyun 	{ 1, "pcie", 5 },
2111*4882a593Smuzhiyun 	{ 2, "pcie", 0 },
2112*4882a593Smuzhiyun 	{ 2, "pcie", 3 },
2113*4882a593Smuzhiyun 	{ 3, "pcie", 4 },
2114*4882a593Smuzhiyun 	{ 3, "pcie", 4 },
2115*4882a593Smuzhiyun 	{ 0, NULL,   0 }
2116*4882a593Smuzhiyun };
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra210_usb3_port_map(struct tegra_xusb_port * port)2119*4882a593Smuzhiyun tegra210_usb3_port_map(struct tegra_xusb_port *port)
2120*4882a593Smuzhiyun {
2121*4882a593Smuzhiyun 	return tegra_xusb_port_find_lane(port, tegra210_usb3_map, "usb3-ss");
2122*4882a593Smuzhiyun }
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun static const struct tegra_xusb_port_ops tegra210_usb3_port_ops = {
2125*4882a593Smuzhiyun 	.release = tegra_xusb_usb3_port_release,
2126*4882a593Smuzhiyun 	.remove = tegra_xusb_usb3_port_remove,
2127*4882a593Smuzhiyun 	.enable = tegra210_usb3_port_enable,
2128*4882a593Smuzhiyun 	.disable = tegra210_usb3_port_disable,
2129*4882a593Smuzhiyun 	.map = tegra210_usb3_port_map,
2130*4882a593Smuzhiyun };
2131*4882a593Smuzhiyun 
tegra210_utmi_port_reset(struct phy * phy)2132*4882a593Smuzhiyun static int tegra210_utmi_port_reset(struct phy *phy)
2133*4882a593Smuzhiyun {
2134*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl;
2135*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane;
2136*4882a593Smuzhiyun 	u32 value;
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	lane = phy_get_drvdata(phy);
2139*4882a593Smuzhiyun 	padctl = lane->pad->padctl;
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 	value = padctl_readl(padctl,
2142*4882a593Smuzhiyun 		     XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADX_CTL0(lane->index));
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	if ((value & XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL0_ZIP) ||
2145*4882a593Smuzhiyun 	    (value & XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL0_ZIN)) {
2146*4882a593Smuzhiyun 		tegra210_xusb_padctl_vbus_override(padctl, false);
2147*4882a593Smuzhiyun 		tegra210_xusb_padctl_vbus_override(padctl, true);
2148*4882a593Smuzhiyun 		return 1;
2149*4882a593Smuzhiyun 	}
2150*4882a593Smuzhiyun 
2151*4882a593Smuzhiyun 	return 0;
2152*4882a593Smuzhiyun }
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun static int
tegra210_xusb_read_fuse_calibration(struct tegra210_xusb_fuse_calibration * fuse)2155*4882a593Smuzhiyun tegra210_xusb_read_fuse_calibration(struct tegra210_xusb_fuse_calibration *fuse)
2156*4882a593Smuzhiyun {
2157*4882a593Smuzhiyun 	unsigned int i;
2158*4882a593Smuzhiyun 	u32 value;
2159*4882a593Smuzhiyun 	int err;
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 	err = tegra_fuse_readl(TEGRA_FUSE_SKU_CALIB_0, &value);
2162*4882a593Smuzhiyun 	if (err < 0)
2163*4882a593Smuzhiyun 		return err;
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fuse->hs_curr_level); i++) {
2166*4882a593Smuzhiyun 		fuse->hs_curr_level[i] =
2167*4882a593Smuzhiyun 			(value >> FUSE_SKU_CALIB_HS_CURR_LEVEL_PADX_SHIFT(i)) &
2168*4882a593Smuzhiyun 			FUSE_SKU_CALIB_HS_CURR_LEVEL_PAD_MASK;
2169*4882a593Smuzhiyun 	}
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun 	fuse->hs_term_range_adj =
2172*4882a593Smuzhiyun 		(value >> FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_SHIFT) &
2173*4882a593Smuzhiyun 		FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_MASK;
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun 	err = tegra_fuse_readl(TEGRA_FUSE_USB_CALIB_EXT_0, &value);
2176*4882a593Smuzhiyun 	if (err < 0)
2177*4882a593Smuzhiyun 		return err;
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun 	fuse->rpd_ctrl =
2180*4882a593Smuzhiyun 		(value >> FUSE_USB_CALIB_EXT_RPD_CTRL_SHIFT) &
2181*4882a593Smuzhiyun 		FUSE_USB_CALIB_EXT_RPD_CTRL_MASK;
2182*4882a593Smuzhiyun 
2183*4882a593Smuzhiyun 	return 0;
2184*4882a593Smuzhiyun }
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun static struct tegra_xusb_padctl *
tegra210_xusb_padctl_probe(struct device * dev,const struct tegra_xusb_padctl_soc * soc)2187*4882a593Smuzhiyun tegra210_xusb_padctl_probe(struct device *dev,
2188*4882a593Smuzhiyun 			   const struct tegra_xusb_padctl_soc *soc)
2189*4882a593Smuzhiyun {
2190*4882a593Smuzhiyun 	struct tegra210_xusb_padctl *padctl;
2191*4882a593Smuzhiyun 	int err;
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	padctl = devm_kzalloc(dev, sizeof(*padctl), GFP_KERNEL);
2194*4882a593Smuzhiyun 	if (!padctl)
2195*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
2196*4882a593Smuzhiyun 
2197*4882a593Smuzhiyun 	padctl->base.dev = dev;
2198*4882a593Smuzhiyun 	padctl->base.soc = soc;
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun 	err = tegra210_xusb_read_fuse_calibration(&padctl->fuse);
2201*4882a593Smuzhiyun 	if (err < 0)
2202*4882a593Smuzhiyun 		return ERR_PTR(err);
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	return &padctl->base;
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun 
tegra210_xusb_padctl_remove(struct tegra_xusb_padctl * padctl)2207*4882a593Smuzhiyun static void tegra210_xusb_padctl_remove(struct tegra_xusb_padctl *padctl)
2208*4882a593Smuzhiyun {
2209*4882a593Smuzhiyun }
2210*4882a593Smuzhiyun 
2211*4882a593Smuzhiyun static const struct tegra_xusb_padctl_ops tegra210_xusb_padctl_ops = {
2212*4882a593Smuzhiyun 	.probe = tegra210_xusb_padctl_probe,
2213*4882a593Smuzhiyun 	.remove = tegra210_xusb_padctl_remove,
2214*4882a593Smuzhiyun 	.usb3_set_lfps_detect = tegra210_usb3_set_lfps_detect,
2215*4882a593Smuzhiyun 	.hsic_set_idle = tegra210_hsic_set_idle,
2216*4882a593Smuzhiyun 	.vbus_override = tegra210_xusb_padctl_vbus_override,
2217*4882a593Smuzhiyun 	.utmi_port_reset = tegra210_utmi_port_reset,
2218*4882a593Smuzhiyun };
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun static const char * const tegra210_xusb_padctl_supply_names[] = {
2221*4882a593Smuzhiyun 	"avdd-pll-utmip",
2222*4882a593Smuzhiyun 	"avdd-pll-uerefe",
2223*4882a593Smuzhiyun 	"dvdd-pex-pll",
2224*4882a593Smuzhiyun 	"hvdd-pex-pll-e",
2225*4882a593Smuzhiyun };
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun const struct tegra_xusb_padctl_soc tegra210_xusb_padctl_soc = {
2228*4882a593Smuzhiyun 	.num_pads = ARRAY_SIZE(tegra210_pads),
2229*4882a593Smuzhiyun 	.pads = tegra210_pads,
2230*4882a593Smuzhiyun 	.ports = {
2231*4882a593Smuzhiyun 		.usb2 = {
2232*4882a593Smuzhiyun 			.ops = &tegra210_usb2_port_ops,
2233*4882a593Smuzhiyun 			.count = 4,
2234*4882a593Smuzhiyun 		},
2235*4882a593Smuzhiyun 		.hsic = {
2236*4882a593Smuzhiyun 			.ops = &tegra210_hsic_port_ops,
2237*4882a593Smuzhiyun 			.count = 1,
2238*4882a593Smuzhiyun 		},
2239*4882a593Smuzhiyun 		.usb3 = {
2240*4882a593Smuzhiyun 			.ops = &tegra210_usb3_port_ops,
2241*4882a593Smuzhiyun 			.count = 4,
2242*4882a593Smuzhiyun 		},
2243*4882a593Smuzhiyun 	},
2244*4882a593Smuzhiyun 	.ops = &tegra210_xusb_padctl_ops,
2245*4882a593Smuzhiyun 	.supply_names = tegra210_xusb_padctl_supply_names,
2246*4882a593Smuzhiyun 	.num_supplies = ARRAY_SIZE(tegra210_xusb_padctl_supply_names),
2247*4882a593Smuzhiyun 	.need_fake_usb3_port = true,
2248*4882a593Smuzhiyun };
2249*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra210_xusb_padctl_soc);
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun MODULE_AUTHOR("Andrew Bresticker <abrestic@chromium.org>");
2252*4882a593Smuzhiyun MODULE_DESCRIPTION("NVIDIA Tegra 210 XUSB Pad Controller driver");
2253*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2254