1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016-2019, NVIDIA CORPORATION. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/phy/phy.h>
11*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <soc/tegra/fuse.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "xusb.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* FUSE USB_CALIB registers */
21*4882a593Smuzhiyun #define HS_CURR_LEVEL_PADX_SHIFT(x) ((x) ? (11 + (x - 1) * 6) : 0)
22*4882a593Smuzhiyun #define HS_CURR_LEVEL_PAD_MASK 0x3f
23*4882a593Smuzhiyun #define HS_TERM_RANGE_ADJ_SHIFT 7
24*4882a593Smuzhiyun #define HS_TERM_RANGE_ADJ_MASK 0xf
25*4882a593Smuzhiyun #define HS_SQUELCH_SHIFT 29
26*4882a593Smuzhiyun #define HS_SQUELCH_MASK 0x7
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define RPD_CTRL_SHIFT 0
29*4882a593Smuzhiyun #define RPD_CTRL_MASK 0x1f
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* XUSB PADCTL registers */
32*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PAD_MUX 0x4
33*4882a593Smuzhiyun #define USB2_PORT_SHIFT(x) ((x) * 2)
34*4882a593Smuzhiyun #define USB2_PORT_MASK 0x3
35*4882a593Smuzhiyun #define PORT_XUSB 1
36*4882a593Smuzhiyun #define HSIC_PORT_SHIFT(x) ((x) + 20)
37*4882a593Smuzhiyun #define HSIC_PORT_MASK 0x1
38*4882a593Smuzhiyun #define PORT_HSIC 0
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PORT_CAP 0x8
41*4882a593Smuzhiyun #define XUSB_PADCTL_SS_PORT_CAP 0xc
42*4882a593Smuzhiyun #define PORTX_CAP_SHIFT(x) ((x) * 4)
43*4882a593Smuzhiyun #define PORT_CAP_MASK 0x3
44*4882a593Smuzhiyun #define PORT_CAP_DISABLED 0x0
45*4882a593Smuzhiyun #define PORT_CAP_HOST 0x1
46*4882a593Smuzhiyun #define PORT_CAP_DEVICE 0x2
47*4882a593Smuzhiyun #define PORT_CAP_OTG 0x3
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM 0x20
50*4882a593Smuzhiyun #define USB2_PORT_WAKE_INTERRUPT_ENABLE(x) BIT(x)
51*4882a593Smuzhiyun #define USB2_PORT_WAKEUP_EVENT(x) BIT((x) + 7)
52*4882a593Smuzhiyun #define SS_PORT_WAKE_INTERRUPT_ENABLE(x) BIT((x) + 14)
53*4882a593Smuzhiyun #define SS_PORT_WAKEUP_EVENT(x) BIT((x) + 21)
54*4882a593Smuzhiyun #define USB2_HSIC_PORT_WAKE_INTERRUPT_ENABLE(x) BIT((x) + 28)
55*4882a593Smuzhiyun #define USB2_HSIC_PORT_WAKEUP_EVENT(x) BIT((x) + 30)
56*4882a593Smuzhiyun #define ALL_WAKE_EVENTS \
57*4882a593Smuzhiyun (USB2_PORT_WAKEUP_EVENT(0) | USB2_PORT_WAKEUP_EVENT(1) | \
58*4882a593Smuzhiyun USB2_PORT_WAKEUP_EVENT(2) | SS_PORT_WAKEUP_EVENT(0) | \
59*4882a593Smuzhiyun SS_PORT_WAKEUP_EVENT(1) | SS_PORT_WAKEUP_EVENT(2) | \
60*4882a593Smuzhiyun USB2_HSIC_PORT_WAKEUP_EVENT(0))
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM_1 0x24
63*4882a593Smuzhiyun #define SSPX_ELPG_CLAMP_EN(x) BIT(0 + (x) * 3)
64*4882a593Smuzhiyun #define SSPX_ELPG_CLAMP_EN_EARLY(x) BIT(1 + (x) * 3)
65*4882a593Smuzhiyun #define SSPX_ELPG_VCORE_DOWN(x) BIT(2 + (x) * 3)
66*4882a593Smuzhiyun #define XUSB_PADCTL_SS_PORT_CFG 0x2c
67*4882a593Smuzhiyun #define PORTX_SPEED_SUPPORT_SHIFT(x) ((x) * 4)
68*4882a593Smuzhiyun #define PORTX_SPEED_SUPPORT_MASK (0x3)
69*4882a593Smuzhiyun #define PORT_SPEED_SUPPORT_GEN1 (0x0)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PADX_CTL0(x) (0x88 + (x) * 0x40)
72*4882a593Smuzhiyun #define HS_CURR_LEVEL(x) ((x) & 0x3f)
73*4882a593Smuzhiyun #define TERM_SEL BIT(25)
74*4882a593Smuzhiyun #define USB2_OTG_PD BIT(26)
75*4882a593Smuzhiyun #define USB2_OTG_PD2 BIT(27)
76*4882a593Smuzhiyun #define USB2_OTG_PD2_OVRD_EN BIT(28)
77*4882a593Smuzhiyun #define USB2_OTG_PD_ZI BIT(29)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PADX_CTL1(x) (0x8c + (x) * 0x40)
80*4882a593Smuzhiyun #define USB2_OTG_PD_DR BIT(2)
81*4882a593Smuzhiyun #define TERM_RANGE_ADJ(x) (((x) & 0xf) << 3)
82*4882a593Smuzhiyun #define RPD_CTRL(x) (((x) & 0x1f) << 26)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0 0x284
85*4882a593Smuzhiyun #define BIAS_PAD_PD BIT(11)
86*4882a593Smuzhiyun #define HS_SQUELCH_LEVEL(x) (((x) & 0x7) << 0)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1 0x288
89*4882a593Smuzhiyun #define USB2_TRK_START_TIMER(x) (((x) & 0x7f) << 12)
90*4882a593Smuzhiyun #define USB2_TRK_DONE_RESET_TIMER(x) (((x) & 0x7f) << 19)
91*4882a593Smuzhiyun #define USB2_PD_TRK BIT(26)
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PADX_CTL0(x) (0x300 + (x) * 0x20)
94*4882a593Smuzhiyun #define HSIC_PD_TX_DATA0 BIT(1)
95*4882a593Smuzhiyun #define HSIC_PD_TX_STROBE BIT(3)
96*4882a593Smuzhiyun #define HSIC_PD_RX_DATA0 BIT(4)
97*4882a593Smuzhiyun #define HSIC_PD_RX_STROBE BIT(6)
98*4882a593Smuzhiyun #define HSIC_PD_ZI_DATA0 BIT(7)
99*4882a593Smuzhiyun #define HSIC_PD_ZI_STROBE BIT(9)
100*4882a593Smuzhiyun #define HSIC_RPD_DATA0 BIT(13)
101*4882a593Smuzhiyun #define HSIC_RPD_STROBE BIT(15)
102*4882a593Smuzhiyun #define HSIC_RPU_DATA0 BIT(16)
103*4882a593Smuzhiyun #define HSIC_RPU_STROBE BIT(18)
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_TRK_CTL0 0x340
106*4882a593Smuzhiyun #define HSIC_TRK_START_TIMER(x) (((x) & 0x7f) << 5)
107*4882a593Smuzhiyun #define HSIC_TRK_DONE_RESET_TIMER(x) (((x) & 0x7f) << 12)
108*4882a593Smuzhiyun #define HSIC_PD_TRK BIT(19)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define USB2_VBUS_ID 0x360
111*4882a593Smuzhiyun #define VBUS_OVERRIDE BIT(14)
112*4882a593Smuzhiyun #define ID_OVERRIDE(x) (((x) & 0xf) << 18)
113*4882a593Smuzhiyun #define ID_OVERRIDE_FLOATING ID_OVERRIDE(8)
114*4882a593Smuzhiyun #define ID_OVERRIDE_GROUNDED ID_OVERRIDE(0)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define TEGRA186_LANE(_name, _offset, _shift, _mask, _type) \
117*4882a593Smuzhiyun { \
118*4882a593Smuzhiyun .name = _name, \
119*4882a593Smuzhiyun .offset = _offset, \
120*4882a593Smuzhiyun .shift = _shift, \
121*4882a593Smuzhiyun .mask = _mask, \
122*4882a593Smuzhiyun .num_funcs = ARRAY_SIZE(tegra186_##_type##_functions), \
123*4882a593Smuzhiyun .funcs = tegra186_##_type##_functions, \
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun struct tegra_xusb_fuse_calibration {
127*4882a593Smuzhiyun u32 *hs_curr_level;
128*4882a593Smuzhiyun u32 hs_squelch;
129*4882a593Smuzhiyun u32 hs_term_range_adj;
130*4882a593Smuzhiyun u32 rpd_ctrl;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun struct tegra186_xusb_padctl {
134*4882a593Smuzhiyun struct tegra_xusb_padctl base;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun struct tegra_xusb_fuse_calibration calib;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* UTMI bias and tracking */
139*4882a593Smuzhiyun struct clk *usb2_trk_clk;
140*4882a593Smuzhiyun unsigned int bias_pad_enable;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static inline struct tegra186_xusb_padctl *
to_tegra186_xusb_padctl(struct tegra_xusb_padctl * padctl)144*4882a593Smuzhiyun to_tegra186_xusb_padctl(struct tegra_xusb_padctl *padctl)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun return container_of(padctl, struct tegra186_xusb_padctl, base);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* USB 2.0 UTMI PHY support */
150*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra186_usb2_lane_probe(struct tegra_xusb_pad * pad,struct device_node * np,unsigned int index)151*4882a593Smuzhiyun tegra186_usb2_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
152*4882a593Smuzhiyun unsigned int index)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct tegra_xusb_usb2_lane *usb2;
155*4882a593Smuzhiyun int err;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun usb2 = kzalloc(sizeof(*usb2), GFP_KERNEL);
158*4882a593Smuzhiyun if (!usb2)
159*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun INIT_LIST_HEAD(&usb2->base.list);
162*4882a593Smuzhiyun usb2->base.soc = &pad->soc->lanes[index];
163*4882a593Smuzhiyun usb2->base.index = index;
164*4882a593Smuzhiyun usb2->base.pad = pad;
165*4882a593Smuzhiyun usb2->base.np = np;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun err = tegra_xusb_lane_parse_dt(&usb2->base, np);
168*4882a593Smuzhiyun if (err < 0) {
169*4882a593Smuzhiyun kfree(usb2);
170*4882a593Smuzhiyun return ERR_PTR(err);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return &usb2->base;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
tegra186_usb2_lane_remove(struct tegra_xusb_lane * lane)176*4882a593Smuzhiyun static void tegra186_usb2_lane_remove(struct tegra_xusb_lane *lane)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct tegra_xusb_usb2_lane *usb2 = to_usb2_lane(lane);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun kfree(usb2);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static const struct tegra_xusb_lane_ops tegra186_usb2_lane_ops = {
184*4882a593Smuzhiyun .probe = tegra186_usb2_lane_probe,
185*4882a593Smuzhiyun .remove = tegra186_usb2_lane_remove,
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
tegra186_utmi_bias_pad_power_on(struct tegra_xusb_padctl * padctl)188*4882a593Smuzhiyun static void tegra186_utmi_bias_pad_power_on(struct tegra_xusb_padctl *padctl)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun struct tegra186_xusb_padctl *priv = to_tegra186_xusb_padctl(padctl);
191*4882a593Smuzhiyun struct device *dev = padctl->dev;
192*4882a593Smuzhiyun u32 value;
193*4882a593Smuzhiyun int err;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun mutex_lock(&padctl->lock);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (priv->bias_pad_enable++ > 0) {
198*4882a593Smuzhiyun mutex_unlock(&padctl->lock);
199*4882a593Smuzhiyun return;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun err = clk_prepare_enable(priv->usb2_trk_clk);
203*4882a593Smuzhiyun if (err < 0)
204*4882a593Smuzhiyun dev_warn(dev, "failed to enable USB2 trk clock: %d\n", err);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
207*4882a593Smuzhiyun value &= ~USB2_TRK_START_TIMER(~0);
208*4882a593Smuzhiyun value |= USB2_TRK_START_TIMER(0x1e);
209*4882a593Smuzhiyun value &= ~USB2_TRK_DONE_RESET_TIMER(~0);
210*4882a593Smuzhiyun value |= USB2_TRK_DONE_RESET_TIMER(0xa);
211*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
214*4882a593Smuzhiyun value &= ~BIAS_PAD_PD;
215*4882a593Smuzhiyun value &= ~HS_SQUELCH_LEVEL(~0);
216*4882a593Smuzhiyun value |= HS_SQUELCH_LEVEL(priv->calib.hs_squelch);
217*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun udelay(1);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
222*4882a593Smuzhiyun value &= ~USB2_PD_TRK;
223*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun mutex_unlock(&padctl->lock);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
tegra186_utmi_bias_pad_power_off(struct tegra_xusb_padctl * padctl)228*4882a593Smuzhiyun static void tegra186_utmi_bias_pad_power_off(struct tegra_xusb_padctl *padctl)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun struct tegra186_xusb_padctl *priv = to_tegra186_xusb_padctl(padctl);
231*4882a593Smuzhiyun u32 value;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun mutex_lock(&padctl->lock);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun if (WARN_ON(priv->bias_pad_enable == 0)) {
236*4882a593Smuzhiyun mutex_unlock(&padctl->lock);
237*4882a593Smuzhiyun return;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (--priv->bias_pad_enable > 0) {
241*4882a593Smuzhiyun mutex_unlock(&padctl->lock);
242*4882a593Smuzhiyun return;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
246*4882a593Smuzhiyun value |= USB2_PD_TRK;
247*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun clk_disable_unprepare(priv->usb2_trk_clk);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun mutex_unlock(&padctl->lock);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
tegra_phy_xusb_utmi_pad_power_on(struct phy * phy)254*4882a593Smuzhiyun static void tegra_phy_xusb_utmi_pad_power_on(struct phy *phy)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
257*4882a593Smuzhiyun struct tegra_xusb_padctl *padctl = lane->pad->padctl;
258*4882a593Smuzhiyun struct tegra_xusb_usb2_port *port;
259*4882a593Smuzhiyun struct device *dev = padctl->dev;
260*4882a593Smuzhiyun unsigned int index = lane->index;
261*4882a593Smuzhiyun u32 value;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (!phy)
264*4882a593Smuzhiyun return;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun port = tegra_xusb_find_usb2_port(padctl, index);
267*4882a593Smuzhiyun if (!port) {
268*4882a593Smuzhiyun dev_err(dev, "no port found for USB2 lane %u\n", index);
269*4882a593Smuzhiyun return;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun tegra186_utmi_bias_pad_power_on(padctl);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun udelay(2);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index));
277*4882a593Smuzhiyun value &= ~USB2_OTG_PD;
278*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index));
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index));
281*4882a593Smuzhiyun value &= ~USB2_OTG_PD_DR;
282*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index));
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
tegra_phy_xusb_utmi_pad_power_down(struct phy * phy)285*4882a593Smuzhiyun static void tegra_phy_xusb_utmi_pad_power_down(struct phy *phy)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
288*4882a593Smuzhiyun struct tegra_xusb_padctl *padctl = lane->pad->padctl;
289*4882a593Smuzhiyun unsigned int index = lane->index;
290*4882a593Smuzhiyun u32 value;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (!phy)
293*4882a593Smuzhiyun return;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index));
296*4882a593Smuzhiyun value |= USB2_OTG_PD;
297*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index));
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index));
300*4882a593Smuzhiyun value |= USB2_OTG_PD_DR;
301*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index));
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun udelay(2);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun tegra186_utmi_bias_pad_power_off(padctl);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
tegra186_xusb_padctl_vbus_override(struct tegra_xusb_padctl * padctl,bool status)308*4882a593Smuzhiyun static int tegra186_xusb_padctl_vbus_override(struct tegra_xusb_padctl *padctl,
309*4882a593Smuzhiyun bool status)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun u32 value;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun dev_dbg(padctl->dev, "%s vbus override\n", status ? "set" : "clear");
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun value = padctl_readl(padctl, USB2_VBUS_ID);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (status) {
318*4882a593Smuzhiyun value |= VBUS_OVERRIDE;
319*4882a593Smuzhiyun value &= ~ID_OVERRIDE(~0);
320*4882a593Smuzhiyun value |= ID_OVERRIDE_FLOATING;
321*4882a593Smuzhiyun } else {
322*4882a593Smuzhiyun value &= ~VBUS_OVERRIDE;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun padctl_writel(padctl, value, USB2_VBUS_ID);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun return 0;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
tegra186_xusb_padctl_id_override(struct tegra_xusb_padctl * padctl,bool status)330*4882a593Smuzhiyun static int tegra186_xusb_padctl_id_override(struct tegra_xusb_padctl *padctl,
331*4882a593Smuzhiyun bool status)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun u32 value;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun dev_dbg(padctl->dev, "%s id override\n", status ? "set" : "clear");
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun value = padctl_readl(padctl, USB2_VBUS_ID);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (status) {
340*4882a593Smuzhiyun if (value & VBUS_OVERRIDE) {
341*4882a593Smuzhiyun value &= ~VBUS_OVERRIDE;
342*4882a593Smuzhiyun padctl_writel(padctl, value, USB2_VBUS_ID);
343*4882a593Smuzhiyun usleep_range(1000, 2000);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun value = padctl_readl(padctl, USB2_VBUS_ID);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun value &= ~ID_OVERRIDE(~0);
349*4882a593Smuzhiyun value |= ID_OVERRIDE_GROUNDED;
350*4882a593Smuzhiyun } else {
351*4882a593Smuzhiyun value &= ~ID_OVERRIDE(~0);
352*4882a593Smuzhiyun value |= ID_OVERRIDE_FLOATING;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun padctl_writel(padctl, value, USB2_VBUS_ID);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun return 0;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
tegra186_utmi_phy_set_mode(struct phy * phy,enum phy_mode mode,int submode)360*4882a593Smuzhiyun static int tegra186_utmi_phy_set_mode(struct phy *phy, enum phy_mode mode,
361*4882a593Smuzhiyun int submode)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
364*4882a593Smuzhiyun struct tegra_xusb_padctl *padctl = lane->pad->padctl;
365*4882a593Smuzhiyun struct tegra_xusb_usb2_port *port = tegra_xusb_find_usb2_port(padctl,
366*4882a593Smuzhiyun lane->index);
367*4882a593Smuzhiyun int err = 0;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun mutex_lock(&padctl->lock);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun dev_dbg(&port->base.dev, "%s: mode %d", __func__, mode);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (mode == PHY_MODE_USB_OTG) {
374*4882a593Smuzhiyun if (submode == USB_ROLE_HOST) {
375*4882a593Smuzhiyun tegra186_xusb_padctl_id_override(padctl, true);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun err = regulator_enable(port->supply);
378*4882a593Smuzhiyun } else if (submode == USB_ROLE_DEVICE) {
379*4882a593Smuzhiyun tegra186_xusb_padctl_vbus_override(padctl, true);
380*4882a593Smuzhiyun } else if (submode == USB_ROLE_NONE) {
381*4882a593Smuzhiyun /*
382*4882a593Smuzhiyun * When port is peripheral only or role transitions to
383*4882a593Smuzhiyun * USB_ROLE_NONE from USB_ROLE_DEVICE, regulator is not
384*4882a593Smuzhiyun * enabled.
385*4882a593Smuzhiyun */
386*4882a593Smuzhiyun if (regulator_is_enabled(port->supply))
387*4882a593Smuzhiyun regulator_disable(port->supply);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun tegra186_xusb_padctl_id_override(padctl, false);
390*4882a593Smuzhiyun tegra186_xusb_padctl_vbus_override(padctl, false);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun mutex_unlock(&padctl->lock);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun return err;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
tegra186_utmi_phy_power_on(struct phy * phy)399*4882a593Smuzhiyun static int tegra186_utmi_phy_power_on(struct phy *phy)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
402*4882a593Smuzhiyun struct tegra_xusb_usb2_lane *usb2 = to_usb2_lane(lane);
403*4882a593Smuzhiyun struct tegra_xusb_padctl *padctl = lane->pad->padctl;
404*4882a593Smuzhiyun struct tegra186_xusb_padctl *priv = to_tegra186_xusb_padctl(padctl);
405*4882a593Smuzhiyun struct tegra_xusb_usb2_port *port;
406*4882a593Smuzhiyun unsigned int index = lane->index;
407*4882a593Smuzhiyun struct device *dev = padctl->dev;
408*4882a593Smuzhiyun u32 value;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun port = tegra_xusb_find_usb2_port(padctl, index);
411*4882a593Smuzhiyun if (!port) {
412*4882a593Smuzhiyun dev_err(dev, "no port found for USB2 lane %u\n", index);
413*4882a593Smuzhiyun return -ENODEV;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_USB2_PAD_MUX);
417*4882a593Smuzhiyun value &= ~(USB2_PORT_MASK << USB2_PORT_SHIFT(index));
418*4882a593Smuzhiyun value |= (PORT_XUSB << USB2_PORT_SHIFT(index));
419*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_USB2_PAD_MUX);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_USB2_PORT_CAP);
422*4882a593Smuzhiyun value &= ~(PORT_CAP_MASK << PORTX_CAP_SHIFT(index));
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if (port->mode == USB_DR_MODE_UNKNOWN)
425*4882a593Smuzhiyun value |= (PORT_CAP_DISABLED << PORTX_CAP_SHIFT(index));
426*4882a593Smuzhiyun else if (port->mode == USB_DR_MODE_PERIPHERAL)
427*4882a593Smuzhiyun value |= (PORT_CAP_DEVICE << PORTX_CAP_SHIFT(index));
428*4882a593Smuzhiyun else if (port->mode == USB_DR_MODE_HOST)
429*4882a593Smuzhiyun value |= (PORT_CAP_HOST << PORTX_CAP_SHIFT(index));
430*4882a593Smuzhiyun else if (port->mode == USB_DR_MODE_OTG)
431*4882a593Smuzhiyun value |= (PORT_CAP_OTG << PORTX_CAP_SHIFT(index));
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_USB2_PORT_CAP);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index));
436*4882a593Smuzhiyun value &= ~USB2_OTG_PD_ZI;
437*4882a593Smuzhiyun value |= TERM_SEL;
438*4882a593Smuzhiyun value &= ~HS_CURR_LEVEL(~0);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (usb2->hs_curr_level_offset) {
441*4882a593Smuzhiyun int hs_current_level;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun hs_current_level = (int)priv->calib.hs_curr_level[index] +
444*4882a593Smuzhiyun usb2->hs_curr_level_offset;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (hs_current_level < 0)
447*4882a593Smuzhiyun hs_current_level = 0;
448*4882a593Smuzhiyun if (hs_current_level > 0x3f)
449*4882a593Smuzhiyun hs_current_level = 0x3f;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun value |= HS_CURR_LEVEL(hs_current_level);
452*4882a593Smuzhiyun } else {
453*4882a593Smuzhiyun value |= HS_CURR_LEVEL(priv->calib.hs_curr_level[index]);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index));
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index));
459*4882a593Smuzhiyun value &= ~TERM_RANGE_ADJ(~0);
460*4882a593Smuzhiyun value |= TERM_RANGE_ADJ(priv->calib.hs_term_range_adj);
461*4882a593Smuzhiyun value &= ~RPD_CTRL(~0);
462*4882a593Smuzhiyun value |= RPD_CTRL(priv->calib.rpd_ctrl);
463*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index));
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* TODO: pad power saving */
466*4882a593Smuzhiyun tegra_phy_xusb_utmi_pad_power_on(phy);
467*4882a593Smuzhiyun return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
tegra186_utmi_phy_power_off(struct phy * phy)470*4882a593Smuzhiyun static int tegra186_utmi_phy_power_off(struct phy *phy)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun /* TODO: pad power saving */
473*4882a593Smuzhiyun tegra_phy_xusb_utmi_pad_power_down(phy);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
tegra186_utmi_phy_init(struct phy * phy)478*4882a593Smuzhiyun static int tegra186_utmi_phy_init(struct phy *phy)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
481*4882a593Smuzhiyun struct tegra_xusb_padctl *padctl = lane->pad->padctl;
482*4882a593Smuzhiyun struct tegra_xusb_usb2_port *port;
483*4882a593Smuzhiyun unsigned int index = lane->index;
484*4882a593Smuzhiyun struct device *dev = padctl->dev;
485*4882a593Smuzhiyun int err;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun port = tegra_xusb_find_usb2_port(padctl, index);
488*4882a593Smuzhiyun if (!port) {
489*4882a593Smuzhiyun dev_err(dev, "no port found for USB2 lane %u\n", index);
490*4882a593Smuzhiyun return -ENODEV;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (port->supply && port->mode == USB_DR_MODE_HOST) {
494*4882a593Smuzhiyun err = regulator_enable(port->supply);
495*4882a593Smuzhiyun if (err) {
496*4882a593Smuzhiyun dev_err(dev, "failed to enable port %u VBUS: %d\n",
497*4882a593Smuzhiyun index, err);
498*4882a593Smuzhiyun return err;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun return 0;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
tegra186_utmi_phy_exit(struct phy * phy)505*4882a593Smuzhiyun static int tegra186_utmi_phy_exit(struct phy *phy)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
508*4882a593Smuzhiyun struct tegra_xusb_padctl *padctl = lane->pad->padctl;
509*4882a593Smuzhiyun struct tegra_xusb_usb2_port *port;
510*4882a593Smuzhiyun unsigned int index = lane->index;
511*4882a593Smuzhiyun struct device *dev = padctl->dev;
512*4882a593Smuzhiyun int err;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun port = tegra_xusb_find_usb2_port(padctl, index);
515*4882a593Smuzhiyun if (!port) {
516*4882a593Smuzhiyun dev_err(dev, "no port found for USB2 lane %u\n", index);
517*4882a593Smuzhiyun return -ENODEV;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun if (port->supply && port->mode == USB_DR_MODE_HOST) {
521*4882a593Smuzhiyun err = regulator_disable(port->supply);
522*4882a593Smuzhiyun if (err) {
523*4882a593Smuzhiyun dev_err(dev, "failed to disable port %u VBUS: %d\n",
524*4882a593Smuzhiyun index, err);
525*4882a593Smuzhiyun return err;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun return 0;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun static const struct phy_ops utmi_phy_ops = {
533*4882a593Smuzhiyun .init = tegra186_utmi_phy_init,
534*4882a593Smuzhiyun .exit = tegra186_utmi_phy_exit,
535*4882a593Smuzhiyun .power_on = tegra186_utmi_phy_power_on,
536*4882a593Smuzhiyun .power_off = tegra186_utmi_phy_power_off,
537*4882a593Smuzhiyun .set_mode = tegra186_utmi_phy_set_mode,
538*4882a593Smuzhiyun .owner = THIS_MODULE,
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun static struct tegra_xusb_pad *
tegra186_usb2_pad_probe(struct tegra_xusb_padctl * padctl,const struct tegra_xusb_pad_soc * soc,struct device_node * np)542*4882a593Smuzhiyun tegra186_usb2_pad_probe(struct tegra_xusb_padctl *padctl,
543*4882a593Smuzhiyun const struct tegra_xusb_pad_soc *soc,
544*4882a593Smuzhiyun struct device_node *np)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun struct tegra186_xusb_padctl *priv = to_tegra186_xusb_padctl(padctl);
547*4882a593Smuzhiyun struct tegra_xusb_usb2_pad *usb2;
548*4882a593Smuzhiyun struct tegra_xusb_pad *pad;
549*4882a593Smuzhiyun int err;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun usb2 = kzalloc(sizeof(*usb2), GFP_KERNEL);
552*4882a593Smuzhiyun if (!usb2)
553*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun pad = &usb2->base;
556*4882a593Smuzhiyun pad->ops = &tegra186_usb2_lane_ops;
557*4882a593Smuzhiyun pad->soc = soc;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun err = tegra_xusb_pad_init(pad, padctl, np);
560*4882a593Smuzhiyun if (err < 0) {
561*4882a593Smuzhiyun kfree(usb2);
562*4882a593Smuzhiyun goto out;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun priv->usb2_trk_clk = devm_clk_get(&pad->dev, "trk");
566*4882a593Smuzhiyun if (IS_ERR(priv->usb2_trk_clk)) {
567*4882a593Smuzhiyun err = PTR_ERR(priv->usb2_trk_clk);
568*4882a593Smuzhiyun dev_dbg(&pad->dev, "failed to get usb2 trk clock: %d\n", err);
569*4882a593Smuzhiyun goto unregister;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun err = tegra_xusb_pad_register(pad, &utmi_phy_ops);
573*4882a593Smuzhiyun if (err < 0)
574*4882a593Smuzhiyun goto unregister;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun dev_set_drvdata(&pad->dev, pad);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun return pad;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun unregister:
581*4882a593Smuzhiyun device_unregister(&pad->dev);
582*4882a593Smuzhiyun out:
583*4882a593Smuzhiyun return ERR_PTR(err);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
tegra186_usb2_pad_remove(struct tegra_xusb_pad * pad)586*4882a593Smuzhiyun static void tegra186_usb2_pad_remove(struct tegra_xusb_pad *pad)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun struct tegra_xusb_usb2_pad *usb2 = to_usb2_pad(pad);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun kfree(usb2);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun static const struct tegra_xusb_pad_ops tegra186_usb2_pad_ops = {
594*4882a593Smuzhiyun .probe = tegra186_usb2_pad_probe,
595*4882a593Smuzhiyun .remove = tegra186_usb2_pad_remove,
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun static const char * const tegra186_usb2_functions[] = {
599*4882a593Smuzhiyun "xusb",
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun
tegra186_usb2_port_enable(struct tegra_xusb_port * port)602*4882a593Smuzhiyun static int tegra186_usb2_port_enable(struct tegra_xusb_port *port)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun return 0;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
tegra186_usb2_port_disable(struct tegra_xusb_port * port)607*4882a593Smuzhiyun static void tegra186_usb2_port_disable(struct tegra_xusb_port *port)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra186_usb2_port_map(struct tegra_xusb_port * port)612*4882a593Smuzhiyun tegra186_usb2_port_map(struct tegra_xusb_port *port)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun return tegra_xusb_find_lane(port->padctl, "usb2", port->index);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun static const struct tegra_xusb_port_ops tegra186_usb2_port_ops = {
618*4882a593Smuzhiyun .release = tegra_xusb_usb2_port_release,
619*4882a593Smuzhiyun .remove = tegra_xusb_usb2_port_remove,
620*4882a593Smuzhiyun .enable = tegra186_usb2_port_enable,
621*4882a593Smuzhiyun .disable = tegra186_usb2_port_disable,
622*4882a593Smuzhiyun .map = tegra186_usb2_port_map,
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /* SuperSpeed PHY support */
626*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra186_usb3_lane_probe(struct tegra_xusb_pad * pad,struct device_node * np,unsigned int index)627*4882a593Smuzhiyun tegra186_usb3_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
628*4882a593Smuzhiyun unsigned int index)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun struct tegra_xusb_usb3_lane *usb3;
631*4882a593Smuzhiyun int err;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun usb3 = kzalloc(sizeof(*usb3), GFP_KERNEL);
634*4882a593Smuzhiyun if (!usb3)
635*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun INIT_LIST_HEAD(&usb3->base.list);
638*4882a593Smuzhiyun usb3->base.soc = &pad->soc->lanes[index];
639*4882a593Smuzhiyun usb3->base.index = index;
640*4882a593Smuzhiyun usb3->base.pad = pad;
641*4882a593Smuzhiyun usb3->base.np = np;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun err = tegra_xusb_lane_parse_dt(&usb3->base, np);
644*4882a593Smuzhiyun if (err < 0) {
645*4882a593Smuzhiyun kfree(usb3);
646*4882a593Smuzhiyun return ERR_PTR(err);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun return &usb3->base;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
tegra186_usb3_lane_remove(struct tegra_xusb_lane * lane)652*4882a593Smuzhiyun static void tegra186_usb3_lane_remove(struct tegra_xusb_lane *lane)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun struct tegra_xusb_usb3_lane *usb3 = to_usb3_lane(lane);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun kfree(usb3);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun static const struct tegra_xusb_lane_ops tegra186_usb3_lane_ops = {
660*4882a593Smuzhiyun .probe = tegra186_usb3_lane_probe,
661*4882a593Smuzhiyun .remove = tegra186_usb3_lane_remove,
662*4882a593Smuzhiyun };
tegra186_usb3_port_enable(struct tegra_xusb_port * port)663*4882a593Smuzhiyun static int tegra186_usb3_port_enable(struct tegra_xusb_port *port)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun return 0;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
tegra186_usb3_port_disable(struct tegra_xusb_port * port)668*4882a593Smuzhiyun static void tegra186_usb3_port_disable(struct tegra_xusb_port *port)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra186_usb3_port_map(struct tegra_xusb_port * port)673*4882a593Smuzhiyun tegra186_usb3_port_map(struct tegra_xusb_port *port)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun return tegra_xusb_find_lane(port->padctl, "usb3", port->index);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun static const struct tegra_xusb_port_ops tegra186_usb3_port_ops = {
679*4882a593Smuzhiyun .release = tegra_xusb_usb3_port_release,
680*4882a593Smuzhiyun .remove = tegra_xusb_usb3_port_remove,
681*4882a593Smuzhiyun .enable = tegra186_usb3_port_enable,
682*4882a593Smuzhiyun .disable = tegra186_usb3_port_disable,
683*4882a593Smuzhiyun .map = tegra186_usb3_port_map,
684*4882a593Smuzhiyun };
685*4882a593Smuzhiyun
tegra186_usb3_phy_power_on(struct phy * phy)686*4882a593Smuzhiyun static int tegra186_usb3_phy_power_on(struct phy *phy)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
689*4882a593Smuzhiyun struct tegra_xusb_padctl *padctl = lane->pad->padctl;
690*4882a593Smuzhiyun struct tegra_xusb_usb3_port *port;
691*4882a593Smuzhiyun struct tegra_xusb_usb2_port *usb2;
692*4882a593Smuzhiyun unsigned int index = lane->index;
693*4882a593Smuzhiyun struct device *dev = padctl->dev;
694*4882a593Smuzhiyun u32 value;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun port = tegra_xusb_find_usb3_port(padctl, index);
697*4882a593Smuzhiyun if (!port) {
698*4882a593Smuzhiyun dev_err(dev, "no port found for USB3 lane %u\n", index);
699*4882a593Smuzhiyun return -ENODEV;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun usb2 = tegra_xusb_find_usb2_port(padctl, port->port);
703*4882a593Smuzhiyun if (!usb2) {
704*4882a593Smuzhiyun dev_err(dev, "no companion port found for USB3 lane %u\n",
705*4882a593Smuzhiyun index);
706*4882a593Smuzhiyun return -ENODEV;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun mutex_lock(&padctl->lock);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_SS_PORT_CAP);
712*4882a593Smuzhiyun value &= ~(PORT_CAP_MASK << PORTX_CAP_SHIFT(index));
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (usb2->mode == USB_DR_MODE_UNKNOWN)
715*4882a593Smuzhiyun value |= (PORT_CAP_DISABLED << PORTX_CAP_SHIFT(index));
716*4882a593Smuzhiyun else if (usb2->mode == USB_DR_MODE_PERIPHERAL)
717*4882a593Smuzhiyun value |= (PORT_CAP_DEVICE << PORTX_CAP_SHIFT(index));
718*4882a593Smuzhiyun else if (usb2->mode == USB_DR_MODE_HOST)
719*4882a593Smuzhiyun value |= (PORT_CAP_HOST << PORTX_CAP_SHIFT(index));
720*4882a593Smuzhiyun else if (usb2->mode == USB_DR_MODE_OTG)
721*4882a593Smuzhiyun value |= (PORT_CAP_OTG << PORTX_CAP_SHIFT(index));
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_SS_PORT_CAP);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun if (padctl->soc->supports_gen2 && port->disable_gen2) {
726*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_SS_PORT_CFG);
727*4882a593Smuzhiyun value &= ~(PORTX_SPEED_SUPPORT_MASK <<
728*4882a593Smuzhiyun PORTX_SPEED_SUPPORT_SHIFT(index));
729*4882a593Smuzhiyun value |= (PORT_SPEED_SUPPORT_GEN1 <<
730*4882a593Smuzhiyun PORTX_SPEED_SUPPORT_SHIFT(index));
731*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_SS_PORT_CFG);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_1);
735*4882a593Smuzhiyun value &= ~SSPX_ELPG_VCORE_DOWN(index);
736*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_1);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun usleep_range(100, 200);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_1);
741*4882a593Smuzhiyun value &= ~SSPX_ELPG_CLAMP_EN_EARLY(index);
742*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_1);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun usleep_range(100, 200);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_1);
747*4882a593Smuzhiyun value &= ~SSPX_ELPG_CLAMP_EN(index);
748*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_1);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun mutex_unlock(&padctl->lock);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun return 0;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
tegra186_usb3_phy_power_off(struct phy * phy)755*4882a593Smuzhiyun static int tegra186_usb3_phy_power_off(struct phy *phy)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
758*4882a593Smuzhiyun struct tegra_xusb_padctl *padctl = lane->pad->padctl;
759*4882a593Smuzhiyun struct tegra_xusb_usb3_port *port;
760*4882a593Smuzhiyun unsigned int index = lane->index;
761*4882a593Smuzhiyun struct device *dev = padctl->dev;
762*4882a593Smuzhiyun u32 value;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun port = tegra_xusb_find_usb3_port(padctl, index);
765*4882a593Smuzhiyun if (!port) {
766*4882a593Smuzhiyun dev_err(dev, "no port found for USB3 lane %u\n", index);
767*4882a593Smuzhiyun return -ENODEV;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun mutex_lock(&padctl->lock);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_1);
773*4882a593Smuzhiyun value |= SSPX_ELPG_CLAMP_EN_EARLY(index);
774*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_1);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun usleep_range(100, 200);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_1);
779*4882a593Smuzhiyun value |= SSPX_ELPG_CLAMP_EN(index);
780*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_1);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun usleep_range(250, 350);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_1);
785*4882a593Smuzhiyun value |= SSPX_ELPG_VCORE_DOWN(index);
786*4882a593Smuzhiyun padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_1);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun mutex_unlock(&padctl->lock);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun return 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
tegra186_usb3_phy_init(struct phy * phy)793*4882a593Smuzhiyun static int tegra186_usb3_phy_init(struct phy *phy)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun return 0;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
tegra186_usb3_phy_exit(struct phy * phy)798*4882a593Smuzhiyun static int tegra186_usb3_phy_exit(struct phy *phy)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun return 0;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun static const struct phy_ops usb3_phy_ops = {
804*4882a593Smuzhiyun .init = tegra186_usb3_phy_init,
805*4882a593Smuzhiyun .exit = tegra186_usb3_phy_exit,
806*4882a593Smuzhiyun .power_on = tegra186_usb3_phy_power_on,
807*4882a593Smuzhiyun .power_off = tegra186_usb3_phy_power_off,
808*4882a593Smuzhiyun .owner = THIS_MODULE,
809*4882a593Smuzhiyun };
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun static struct tegra_xusb_pad *
tegra186_usb3_pad_probe(struct tegra_xusb_padctl * padctl,const struct tegra_xusb_pad_soc * soc,struct device_node * np)812*4882a593Smuzhiyun tegra186_usb3_pad_probe(struct tegra_xusb_padctl *padctl,
813*4882a593Smuzhiyun const struct tegra_xusb_pad_soc *soc,
814*4882a593Smuzhiyun struct device_node *np)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun struct tegra_xusb_usb3_pad *usb3;
817*4882a593Smuzhiyun struct tegra_xusb_pad *pad;
818*4882a593Smuzhiyun int err;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun usb3 = kzalloc(sizeof(*usb3), GFP_KERNEL);
821*4882a593Smuzhiyun if (!usb3)
822*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun pad = &usb3->base;
825*4882a593Smuzhiyun pad->ops = &tegra186_usb3_lane_ops;
826*4882a593Smuzhiyun pad->soc = soc;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun err = tegra_xusb_pad_init(pad, padctl, np);
829*4882a593Smuzhiyun if (err < 0) {
830*4882a593Smuzhiyun kfree(usb3);
831*4882a593Smuzhiyun goto out;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun err = tegra_xusb_pad_register(pad, &usb3_phy_ops);
835*4882a593Smuzhiyun if (err < 0)
836*4882a593Smuzhiyun goto unregister;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun dev_set_drvdata(&pad->dev, pad);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun return pad;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun unregister:
843*4882a593Smuzhiyun device_unregister(&pad->dev);
844*4882a593Smuzhiyun out:
845*4882a593Smuzhiyun return ERR_PTR(err);
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
tegra186_usb3_pad_remove(struct tegra_xusb_pad * pad)848*4882a593Smuzhiyun static void tegra186_usb3_pad_remove(struct tegra_xusb_pad *pad)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun struct tegra_xusb_usb2_pad *usb2 = to_usb2_pad(pad);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun kfree(usb2);
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun static const struct tegra_xusb_pad_ops tegra186_usb3_pad_ops = {
856*4882a593Smuzhiyun .probe = tegra186_usb3_pad_probe,
857*4882a593Smuzhiyun .remove = tegra186_usb3_pad_remove,
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun static const char * const tegra186_usb3_functions[] = {
861*4882a593Smuzhiyun "xusb",
862*4882a593Smuzhiyun };
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun static int
tegra186_xusb_read_fuse_calibration(struct tegra186_xusb_padctl * padctl)865*4882a593Smuzhiyun tegra186_xusb_read_fuse_calibration(struct tegra186_xusb_padctl *padctl)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun struct device *dev = padctl->base.dev;
868*4882a593Smuzhiyun unsigned int i, count;
869*4882a593Smuzhiyun u32 value, *level;
870*4882a593Smuzhiyun int err;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun count = padctl->base.soc->ports.usb2.count;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun level = devm_kcalloc(dev, count, sizeof(u32), GFP_KERNEL);
875*4882a593Smuzhiyun if (!level)
876*4882a593Smuzhiyun return -ENOMEM;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun err = tegra_fuse_readl(TEGRA_FUSE_SKU_CALIB_0, &value);
879*4882a593Smuzhiyun if (err) {
880*4882a593Smuzhiyun if (err != -EPROBE_DEFER)
881*4882a593Smuzhiyun dev_err(dev, "failed to read calibration fuse: %d\n",
882*4882a593Smuzhiyun err);
883*4882a593Smuzhiyun return err;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun dev_dbg(dev, "FUSE_USB_CALIB_0 %#x\n", value);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun for (i = 0; i < count; i++)
889*4882a593Smuzhiyun level[i] = (value >> HS_CURR_LEVEL_PADX_SHIFT(i)) &
890*4882a593Smuzhiyun HS_CURR_LEVEL_PAD_MASK;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun padctl->calib.hs_curr_level = level;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun padctl->calib.hs_squelch = (value >> HS_SQUELCH_SHIFT) &
895*4882a593Smuzhiyun HS_SQUELCH_MASK;
896*4882a593Smuzhiyun padctl->calib.hs_term_range_adj = (value >> HS_TERM_RANGE_ADJ_SHIFT) &
897*4882a593Smuzhiyun HS_TERM_RANGE_ADJ_MASK;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun err = tegra_fuse_readl(TEGRA_FUSE_USB_CALIB_EXT_0, &value);
900*4882a593Smuzhiyun if (err) {
901*4882a593Smuzhiyun dev_err(dev, "failed to read calibration fuse: %d\n", err);
902*4882a593Smuzhiyun return err;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun dev_dbg(dev, "FUSE_USB_CALIB_EXT_0 %#x\n", value);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun padctl->calib.rpd_ctrl = (value >> RPD_CTRL_SHIFT) & RPD_CTRL_MASK;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun return 0;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun static struct tegra_xusb_padctl *
tegra186_xusb_padctl_probe(struct device * dev,const struct tegra_xusb_padctl_soc * soc)913*4882a593Smuzhiyun tegra186_xusb_padctl_probe(struct device *dev,
914*4882a593Smuzhiyun const struct tegra_xusb_padctl_soc *soc)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun struct tegra186_xusb_padctl *priv;
917*4882a593Smuzhiyun int err;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
920*4882a593Smuzhiyun if (!priv)
921*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun priv->base.dev = dev;
924*4882a593Smuzhiyun priv->base.soc = soc;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun err = tegra186_xusb_read_fuse_calibration(priv);
927*4882a593Smuzhiyun if (err < 0)
928*4882a593Smuzhiyun return ERR_PTR(err);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun return &priv->base;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
tegra186_xusb_padctl_remove(struct tegra_xusb_padctl * padctl)933*4882a593Smuzhiyun static void tegra186_xusb_padctl_remove(struct tegra_xusb_padctl *padctl)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun static const struct tegra_xusb_padctl_ops tegra186_xusb_padctl_ops = {
938*4882a593Smuzhiyun .probe = tegra186_xusb_padctl_probe,
939*4882a593Smuzhiyun .remove = tegra186_xusb_padctl_remove,
940*4882a593Smuzhiyun .vbus_override = tegra186_xusb_padctl_vbus_override,
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_ARCH_TEGRA_186_SOC)
944*4882a593Smuzhiyun static const char * const tegra186_xusb_padctl_supply_names[] = {
945*4882a593Smuzhiyun "avdd-pll-erefeut",
946*4882a593Smuzhiyun "avdd-usb",
947*4882a593Smuzhiyun "vclamp-usb",
948*4882a593Smuzhiyun "vddio-hsic",
949*4882a593Smuzhiyun };
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun static const struct tegra_xusb_lane_soc tegra186_usb2_lanes[] = {
952*4882a593Smuzhiyun TEGRA186_LANE("usb2-0", 0, 0, 0, usb2),
953*4882a593Smuzhiyun TEGRA186_LANE("usb2-1", 0, 0, 0, usb2),
954*4882a593Smuzhiyun TEGRA186_LANE("usb2-2", 0, 0, 0, usb2),
955*4882a593Smuzhiyun };
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc tegra186_usb2_pad = {
958*4882a593Smuzhiyun .name = "usb2",
959*4882a593Smuzhiyun .num_lanes = ARRAY_SIZE(tegra186_usb2_lanes),
960*4882a593Smuzhiyun .lanes = tegra186_usb2_lanes,
961*4882a593Smuzhiyun .ops = &tegra186_usb2_pad_ops,
962*4882a593Smuzhiyun };
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun static const struct tegra_xusb_lane_soc tegra186_usb3_lanes[] = {
965*4882a593Smuzhiyun TEGRA186_LANE("usb3-0", 0, 0, 0, usb3),
966*4882a593Smuzhiyun TEGRA186_LANE("usb3-1", 0, 0, 0, usb3),
967*4882a593Smuzhiyun TEGRA186_LANE("usb3-2", 0, 0, 0, usb3),
968*4882a593Smuzhiyun };
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc tegra186_usb3_pad = {
971*4882a593Smuzhiyun .name = "usb3",
972*4882a593Smuzhiyun .num_lanes = ARRAY_SIZE(tegra186_usb3_lanes),
973*4882a593Smuzhiyun .lanes = tegra186_usb3_lanes,
974*4882a593Smuzhiyun .ops = &tegra186_usb3_pad_ops,
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc * const tegra186_pads[] = {
978*4882a593Smuzhiyun &tegra186_usb2_pad,
979*4882a593Smuzhiyun &tegra186_usb3_pad,
980*4882a593Smuzhiyun #if 0 /* TODO implement */
981*4882a593Smuzhiyun &tegra186_hsic_pad,
982*4882a593Smuzhiyun #endif
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun const struct tegra_xusb_padctl_soc tegra186_xusb_padctl_soc = {
986*4882a593Smuzhiyun .num_pads = ARRAY_SIZE(tegra186_pads),
987*4882a593Smuzhiyun .pads = tegra186_pads,
988*4882a593Smuzhiyun .ports = {
989*4882a593Smuzhiyun .usb2 = {
990*4882a593Smuzhiyun .ops = &tegra186_usb2_port_ops,
991*4882a593Smuzhiyun .count = 3,
992*4882a593Smuzhiyun },
993*4882a593Smuzhiyun #if 0 /* TODO implement */
994*4882a593Smuzhiyun .hsic = {
995*4882a593Smuzhiyun .ops = &tegra186_hsic_port_ops,
996*4882a593Smuzhiyun .count = 1,
997*4882a593Smuzhiyun },
998*4882a593Smuzhiyun #endif
999*4882a593Smuzhiyun .usb3 = {
1000*4882a593Smuzhiyun .ops = &tegra186_usb3_port_ops,
1001*4882a593Smuzhiyun .count = 3,
1002*4882a593Smuzhiyun },
1003*4882a593Smuzhiyun },
1004*4882a593Smuzhiyun .ops = &tegra186_xusb_padctl_ops,
1005*4882a593Smuzhiyun .supply_names = tegra186_xusb_padctl_supply_names,
1006*4882a593Smuzhiyun .num_supplies = ARRAY_SIZE(tegra186_xusb_padctl_supply_names),
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra186_xusb_padctl_soc);
1009*4882a593Smuzhiyun #endif
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_ARCH_TEGRA_194_SOC)
1012*4882a593Smuzhiyun static const char * const tegra194_xusb_padctl_supply_names[] = {
1013*4882a593Smuzhiyun "avdd-usb",
1014*4882a593Smuzhiyun "vclamp-usb",
1015*4882a593Smuzhiyun };
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun static const struct tegra_xusb_lane_soc tegra194_usb2_lanes[] = {
1018*4882a593Smuzhiyun TEGRA186_LANE("usb2-0", 0, 0, 0, usb2),
1019*4882a593Smuzhiyun TEGRA186_LANE("usb2-1", 0, 0, 0, usb2),
1020*4882a593Smuzhiyun TEGRA186_LANE("usb2-2", 0, 0, 0, usb2),
1021*4882a593Smuzhiyun TEGRA186_LANE("usb2-3", 0, 0, 0, usb2),
1022*4882a593Smuzhiyun };
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc tegra194_usb2_pad = {
1025*4882a593Smuzhiyun .name = "usb2",
1026*4882a593Smuzhiyun .num_lanes = ARRAY_SIZE(tegra194_usb2_lanes),
1027*4882a593Smuzhiyun .lanes = tegra194_usb2_lanes,
1028*4882a593Smuzhiyun .ops = &tegra186_usb2_pad_ops,
1029*4882a593Smuzhiyun };
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun static const struct tegra_xusb_lane_soc tegra194_usb3_lanes[] = {
1032*4882a593Smuzhiyun TEGRA186_LANE("usb3-0", 0, 0, 0, usb3),
1033*4882a593Smuzhiyun TEGRA186_LANE("usb3-1", 0, 0, 0, usb3),
1034*4882a593Smuzhiyun TEGRA186_LANE("usb3-2", 0, 0, 0, usb3),
1035*4882a593Smuzhiyun TEGRA186_LANE("usb3-3", 0, 0, 0, usb3),
1036*4882a593Smuzhiyun };
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc tegra194_usb3_pad = {
1039*4882a593Smuzhiyun .name = "usb3",
1040*4882a593Smuzhiyun .num_lanes = ARRAY_SIZE(tegra194_usb3_lanes),
1041*4882a593Smuzhiyun .lanes = tegra194_usb3_lanes,
1042*4882a593Smuzhiyun .ops = &tegra186_usb3_pad_ops,
1043*4882a593Smuzhiyun };
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc * const tegra194_pads[] = {
1046*4882a593Smuzhiyun &tegra194_usb2_pad,
1047*4882a593Smuzhiyun &tegra194_usb3_pad,
1048*4882a593Smuzhiyun };
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun const struct tegra_xusb_padctl_soc tegra194_xusb_padctl_soc = {
1051*4882a593Smuzhiyun .num_pads = ARRAY_SIZE(tegra194_pads),
1052*4882a593Smuzhiyun .pads = tegra194_pads,
1053*4882a593Smuzhiyun .ports = {
1054*4882a593Smuzhiyun .usb2 = {
1055*4882a593Smuzhiyun .ops = &tegra186_usb2_port_ops,
1056*4882a593Smuzhiyun .count = 4,
1057*4882a593Smuzhiyun },
1058*4882a593Smuzhiyun .usb3 = {
1059*4882a593Smuzhiyun .ops = &tegra186_usb3_port_ops,
1060*4882a593Smuzhiyun .count = 4,
1061*4882a593Smuzhiyun },
1062*4882a593Smuzhiyun },
1063*4882a593Smuzhiyun .ops = &tegra186_xusb_padctl_ops,
1064*4882a593Smuzhiyun .supply_names = tegra194_xusb_padctl_supply_names,
1065*4882a593Smuzhiyun .num_supplies = ARRAY_SIZE(tegra194_xusb_padctl_supply_names),
1066*4882a593Smuzhiyun .supports_gen2 = true,
1067*4882a593Smuzhiyun };
1068*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra194_xusb_padctl_soc);
1069*4882a593Smuzhiyun #endif
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun MODULE_AUTHOR("JC Kuo <jckuo@nvidia.com>");
1072*4882a593Smuzhiyun MODULE_DESCRIPTION("NVIDIA Tegra186 XUSB Pad Controller driver");
1073*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1074