xref: /OK3568_Linux_fs/kernel/drivers/phy/tegra/xusb-tegra124.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014, NVIDIA CORPORATION.  All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/mailbox_client.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/phy/phy.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
14*4882a593Smuzhiyun #include <linux/reset.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <soc/tegra/fuse.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "xusb.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define FUSE_SKU_CALIB_HS_CURR_LEVEL_PADX_SHIFT(x) ((x) ? 15 : 0)
22*4882a593Smuzhiyun #define FUSE_SKU_CALIB_HS_CURR_LEVEL_PAD_MASK 0x3f
23*4882a593Smuzhiyun #define FUSE_SKU_CALIB_HS_IREF_CAP_SHIFT 13
24*4882a593Smuzhiyun #define FUSE_SKU_CALIB_HS_IREF_CAP_MASK 0x3
25*4882a593Smuzhiyun #define FUSE_SKU_CALIB_HS_SQUELCH_LEVEL_SHIFT 11
26*4882a593Smuzhiyun #define FUSE_SKU_CALIB_HS_SQUELCH_LEVEL_MASK 0x3
27*4882a593Smuzhiyun #define FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_SHIFT 7
28*4882a593Smuzhiyun #define FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_MASK 0xf
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PORT_CAP 0x008
31*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_SHIFT(x) ((x) * 4)
32*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PORT_CAP_PORT_CAP_MASK 0x3
33*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PORT_CAP_DISABLED 0x0
34*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PORT_CAP_HOST 0x1
35*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PORT_CAP_DEVICE 0x2
36*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_PORT_CAP_OTG 0x3
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define XUSB_PADCTL_SS_PORT_MAP 0x014
39*4882a593Smuzhiyun #define XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(x) (1 << (((x) * 4) + 3))
40*4882a593Smuzhiyun #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_SHIFT(x) ((x) * 4)
41*4882a593Smuzhiyun #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(x) (0x7 << ((x) * 4))
42*4882a593Smuzhiyun #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(x, v) (((v) & 0x7) << ((x) * 4))
43*4882a593Smuzhiyun #define XUSB_PADCTL_SS_PORT_MAP_PORT_MAP_MASK 0x7
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM 0x01c
46*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN (1 << 26)
47*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY (1 << 25)
48*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN (1 << 24)
49*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_VCORE_DOWN(x) (1 << (18 + (x) * 4))
50*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN_EARLY(x) \
51*4882a593Smuzhiyun 							(1 << (17 + (x) * 4))
52*4882a593Smuzhiyun #define XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN(x) (1 << (16 + (x) * 4))
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1 0x040
55*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL0_LOCKDET (1 << 19)
56*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1_REFCLK_SEL_MASK (0xf << 12)
57*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL_RST (1 << 1)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2 0x044
60*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2_REFCLKBUF_EN (1 << 6)
61*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_EN (1 << 5)
62*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_SEL (1 << 4)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(x) (0x058 + (x) * 4)
65*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_SHIFT 24
66*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_MASK 0xff
67*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_VAL 0x24
68*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT 16
69*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_MASK 0x3f
70*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT 8
71*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_MASK 0x3f
72*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_SHIFT 8
73*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_MASK 0xffff
74*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_VAL 0xf070
75*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_SHIFT 4
76*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_MASK 0xf
77*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_VAL 0xf
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PADX_CTL4(x) (0x068 + (x) * 4)
80*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT 24
81*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_MASK 0x1f
82*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT 16
83*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_MASK 0x7f
84*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_VAL 0x002008ee
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL2(x) ((x) < 2 ? 0x078 + (x) * 4 : \
87*4882a593Smuzhiyun 					       0x0f8 + (x) * 4)
88*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_SHIFT 28
89*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_MASK 0x3
90*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_VAL 0x1
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL5(x) ((x) < 2 ? 0x090 + (x) * 4 : \
93*4882a593Smuzhiyun 					       0x11c + (x) * 4)
94*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL5_RX_QEYE_EN (1 << 8)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL6(x) ((x) < 2 ? 0x098 + (x) * 4 : \
97*4882a593Smuzhiyun 					       0x128 + (x) * 4)
98*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT 24
99*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_G_Z_MASK 0x3f
100*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_TAP_MASK 0x1f
101*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_AMP_MASK 0x7f
102*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT 16
103*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK 0xff
104*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_G_Z 0x21
105*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_TAP 0x32
106*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_AMP 0x33
107*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_CTLE_Z 0x48
108*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_LATCH_G_Z 0xa1
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PADX_CTL0(x) (0x0a0 + (x) * 4)
111*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI (1 << 21)
112*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2 (1 << 20)
113*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD (1 << 19)
114*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_SHIFT 14
115*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_MASK 0x3
116*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_VAL(x) ((x) ? 0x0 : 0x3)
117*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_SHIFT 6
118*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_MASK 0x3f
119*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_VAL 0x0e
120*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT 0
121*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_MASK 0x3f
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PADX_CTL1(x) (0x0ac + (x) * 4)
124*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_SHIFT 9
125*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_MASK 0x3
126*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT 3
127*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_MASK 0x7
128*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR (1 << 2)
129*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DISC_FORCE_POWERUP (1 << 1)
130*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_CHRP_FORCE_POWERUP (1 << 0)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0 0x0b8
133*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD (1 << 12)
134*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT 2
135*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_MASK 0x7
136*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_VAL 0x5
137*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT 0
138*4882a593Smuzhiyun #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_MASK 0x3
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PADX_CTL0(x) (0x0c0 + (x) * 4)
141*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_SHIFT 12
142*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_MASK 0x7
143*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_SHIFT 8
144*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_MASK 0x7
145*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_SHIFT 4
146*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_MASK 0x7
147*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_SHIFT 0
148*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_MASK 0x7
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PADX_CTL1(x) (0x0c8 + (x) * 4)
151*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL1_RPU_STROBE (1 << 10)
152*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL1_RPU_DATA (1 << 9)
153*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL1_RPD_STROBE (1 << 8)
154*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL1_RPD_DATA (1 << 7)
155*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL1_PD_ZI (1 << 5)
156*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL1_PD_RX (1 << 4)
157*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL1_PD_TRX (1 << 3)
158*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL1_PD_TX (1 << 2)
159*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL1_AUTO_TERM_EN (1 << 0)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PADX_CTL2(x) (0x0d0 + (x) * 4)
162*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT 4
163*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_MASK 0x7
164*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT 0
165*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_MASK 0x7
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_STRB_TRIM_CONTROL 0x0e0
168*4882a593Smuzhiyun #define XUSB_PADCTL_HSIC_STRB_TRIM_CONTROL_STRB_TRIM_MASK 0x1f
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define XUSB_PADCTL_USB3_PAD_MUX 0x134
171*4882a593Smuzhiyun #define XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(x) (1 << (1 + (x)))
172*4882a593Smuzhiyun #define XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(x) (1 << (6 + (x)))
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1 0x138
175*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_LOCKDET (1 << 27)
176*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_MODE (1 << 24)
177*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_SHIFT 20
178*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_MASK 0x3
179*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_PWR_OVRD (1 << 3)
180*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_RST (1 << 1)
181*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_IDDQ (1 << 0)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2 0x13c
184*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_SHIFT 20
185*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_MASK 0xf
186*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_SHIFT 16
187*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_MASK 0xf
188*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_TCLKOUT_EN (1 << 12)
189*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_TXCLKREF_SEL (1 << 4)
190*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_SHIFT 0
191*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_MASK 0x7
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL3 0x140
194*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_PLL_S0_CTL3_RCAL_BYPASS (1 << 7)
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1 0x148
197*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ_OVRD (1 << 1)
198*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ (1 << 0)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL2 0x14c
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL5 0x158
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL6 0x15c
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun struct tegra124_xusb_fuse_calibration {
207*4882a593Smuzhiyun 	u32 hs_curr_level[3];
208*4882a593Smuzhiyun 	u32 hs_iref_cap;
209*4882a593Smuzhiyun 	u32 hs_term_range_adj;
210*4882a593Smuzhiyun 	u32 hs_squelch_level;
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun struct tegra124_xusb_padctl {
214*4882a593Smuzhiyun 	struct tegra_xusb_padctl base;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	struct tegra124_xusb_fuse_calibration fuse;
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static inline struct tegra124_xusb_padctl *
to_tegra124_xusb_padctl(struct tegra_xusb_padctl * padctl)220*4882a593Smuzhiyun to_tegra124_xusb_padctl(struct tegra_xusb_padctl *padctl)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	return container_of(padctl, struct tegra124_xusb_padctl, base);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
tegra124_xusb_padctl_enable(struct tegra_xusb_padctl * padctl)225*4882a593Smuzhiyun static int tegra124_xusb_padctl_enable(struct tegra_xusb_padctl *padctl)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	u32 value;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	mutex_lock(&padctl->lock);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (padctl->enable++ > 0)
232*4882a593Smuzhiyun 		goto out;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
235*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN;
236*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	usleep_range(100, 200);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
241*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY;
242*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	usleep_range(100, 200);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
247*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN;
248*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun out:
251*4882a593Smuzhiyun 	mutex_unlock(&padctl->lock);
252*4882a593Smuzhiyun 	return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
tegra124_xusb_padctl_disable(struct tegra_xusb_padctl * padctl)255*4882a593Smuzhiyun static int tegra124_xusb_padctl_disable(struct tegra_xusb_padctl *padctl)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	u32 value;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	mutex_lock(&padctl->lock);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (WARN_ON(padctl->enable == 0))
262*4882a593Smuzhiyun 		goto out;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (--padctl->enable > 0)
265*4882a593Smuzhiyun 		goto out;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
268*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN;
269*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	usleep_range(100, 200);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
274*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY;
275*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	usleep_range(100, 200);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
280*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN;
281*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun out:
284*4882a593Smuzhiyun 	mutex_unlock(&padctl->lock);
285*4882a593Smuzhiyun 	return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
tegra124_usb3_save_context(struct tegra_xusb_padctl * padctl,unsigned int index)288*4882a593Smuzhiyun static int tegra124_usb3_save_context(struct tegra_xusb_padctl *padctl,
289*4882a593Smuzhiyun 				      unsigned int index)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	struct tegra_xusb_usb3_port *port;
292*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane;
293*4882a593Smuzhiyun 	u32 value, offset;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	port = tegra_xusb_find_usb3_port(padctl, index);
296*4882a593Smuzhiyun 	if (!port)
297*4882a593Smuzhiyun 		return -ENODEV;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	port->context_saved = true;
300*4882a593Smuzhiyun 	lane = port->base.lane;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	if (lane->pad == padctl->pcie)
303*4882a593Smuzhiyun 		offset = XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL6(lane->index);
304*4882a593Smuzhiyun 	else
305*4882a593Smuzhiyun 		offset = XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL6;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	value = padctl_readl(padctl, offset);
308*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK <<
309*4882a593Smuzhiyun 		   XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT);
310*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_TAP <<
311*4882a593Smuzhiyun 		XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT;
312*4882a593Smuzhiyun 	padctl_writel(padctl, value, offset);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	value = padctl_readl(padctl, offset) >>
315*4882a593Smuzhiyun 		XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT;
316*4882a593Smuzhiyun 	port->tap1 = value & XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_TAP_MASK;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	value = padctl_readl(padctl, offset);
319*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK <<
320*4882a593Smuzhiyun 		   XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT);
321*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_AMP <<
322*4882a593Smuzhiyun 		XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT;
323*4882a593Smuzhiyun 	padctl_writel(padctl, value, offset);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	value = padctl_readl(padctl, offset) >>
326*4882a593Smuzhiyun 		XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT;
327*4882a593Smuzhiyun 	port->amp = value & XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_AMP_MASK;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_USB3_PADX_CTL4(index));
330*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_MASK <<
331*4882a593Smuzhiyun 		    XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT) |
332*4882a593Smuzhiyun 		   (XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_MASK <<
333*4882a593Smuzhiyun 		    XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT));
334*4882a593Smuzhiyun 	value |= (port->tap1 <<
335*4882a593Smuzhiyun 		  XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT) |
336*4882a593Smuzhiyun 		 (port->amp <<
337*4882a593Smuzhiyun 		  XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT);
338*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_USB3_PADX_CTL4(index));
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	value = padctl_readl(padctl, offset);
341*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK <<
342*4882a593Smuzhiyun 		   XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT);
343*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_LATCH_G_Z <<
344*4882a593Smuzhiyun 		XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT;
345*4882a593Smuzhiyun 	padctl_writel(padctl, value, offset);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	value = padctl_readl(padctl, offset);
348*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK <<
349*4882a593Smuzhiyun 		   XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT);
350*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_G_Z <<
351*4882a593Smuzhiyun 		XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT;
352*4882a593Smuzhiyun 	padctl_writel(padctl, value, offset);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	value = padctl_readl(padctl, offset) >>
355*4882a593Smuzhiyun 		XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT;
356*4882a593Smuzhiyun 	port->ctle_g = value &
357*4882a593Smuzhiyun 		XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_G_Z_MASK;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	value = padctl_readl(padctl, offset);
360*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK <<
361*4882a593Smuzhiyun 		   XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT);
362*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_CTLE_Z <<
363*4882a593Smuzhiyun 		XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT;
364*4882a593Smuzhiyun 	padctl_writel(padctl, value, offset);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	value = padctl_readl(padctl, offset) >>
367*4882a593Smuzhiyun 		XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT;
368*4882a593Smuzhiyun 	port->ctle_z = value &
369*4882a593Smuzhiyun 		XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_G_Z_MASK;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(index));
372*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_MASK <<
373*4882a593Smuzhiyun 		    XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT) |
374*4882a593Smuzhiyun 		   (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_MASK <<
375*4882a593Smuzhiyun 		    XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT));
376*4882a593Smuzhiyun 	value |= (port->ctle_g <<
377*4882a593Smuzhiyun 		  XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT) |
378*4882a593Smuzhiyun 		 (port->ctle_z <<
379*4882a593Smuzhiyun 		  XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT);
380*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(index));
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
tegra124_hsic_set_idle(struct tegra_xusb_padctl * padctl,unsigned int index,bool idle)385*4882a593Smuzhiyun static int tegra124_hsic_set_idle(struct tegra_xusb_padctl *padctl,
386*4882a593Smuzhiyun 				  unsigned int index, bool idle)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	u32 value;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL1(index));
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	if (idle)
393*4882a593Smuzhiyun 		value |= XUSB_PADCTL_HSIC_PAD_CTL1_RPD_DATA |
394*4882a593Smuzhiyun 			 XUSB_PADCTL_HSIC_PAD_CTL1_RPU_STROBE;
395*4882a593Smuzhiyun 	else
396*4882a593Smuzhiyun 		value &= ~(XUSB_PADCTL_HSIC_PAD_CTL1_RPD_DATA |
397*4882a593Smuzhiyun 			   XUSB_PADCTL_HSIC_PAD_CTL1_RPU_STROBE);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL1(index));
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #define TEGRA124_LANE(_name, _offset, _shift, _mask, _type)		\
405*4882a593Smuzhiyun 	{								\
406*4882a593Smuzhiyun 		.name = _name,						\
407*4882a593Smuzhiyun 		.offset = _offset,					\
408*4882a593Smuzhiyun 		.shift = _shift,					\
409*4882a593Smuzhiyun 		.mask = _mask,						\
410*4882a593Smuzhiyun 		.num_funcs = ARRAY_SIZE(tegra124_##_type##_functions),	\
411*4882a593Smuzhiyun 		.funcs = tegra124_##_type##_functions,			\
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun static const char * const tegra124_usb2_functions[] = {
415*4882a593Smuzhiyun 	"snps",
416*4882a593Smuzhiyun 	"xusb",
417*4882a593Smuzhiyun 	"uart",
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const struct tegra_xusb_lane_soc tegra124_usb2_lanes[] = {
421*4882a593Smuzhiyun 	TEGRA124_LANE("usb2-0", 0x004,  0, 0x3, usb2),
422*4882a593Smuzhiyun 	TEGRA124_LANE("usb2-1", 0x004,  2, 0x3, usb2),
423*4882a593Smuzhiyun 	TEGRA124_LANE("usb2-2", 0x004,  4, 0x3, usb2),
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra124_usb2_lane_probe(struct tegra_xusb_pad * pad,struct device_node * np,unsigned int index)427*4882a593Smuzhiyun tegra124_usb2_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
428*4882a593Smuzhiyun 			 unsigned int index)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	struct tegra_xusb_usb2_lane *usb2;
431*4882a593Smuzhiyun 	int err;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	usb2 = kzalloc(sizeof(*usb2), GFP_KERNEL);
434*4882a593Smuzhiyun 	if (!usb2)
435*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	INIT_LIST_HEAD(&usb2->base.list);
438*4882a593Smuzhiyun 	usb2->base.soc = &pad->soc->lanes[index];
439*4882a593Smuzhiyun 	usb2->base.index = index;
440*4882a593Smuzhiyun 	usb2->base.pad = pad;
441*4882a593Smuzhiyun 	usb2->base.np = np;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	err = tegra_xusb_lane_parse_dt(&usb2->base, np);
444*4882a593Smuzhiyun 	if (err < 0) {
445*4882a593Smuzhiyun 		kfree(usb2);
446*4882a593Smuzhiyun 		return ERR_PTR(err);
447*4882a593Smuzhiyun 	}
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	return &usb2->base;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
tegra124_usb2_lane_remove(struct tegra_xusb_lane * lane)452*4882a593Smuzhiyun static void tegra124_usb2_lane_remove(struct tegra_xusb_lane *lane)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	struct tegra_xusb_usb2_lane *usb2 = to_usb2_lane(lane);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	kfree(usb2);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun static const struct tegra_xusb_lane_ops tegra124_usb2_lane_ops = {
460*4882a593Smuzhiyun 	.probe = tegra124_usb2_lane_probe,
461*4882a593Smuzhiyun 	.remove = tegra124_usb2_lane_remove,
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun 
tegra124_usb2_phy_init(struct phy * phy)464*4882a593Smuzhiyun static int tegra124_usb2_phy_init(struct phy *phy)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	return tegra124_xusb_padctl_enable(lane->pad->padctl);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun 
tegra124_usb2_phy_exit(struct phy * phy)471*4882a593Smuzhiyun static int tegra124_usb2_phy_exit(struct phy *phy)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return tegra124_xusb_padctl_disable(lane->pad->padctl);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
tegra124_usb2_phy_power_on(struct phy * phy)478*4882a593Smuzhiyun static int tegra124_usb2_phy_power_on(struct phy *phy)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
481*4882a593Smuzhiyun 	struct tegra_xusb_usb2_lane *usb2 = to_usb2_lane(lane);
482*4882a593Smuzhiyun 	struct tegra_xusb_usb2_pad *pad = to_usb2_pad(lane->pad);
483*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
484*4882a593Smuzhiyun 	struct tegra124_xusb_padctl *priv;
485*4882a593Smuzhiyun 	struct tegra_xusb_usb2_port *port;
486*4882a593Smuzhiyun 	unsigned int index = lane->index;
487*4882a593Smuzhiyun 	u32 value;
488*4882a593Smuzhiyun 	int err;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	port = tegra_xusb_find_usb2_port(padctl, index);
491*4882a593Smuzhiyun 	if (!port) {
492*4882a593Smuzhiyun 		dev_err(&phy->dev, "no port found for USB2 lane %u\n", index);
493*4882a593Smuzhiyun 		return -ENODEV;
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	priv = to_tegra124_xusb_padctl(padctl);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
499*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_MASK <<
500*4882a593Smuzhiyun 		    XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT) |
501*4882a593Smuzhiyun 		   (XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_MASK <<
502*4882a593Smuzhiyun 		    XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT));
503*4882a593Smuzhiyun 	value |= (priv->fuse.hs_squelch_level <<
504*4882a593Smuzhiyun 		  XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT) |
505*4882a593Smuzhiyun 		 (XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_VAL <<
506*4882a593Smuzhiyun 		  XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT);
507*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_PORT_CAP);
510*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_USB2_PORT_CAP_PORT_CAP_MASK <<
511*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_SHIFT(index));
512*4882a593Smuzhiyun 	value |= XUSB_PADCTL_USB2_PORT_CAP_HOST <<
513*4882a593Smuzhiyun 		XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_SHIFT(index);
514*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_PORT_CAP);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index));
517*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_MASK <<
518*4882a593Smuzhiyun 		    XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT) |
519*4882a593Smuzhiyun 		   (XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_MASK <<
520*4882a593Smuzhiyun 		    XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_SHIFT) |
521*4882a593Smuzhiyun 		   (XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_MASK <<
522*4882a593Smuzhiyun 		    XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_SHIFT) |
523*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD |
524*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2 |
525*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI);
526*4882a593Smuzhiyun 	value |= (priv->fuse.hs_curr_level[index] +
527*4882a593Smuzhiyun 		  usb2->hs_curr_level_offset) <<
528*4882a593Smuzhiyun 		XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT;
529*4882a593Smuzhiyun 	value |= XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_VAL <<
530*4882a593Smuzhiyun 		XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_SHIFT;
531*4882a593Smuzhiyun 	value |= XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_VAL(index) <<
532*4882a593Smuzhiyun 		XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_SHIFT;
533*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index));
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index));
536*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_MASK <<
537*4882a593Smuzhiyun 		    XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT) |
538*4882a593Smuzhiyun 		   (XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_MASK <<
539*4882a593Smuzhiyun 		    XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_SHIFT) |
540*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR |
541*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_CHRP_FORCE_POWERUP |
542*4882a593Smuzhiyun 		   XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DISC_FORCE_POWERUP);
543*4882a593Smuzhiyun 	value |= (priv->fuse.hs_term_range_adj <<
544*4882a593Smuzhiyun 		  XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT) |
545*4882a593Smuzhiyun 		 (priv->fuse.hs_iref_cap <<
546*4882a593Smuzhiyun 		  XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_SHIFT);
547*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index));
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	err = regulator_enable(port->supply);
550*4882a593Smuzhiyun 	if (err)
551*4882a593Smuzhiyun 		return err;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	mutex_lock(&pad->lock);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	if (pad->enable++ > 0)
556*4882a593Smuzhiyun 		goto out;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
559*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD;
560*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun out:
563*4882a593Smuzhiyun 	mutex_unlock(&pad->lock);
564*4882a593Smuzhiyun 	return 0;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun 
tegra124_usb2_phy_power_off(struct phy * phy)567*4882a593Smuzhiyun static int tegra124_usb2_phy_power_off(struct phy *phy)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
570*4882a593Smuzhiyun 	struct tegra_xusb_usb2_pad *pad = to_usb2_pad(lane->pad);
571*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
572*4882a593Smuzhiyun 	struct tegra_xusb_usb2_port *port;
573*4882a593Smuzhiyun 	u32 value;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	port = tegra_xusb_find_usb2_port(padctl, lane->index);
576*4882a593Smuzhiyun 	if (!port) {
577*4882a593Smuzhiyun 		dev_err(&phy->dev, "no port found for USB2 lane %u\n",
578*4882a593Smuzhiyun 			lane->index);
579*4882a593Smuzhiyun 		return -ENODEV;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	mutex_lock(&pad->lock);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	if (WARN_ON(pad->enable == 0))
585*4882a593Smuzhiyun 		goto out;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	if (--pad->enable > 0)
588*4882a593Smuzhiyun 		goto out;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
591*4882a593Smuzhiyun 	value |= XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD;
592*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun out:
595*4882a593Smuzhiyun 	regulator_disable(port->supply);
596*4882a593Smuzhiyun 	mutex_unlock(&pad->lock);
597*4882a593Smuzhiyun 	return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun static const struct phy_ops tegra124_usb2_phy_ops = {
601*4882a593Smuzhiyun 	.init = tegra124_usb2_phy_init,
602*4882a593Smuzhiyun 	.exit = tegra124_usb2_phy_exit,
603*4882a593Smuzhiyun 	.power_on = tegra124_usb2_phy_power_on,
604*4882a593Smuzhiyun 	.power_off = tegra124_usb2_phy_power_off,
605*4882a593Smuzhiyun 	.owner = THIS_MODULE,
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun static struct tegra_xusb_pad *
tegra124_usb2_pad_probe(struct tegra_xusb_padctl * padctl,const struct tegra_xusb_pad_soc * soc,struct device_node * np)609*4882a593Smuzhiyun tegra124_usb2_pad_probe(struct tegra_xusb_padctl *padctl,
610*4882a593Smuzhiyun 			const struct tegra_xusb_pad_soc *soc,
611*4882a593Smuzhiyun 			struct device_node *np)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun 	struct tegra_xusb_usb2_pad *usb2;
614*4882a593Smuzhiyun 	struct tegra_xusb_pad *pad;
615*4882a593Smuzhiyun 	int err;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	usb2 = kzalloc(sizeof(*usb2), GFP_KERNEL);
618*4882a593Smuzhiyun 	if (!usb2)
619*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	mutex_init(&usb2->lock);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	pad = &usb2->base;
624*4882a593Smuzhiyun 	pad->ops = &tegra124_usb2_lane_ops;
625*4882a593Smuzhiyun 	pad->soc = soc;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	err = tegra_xusb_pad_init(pad, padctl, np);
628*4882a593Smuzhiyun 	if (err < 0) {
629*4882a593Smuzhiyun 		kfree(usb2);
630*4882a593Smuzhiyun 		goto out;
631*4882a593Smuzhiyun 	}
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	err = tegra_xusb_pad_register(pad, &tegra124_usb2_phy_ops);
634*4882a593Smuzhiyun 	if (err < 0)
635*4882a593Smuzhiyun 		goto unregister;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	dev_set_drvdata(&pad->dev, pad);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	return pad;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun unregister:
642*4882a593Smuzhiyun 	device_unregister(&pad->dev);
643*4882a593Smuzhiyun out:
644*4882a593Smuzhiyun 	return ERR_PTR(err);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
tegra124_usb2_pad_remove(struct tegra_xusb_pad * pad)647*4882a593Smuzhiyun static void tegra124_usb2_pad_remove(struct tegra_xusb_pad *pad)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	struct tegra_xusb_usb2_pad *usb2 = to_usb2_pad(pad);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	kfree(usb2);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun static const struct tegra_xusb_pad_ops tegra124_usb2_ops = {
655*4882a593Smuzhiyun 	.probe = tegra124_usb2_pad_probe,
656*4882a593Smuzhiyun 	.remove = tegra124_usb2_pad_remove,
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc tegra124_usb2_pad = {
660*4882a593Smuzhiyun 	.name = "usb2",
661*4882a593Smuzhiyun 	.num_lanes = ARRAY_SIZE(tegra124_usb2_lanes),
662*4882a593Smuzhiyun 	.lanes = tegra124_usb2_lanes,
663*4882a593Smuzhiyun 	.ops = &tegra124_usb2_ops,
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun static const char * const tegra124_ulpi_functions[] = {
667*4882a593Smuzhiyun 	"snps",
668*4882a593Smuzhiyun 	"xusb",
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun static const struct tegra_xusb_lane_soc tegra124_ulpi_lanes[] = {
672*4882a593Smuzhiyun 	TEGRA124_LANE("ulpi-0", 0x004, 12, 0x1, ulpi),
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra124_ulpi_lane_probe(struct tegra_xusb_pad * pad,struct device_node * np,unsigned int index)676*4882a593Smuzhiyun tegra124_ulpi_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
677*4882a593Smuzhiyun 			 unsigned int index)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	struct tegra_xusb_ulpi_lane *ulpi;
680*4882a593Smuzhiyun 	int err;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	ulpi = kzalloc(sizeof(*ulpi), GFP_KERNEL);
683*4882a593Smuzhiyun 	if (!ulpi)
684*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ulpi->base.list);
687*4882a593Smuzhiyun 	ulpi->base.soc = &pad->soc->lanes[index];
688*4882a593Smuzhiyun 	ulpi->base.index = index;
689*4882a593Smuzhiyun 	ulpi->base.pad = pad;
690*4882a593Smuzhiyun 	ulpi->base.np = np;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	err = tegra_xusb_lane_parse_dt(&ulpi->base, np);
693*4882a593Smuzhiyun 	if (err < 0) {
694*4882a593Smuzhiyun 		kfree(ulpi);
695*4882a593Smuzhiyun 		return ERR_PTR(err);
696*4882a593Smuzhiyun 	}
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	return &ulpi->base;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
tegra124_ulpi_lane_remove(struct tegra_xusb_lane * lane)701*4882a593Smuzhiyun static void tegra124_ulpi_lane_remove(struct tegra_xusb_lane *lane)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun 	struct tegra_xusb_ulpi_lane *ulpi = to_ulpi_lane(lane);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	kfree(ulpi);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun static const struct tegra_xusb_lane_ops tegra124_ulpi_lane_ops = {
709*4882a593Smuzhiyun 	.probe = tegra124_ulpi_lane_probe,
710*4882a593Smuzhiyun 	.remove = tegra124_ulpi_lane_remove,
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun 
tegra124_ulpi_phy_init(struct phy * phy)713*4882a593Smuzhiyun static int tegra124_ulpi_phy_init(struct phy *phy)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	return tegra124_xusb_padctl_enable(lane->pad->padctl);
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun 
tegra124_ulpi_phy_exit(struct phy * phy)720*4882a593Smuzhiyun static int tegra124_ulpi_phy_exit(struct phy *phy)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	return tegra124_xusb_padctl_disable(lane->pad->padctl);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
tegra124_ulpi_phy_power_on(struct phy * phy)727*4882a593Smuzhiyun static int tegra124_ulpi_phy_power_on(struct phy *phy)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun 	return 0;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun 
tegra124_ulpi_phy_power_off(struct phy * phy)732*4882a593Smuzhiyun static int tegra124_ulpi_phy_power_off(struct phy *phy)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	return 0;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun static const struct phy_ops tegra124_ulpi_phy_ops = {
738*4882a593Smuzhiyun 	.init = tegra124_ulpi_phy_init,
739*4882a593Smuzhiyun 	.exit = tegra124_ulpi_phy_exit,
740*4882a593Smuzhiyun 	.power_on = tegra124_ulpi_phy_power_on,
741*4882a593Smuzhiyun 	.power_off = tegra124_ulpi_phy_power_off,
742*4882a593Smuzhiyun 	.owner = THIS_MODULE,
743*4882a593Smuzhiyun };
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun static struct tegra_xusb_pad *
tegra124_ulpi_pad_probe(struct tegra_xusb_padctl * padctl,const struct tegra_xusb_pad_soc * soc,struct device_node * np)746*4882a593Smuzhiyun tegra124_ulpi_pad_probe(struct tegra_xusb_padctl *padctl,
747*4882a593Smuzhiyun 			const struct tegra_xusb_pad_soc *soc,
748*4882a593Smuzhiyun 			struct device_node *np)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	struct tegra_xusb_ulpi_pad *ulpi;
751*4882a593Smuzhiyun 	struct tegra_xusb_pad *pad;
752*4882a593Smuzhiyun 	int err;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	ulpi = kzalloc(sizeof(*ulpi), GFP_KERNEL);
755*4882a593Smuzhiyun 	if (!ulpi)
756*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	pad = &ulpi->base;
759*4882a593Smuzhiyun 	pad->ops = &tegra124_ulpi_lane_ops;
760*4882a593Smuzhiyun 	pad->soc = soc;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	err = tegra_xusb_pad_init(pad, padctl, np);
763*4882a593Smuzhiyun 	if (err < 0) {
764*4882a593Smuzhiyun 		kfree(ulpi);
765*4882a593Smuzhiyun 		goto out;
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	err = tegra_xusb_pad_register(pad, &tegra124_ulpi_phy_ops);
769*4882a593Smuzhiyun 	if (err < 0)
770*4882a593Smuzhiyun 		goto unregister;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	dev_set_drvdata(&pad->dev, pad);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	return pad;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun unregister:
777*4882a593Smuzhiyun 	device_unregister(&pad->dev);
778*4882a593Smuzhiyun out:
779*4882a593Smuzhiyun 	return ERR_PTR(err);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun 
tegra124_ulpi_pad_remove(struct tegra_xusb_pad * pad)782*4882a593Smuzhiyun static void tegra124_ulpi_pad_remove(struct tegra_xusb_pad *pad)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	struct tegra_xusb_ulpi_pad *ulpi = to_ulpi_pad(pad);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	kfree(ulpi);
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun static const struct tegra_xusb_pad_ops tegra124_ulpi_ops = {
790*4882a593Smuzhiyun 	.probe = tegra124_ulpi_pad_probe,
791*4882a593Smuzhiyun 	.remove = tegra124_ulpi_pad_remove,
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc tegra124_ulpi_pad = {
795*4882a593Smuzhiyun 	.name = "ulpi",
796*4882a593Smuzhiyun 	.num_lanes = ARRAY_SIZE(tegra124_ulpi_lanes),
797*4882a593Smuzhiyun 	.lanes = tegra124_ulpi_lanes,
798*4882a593Smuzhiyun 	.ops = &tegra124_ulpi_ops,
799*4882a593Smuzhiyun };
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun static const char * const tegra124_hsic_functions[] = {
802*4882a593Smuzhiyun 	"snps",
803*4882a593Smuzhiyun 	"xusb",
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun static const struct tegra_xusb_lane_soc tegra124_hsic_lanes[] = {
807*4882a593Smuzhiyun 	TEGRA124_LANE("hsic-0", 0x004, 14, 0x1, hsic),
808*4882a593Smuzhiyun 	TEGRA124_LANE("hsic-1", 0x004, 15, 0x1, hsic),
809*4882a593Smuzhiyun };
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra124_hsic_lane_probe(struct tegra_xusb_pad * pad,struct device_node * np,unsigned int index)812*4882a593Smuzhiyun tegra124_hsic_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
813*4882a593Smuzhiyun 			 unsigned int index)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun 	struct tegra_xusb_hsic_lane *hsic;
816*4882a593Smuzhiyun 	int err;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	hsic = kzalloc(sizeof(*hsic), GFP_KERNEL);
819*4882a593Smuzhiyun 	if (!hsic)
820*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	INIT_LIST_HEAD(&hsic->base.list);
823*4882a593Smuzhiyun 	hsic->base.soc = &pad->soc->lanes[index];
824*4882a593Smuzhiyun 	hsic->base.index = index;
825*4882a593Smuzhiyun 	hsic->base.pad = pad;
826*4882a593Smuzhiyun 	hsic->base.np = np;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	err = tegra_xusb_lane_parse_dt(&hsic->base, np);
829*4882a593Smuzhiyun 	if (err < 0) {
830*4882a593Smuzhiyun 		kfree(hsic);
831*4882a593Smuzhiyun 		return ERR_PTR(err);
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	return &hsic->base;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun 
tegra124_hsic_lane_remove(struct tegra_xusb_lane * lane)837*4882a593Smuzhiyun static void tegra124_hsic_lane_remove(struct tegra_xusb_lane *lane)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun 	struct tegra_xusb_hsic_lane *hsic = to_hsic_lane(lane);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	kfree(hsic);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun static const struct tegra_xusb_lane_ops tegra124_hsic_lane_ops = {
845*4882a593Smuzhiyun 	.probe = tegra124_hsic_lane_probe,
846*4882a593Smuzhiyun 	.remove = tegra124_hsic_lane_remove,
847*4882a593Smuzhiyun };
848*4882a593Smuzhiyun 
tegra124_hsic_phy_init(struct phy * phy)849*4882a593Smuzhiyun static int tegra124_hsic_phy_init(struct phy *phy)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	return tegra124_xusb_padctl_enable(lane->pad->padctl);
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun 
tegra124_hsic_phy_exit(struct phy * phy)856*4882a593Smuzhiyun static int tegra124_hsic_phy_exit(struct phy *phy)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	return tegra124_xusb_padctl_disable(lane->pad->padctl);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun 
tegra124_hsic_phy_power_on(struct phy * phy)863*4882a593Smuzhiyun static int tegra124_hsic_phy_power_on(struct phy *phy)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
866*4882a593Smuzhiyun 	struct tegra_xusb_hsic_lane *hsic = to_hsic_lane(lane);
867*4882a593Smuzhiyun 	struct tegra_xusb_hsic_pad *pad = to_hsic_pad(lane->pad);
868*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
869*4882a593Smuzhiyun 	unsigned int index = lane->index;
870*4882a593Smuzhiyun 	u32 value;
871*4882a593Smuzhiyun 	int err;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	err = regulator_enable(pad->supply);
874*4882a593Smuzhiyun 	if (err)
875*4882a593Smuzhiyun 		return err;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	padctl_writel(padctl, hsic->strobe_trim,
878*4882a593Smuzhiyun 		      XUSB_PADCTL_HSIC_STRB_TRIM_CONTROL);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL1(index));
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	if (hsic->auto_term)
883*4882a593Smuzhiyun 		value |= XUSB_PADCTL_HSIC_PAD_CTL1_AUTO_TERM_EN;
884*4882a593Smuzhiyun 	else
885*4882a593Smuzhiyun 		value &= ~XUSB_PADCTL_HSIC_PAD_CTL1_AUTO_TERM_EN;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL1(index));
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL0(index));
890*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_MASK <<
891*4882a593Smuzhiyun 		    XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_SHIFT) |
892*4882a593Smuzhiyun 		   (XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_MASK <<
893*4882a593Smuzhiyun 		    XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_SHIFT) |
894*4882a593Smuzhiyun 		   (XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_MASK <<
895*4882a593Smuzhiyun 		    XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_SHIFT) |
896*4882a593Smuzhiyun 		   (XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_MASK <<
897*4882a593Smuzhiyun 		    XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_SHIFT));
898*4882a593Smuzhiyun 	value |= (hsic->tx_rtune_n <<
899*4882a593Smuzhiyun 		  XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_SHIFT) |
900*4882a593Smuzhiyun 		(hsic->tx_rtune_p <<
901*4882a593Smuzhiyun 		  XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_SHIFT) |
902*4882a593Smuzhiyun 		(hsic->tx_rslew_n <<
903*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_SHIFT) |
904*4882a593Smuzhiyun 		(hsic->tx_rslew_p <<
905*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_SHIFT);
906*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL0(index));
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL2(index));
909*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_MASK <<
910*4882a593Smuzhiyun 		    XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT) |
911*4882a593Smuzhiyun 		   (XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_MASK <<
912*4882a593Smuzhiyun 		    XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT));
913*4882a593Smuzhiyun 	value |= (hsic->rx_strobe_trim <<
914*4882a593Smuzhiyun 		  XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT) |
915*4882a593Smuzhiyun 		(hsic->rx_data_trim <<
916*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT);
917*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL2(index));
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL1(index));
920*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_HSIC_PAD_CTL1_RPD_STROBE |
921*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL1_RPU_DATA |
922*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL1_PD_RX |
923*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL1_PD_ZI |
924*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL1_PD_TRX |
925*4882a593Smuzhiyun 		   XUSB_PADCTL_HSIC_PAD_CTL1_PD_TX);
926*4882a593Smuzhiyun 	value |= XUSB_PADCTL_HSIC_PAD_CTL1_RPD_DATA |
927*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL1_RPU_STROBE;
928*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL1(index));
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	return 0;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
tegra124_hsic_phy_power_off(struct phy * phy)933*4882a593Smuzhiyun static int tegra124_hsic_phy_power_off(struct phy *phy)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
936*4882a593Smuzhiyun 	struct tegra_xusb_hsic_pad *pad = to_hsic_pad(lane->pad);
937*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
938*4882a593Smuzhiyun 	unsigned int index = lane->index;
939*4882a593Smuzhiyun 	u32 value;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL1(index));
942*4882a593Smuzhiyun 	value |= XUSB_PADCTL_HSIC_PAD_CTL1_PD_RX |
943*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL1_PD_ZI |
944*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL1_PD_TRX |
945*4882a593Smuzhiyun 		 XUSB_PADCTL_HSIC_PAD_CTL1_PD_TX;
946*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL1(index));
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	regulator_disable(pad->supply);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	return 0;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun static const struct phy_ops tegra124_hsic_phy_ops = {
954*4882a593Smuzhiyun 	.init = tegra124_hsic_phy_init,
955*4882a593Smuzhiyun 	.exit = tegra124_hsic_phy_exit,
956*4882a593Smuzhiyun 	.power_on = tegra124_hsic_phy_power_on,
957*4882a593Smuzhiyun 	.power_off = tegra124_hsic_phy_power_off,
958*4882a593Smuzhiyun 	.owner = THIS_MODULE,
959*4882a593Smuzhiyun };
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun static struct tegra_xusb_pad *
tegra124_hsic_pad_probe(struct tegra_xusb_padctl * padctl,const struct tegra_xusb_pad_soc * soc,struct device_node * np)962*4882a593Smuzhiyun tegra124_hsic_pad_probe(struct tegra_xusb_padctl *padctl,
963*4882a593Smuzhiyun 			const struct tegra_xusb_pad_soc *soc,
964*4882a593Smuzhiyun 			struct device_node *np)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun 	struct tegra_xusb_hsic_pad *hsic;
967*4882a593Smuzhiyun 	struct tegra_xusb_pad *pad;
968*4882a593Smuzhiyun 	int err;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	hsic = kzalloc(sizeof(*hsic), GFP_KERNEL);
971*4882a593Smuzhiyun 	if (!hsic)
972*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	pad = &hsic->base;
975*4882a593Smuzhiyun 	pad->ops = &tegra124_hsic_lane_ops;
976*4882a593Smuzhiyun 	pad->soc = soc;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	err = tegra_xusb_pad_init(pad, padctl, np);
979*4882a593Smuzhiyun 	if (err < 0) {
980*4882a593Smuzhiyun 		kfree(hsic);
981*4882a593Smuzhiyun 		goto out;
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	err = tegra_xusb_pad_register(pad, &tegra124_hsic_phy_ops);
985*4882a593Smuzhiyun 	if (err < 0)
986*4882a593Smuzhiyun 		goto unregister;
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	dev_set_drvdata(&pad->dev, pad);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	return pad;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun unregister:
993*4882a593Smuzhiyun 	device_unregister(&pad->dev);
994*4882a593Smuzhiyun out:
995*4882a593Smuzhiyun 	return ERR_PTR(err);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
tegra124_hsic_pad_remove(struct tegra_xusb_pad * pad)998*4882a593Smuzhiyun static void tegra124_hsic_pad_remove(struct tegra_xusb_pad *pad)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	struct tegra_xusb_hsic_pad *hsic = to_hsic_pad(pad);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	kfree(hsic);
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun static const struct tegra_xusb_pad_ops tegra124_hsic_ops = {
1006*4882a593Smuzhiyun 	.probe = tegra124_hsic_pad_probe,
1007*4882a593Smuzhiyun 	.remove = tegra124_hsic_pad_remove,
1008*4882a593Smuzhiyun };
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc tegra124_hsic_pad = {
1011*4882a593Smuzhiyun 	.name = "hsic",
1012*4882a593Smuzhiyun 	.num_lanes = ARRAY_SIZE(tegra124_hsic_lanes),
1013*4882a593Smuzhiyun 	.lanes = tegra124_hsic_lanes,
1014*4882a593Smuzhiyun 	.ops = &tegra124_hsic_ops,
1015*4882a593Smuzhiyun };
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun static const char * const tegra124_pcie_functions[] = {
1018*4882a593Smuzhiyun 	"pcie",
1019*4882a593Smuzhiyun 	"usb3-ss",
1020*4882a593Smuzhiyun 	"sata",
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun static const struct tegra_xusb_lane_soc tegra124_pcie_lanes[] = {
1024*4882a593Smuzhiyun 	TEGRA124_LANE("pcie-0", 0x134, 16, 0x3, pcie),
1025*4882a593Smuzhiyun 	TEGRA124_LANE("pcie-1", 0x134, 18, 0x3, pcie),
1026*4882a593Smuzhiyun 	TEGRA124_LANE("pcie-2", 0x134, 20, 0x3, pcie),
1027*4882a593Smuzhiyun 	TEGRA124_LANE("pcie-3", 0x134, 22, 0x3, pcie),
1028*4882a593Smuzhiyun 	TEGRA124_LANE("pcie-4", 0x134, 24, 0x3, pcie),
1029*4882a593Smuzhiyun };
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra124_pcie_lane_probe(struct tegra_xusb_pad * pad,struct device_node * np,unsigned int index)1032*4882a593Smuzhiyun tegra124_pcie_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
1033*4882a593Smuzhiyun 			 unsigned int index)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun 	struct tegra_xusb_pcie_lane *pcie;
1036*4882a593Smuzhiyun 	int err;
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	pcie = kzalloc(sizeof(*pcie), GFP_KERNEL);
1039*4882a593Smuzhiyun 	if (!pcie)
1040*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	INIT_LIST_HEAD(&pcie->base.list);
1043*4882a593Smuzhiyun 	pcie->base.soc = &pad->soc->lanes[index];
1044*4882a593Smuzhiyun 	pcie->base.index = index;
1045*4882a593Smuzhiyun 	pcie->base.pad = pad;
1046*4882a593Smuzhiyun 	pcie->base.np = np;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	err = tegra_xusb_lane_parse_dt(&pcie->base, np);
1049*4882a593Smuzhiyun 	if (err < 0) {
1050*4882a593Smuzhiyun 		kfree(pcie);
1051*4882a593Smuzhiyun 		return ERR_PTR(err);
1052*4882a593Smuzhiyun 	}
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	return &pcie->base;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun 
tegra124_pcie_lane_remove(struct tegra_xusb_lane * lane)1057*4882a593Smuzhiyun static void tegra124_pcie_lane_remove(struct tegra_xusb_lane *lane)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	struct tegra_xusb_pcie_lane *pcie = to_pcie_lane(lane);
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	kfree(pcie);
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun static const struct tegra_xusb_lane_ops tegra124_pcie_lane_ops = {
1065*4882a593Smuzhiyun 	.probe = tegra124_pcie_lane_probe,
1066*4882a593Smuzhiyun 	.remove = tegra124_pcie_lane_remove,
1067*4882a593Smuzhiyun };
1068*4882a593Smuzhiyun 
tegra124_pcie_phy_init(struct phy * phy)1069*4882a593Smuzhiyun static int tegra124_pcie_phy_init(struct phy *phy)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	return tegra124_xusb_padctl_enable(lane->pad->padctl);
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun 
tegra124_pcie_phy_exit(struct phy * phy)1076*4882a593Smuzhiyun static int tegra124_pcie_phy_exit(struct phy *phy)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	return tegra124_xusb_padctl_disable(lane->pad->padctl);
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun 
tegra124_pcie_phy_power_on(struct phy * phy)1083*4882a593Smuzhiyun static int tegra124_pcie_phy_power_on(struct phy *phy)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1086*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
1087*4882a593Smuzhiyun 	unsigned long timeout;
1088*4882a593Smuzhiyun 	int err = -ETIMEDOUT;
1089*4882a593Smuzhiyun 	u32 value;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
1092*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_PLL_P0_CTL1_REFCLK_SEL_MASK;
1093*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL2);
1096*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_PLL_P0_CTL2_REFCLKBUF_EN |
1097*4882a593Smuzhiyun 		 XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_EN |
1098*4882a593Smuzhiyun 		 XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_SEL;
1099*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_P0_CTL2);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
1102*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL_RST;
1103*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(50);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
1108*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
1109*4882a593Smuzhiyun 		if (value & XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL0_LOCKDET) {
1110*4882a593Smuzhiyun 			err = 0;
1111*4882a593Smuzhiyun 			break;
1112*4882a593Smuzhiyun 		}
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 		usleep_range(100, 200);
1115*4882a593Smuzhiyun 	}
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
1118*4882a593Smuzhiyun 	value |= XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(lane->index);
1119*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	return err;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun 
tegra124_pcie_phy_power_off(struct phy * phy)1124*4882a593Smuzhiyun static int tegra124_pcie_phy_power_off(struct phy *phy)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1127*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
1128*4882a593Smuzhiyun 	u32 value;
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
1131*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(lane->index);
1132*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
1135*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL_RST;
1136*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	return 0;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun static const struct phy_ops tegra124_pcie_phy_ops = {
1142*4882a593Smuzhiyun 	.init = tegra124_pcie_phy_init,
1143*4882a593Smuzhiyun 	.exit = tegra124_pcie_phy_exit,
1144*4882a593Smuzhiyun 	.power_on = tegra124_pcie_phy_power_on,
1145*4882a593Smuzhiyun 	.power_off = tegra124_pcie_phy_power_off,
1146*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun static struct tegra_xusb_pad *
tegra124_pcie_pad_probe(struct tegra_xusb_padctl * padctl,const struct tegra_xusb_pad_soc * soc,struct device_node * np)1150*4882a593Smuzhiyun tegra124_pcie_pad_probe(struct tegra_xusb_padctl *padctl,
1151*4882a593Smuzhiyun 			const struct tegra_xusb_pad_soc *soc,
1152*4882a593Smuzhiyun 			struct device_node *np)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun 	struct tegra_xusb_pcie_pad *pcie;
1155*4882a593Smuzhiyun 	struct tegra_xusb_pad *pad;
1156*4882a593Smuzhiyun 	int err;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	pcie = kzalloc(sizeof(*pcie), GFP_KERNEL);
1159*4882a593Smuzhiyun 	if (!pcie)
1160*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	pad = &pcie->base;
1163*4882a593Smuzhiyun 	pad->ops = &tegra124_pcie_lane_ops;
1164*4882a593Smuzhiyun 	pad->soc = soc;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	err = tegra_xusb_pad_init(pad, padctl, np);
1167*4882a593Smuzhiyun 	if (err < 0) {
1168*4882a593Smuzhiyun 		kfree(pcie);
1169*4882a593Smuzhiyun 		goto out;
1170*4882a593Smuzhiyun 	}
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	err = tegra_xusb_pad_register(pad, &tegra124_pcie_phy_ops);
1173*4882a593Smuzhiyun 	if (err < 0)
1174*4882a593Smuzhiyun 		goto unregister;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	dev_set_drvdata(&pad->dev, pad);
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	return pad;
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun unregister:
1181*4882a593Smuzhiyun 	device_unregister(&pad->dev);
1182*4882a593Smuzhiyun out:
1183*4882a593Smuzhiyun 	return ERR_PTR(err);
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
tegra124_pcie_pad_remove(struct tegra_xusb_pad * pad)1186*4882a593Smuzhiyun static void tegra124_pcie_pad_remove(struct tegra_xusb_pad *pad)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun 	struct tegra_xusb_pcie_pad *pcie = to_pcie_pad(pad);
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	kfree(pcie);
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun static const struct tegra_xusb_pad_ops tegra124_pcie_ops = {
1194*4882a593Smuzhiyun 	.probe = tegra124_pcie_pad_probe,
1195*4882a593Smuzhiyun 	.remove = tegra124_pcie_pad_remove,
1196*4882a593Smuzhiyun };
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc tegra124_pcie_pad = {
1199*4882a593Smuzhiyun 	.name = "pcie",
1200*4882a593Smuzhiyun 	.num_lanes = ARRAY_SIZE(tegra124_pcie_lanes),
1201*4882a593Smuzhiyun 	.lanes = tegra124_pcie_lanes,
1202*4882a593Smuzhiyun 	.ops = &tegra124_pcie_ops,
1203*4882a593Smuzhiyun };
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun static const struct tegra_xusb_lane_soc tegra124_sata_lanes[] = {
1206*4882a593Smuzhiyun 	TEGRA124_LANE("sata-0", 0x134, 26, 0x3, pcie),
1207*4882a593Smuzhiyun };
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra124_sata_lane_probe(struct tegra_xusb_pad * pad,struct device_node * np,unsigned int index)1210*4882a593Smuzhiyun tegra124_sata_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
1211*4882a593Smuzhiyun 			 unsigned int index)
1212*4882a593Smuzhiyun {
1213*4882a593Smuzhiyun 	struct tegra_xusb_sata_lane *sata;
1214*4882a593Smuzhiyun 	int err;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	sata = kzalloc(sizeof(*sata), GFP_KERNEL);
1217*4882a593Smuzhiyun 	if (!sata)
1218*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	INIT_LIST_HEAD(&sata->base.list);
1221*4882a593Smuzhiyun 	sata->base.soc = &pad->soc->lanes[index];
1222*4882a593Smuzhiyun 	sata->base.index = index;
1223*4882a593Smuzhiyun 	sata->base.pad = pad;
1224*4882a593Smuzhiyun 	sata->base.np = np;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	err = tegra_xusb_lane_parse_dt(&sata->base, np);
1227*4882a593Smuzhiyun 	if (err < 0) {
1228*4882a593Smuzhiyun 		kfree(sata);
1229*4882a593Smuzhiyun 		return ERR_PTR(err);
1230*4882a593Smuzhiyun 	}
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	return &sata->base;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun 
tegra124_sata_lane_remove(struct tegra_xusb_lane * lane)1235*4882a593Smuzhiyun static void tegra124_sata_lane_remove(struct tegra_xusb_lane *lane)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	struct tegra_xusb_sata_lane *sata = to_sata_lane(lane);
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	kfree(sata);
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun static const struct tegra_xusb_lane_ops tegra124_sata_lane_ops = {
1243*4882a593Smuzhiyun 	.probe = tegra124_sata_lane_probe,
1244*4882a593Smuzhiyun 	.remove = tegra124_sata_lane_remove,
1245*4882a593Smuzhiyun };
1246*4882a593Smuzhiyun 
tegra124_sata_phy_init(struct phy * phy)1247*4882a593Smuzhiyun static int tegra124_sata_phy_init(struct phy *phy)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	return tegra124_xusb_padctl_enable(lane->pad->padctl);
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun 
tegra124_sata_phy_exit(struct phy * phy)1254*4882a593Smuzhiyun static int tegra124_sata_phy_exit(struct phy *phy)
1255*4882a593Smuzhiyun {
1256*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	return tegra124_xusb_padctl_disable(lane->pad->padctl);
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun 
tegra124_sata_phy_power_on(struct phy * phy)1261*4882a593Smuzhiyun static int tegra124_sata_phy_power_on(struct phy *phy)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1264*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
1265*4882a593Smuzhiyun 	unsigned long timeout;
1266*4882a593Smuzhiyun 	int err = -ETIMEDOUT;
1267*4882a593Smuzhiyun 	u32 value;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1);
1270*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ_OVRD;
1271*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ;
1272*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1275*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_PWR_OVRD;
1276*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_IDDQ;
1277*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1280*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_MODE;
1281*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1284*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_RST;
1285*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(50);
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
1290*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1291*4882a593Smuzhiyun 		if (value & XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_LOCKDET) {
1292*4882a593Smuzhiyun 			err = 0;
1293*4882a593Smuzhiyun 			break;
1294*4882a593Smuzhiyun 		}
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 		usleep_range(100, 200);
1297*4882a593Smuzhiyun 	}
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
1300*4882a593Smuzhiyun 	value |= XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(lane->index);
1301*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	return err;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun 
tegra124_sata_phy_power_off(struct phy * phy)1306*4882a593Smuzhiyun static int tegra124_sata_phy_power_off(struct phy *phy)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
1309*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = lane->pad->padctl;
1310*4882a593Smuzhiyun 	u32 value;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
1313*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(lane->index);
1314*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1317*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_RST;
1318*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1321*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_MODE;
1322*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1325*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_PWR_OVRD;
1326*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_IDDQ;
1327*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1);
1330*4882a593Smuzhiyun 	value |= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ_OVRD;
1331*4882a593Smuzhiyun 	value |= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ;
1332*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1);
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	return 0;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun static const struct phy_ops tegra124_sata_phy_ops = {
1338*4882a593Smuzhiyun 	.init = tegra124_sata_phy_init,
1339*4882a593Smuzhiyun 	.exit = tegra124_sata_phy_exit,
1340*4882a593Smuzhiyun 	.power_on = tegra124_sata_phy_power_on,
1341*4882a593Smuzhiyun 	.power_off = tegra124_sata_phy_power_off,
1342*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1343*4882a593Smuzhiyun };
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun static struct tegra_xusb_pad *
tegra124_sata_pad_probe(struct tegra_xusb_padctl * padctl,const struct tegra_xusb_pad_soc * soc,struct device_node * np)1346*4882a593Smuzhiyun tegra124_sata_pad_probe(struct tegra_xusb_padctl *padctl,
1347*4882a593Smuzhiyun 			const struct tegra_xusb_pad_soc *soc,
1348*4882a593Smuzhiyun 			struct device_node *np)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun 	struct tegra_xusb_sata_pad *sata;
1351*4882a593Smuzhiyun 	struct tegra_xusb_pad *pad;
1352*4882a593Smuzhiyun 	int err;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	sata = kzalloc(sizeof(*sata), GFP_KERNEL);
1355*4882a593Smuzhiyun 	if (!sata)
1356*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	pad = &sata->base;
1359*4882a593Smuzhiyun 	pad->ops = &tegra124_sata_lane_ops;
1360*4882a593Smuzhiyun 	pad->soc = soc;
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	err = tegra_xusb_pad_init(pad, padctl, np);
1363*4882a593Smuzhiyun 	if (err < 0) {
1364*4882a593Smuzhiyun 		kfree(sata);
1365*4882a593Smuzhiyun 		goto out;
1366*4882a593Smuzhiyun 	}
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	err = tegra_xusb_pad_register(pad, &tegra124_sata_phy_ops);
1369*4882a593Smuzhiyun 	if (err < 0)
1370*4882a593Smuzhiyun 		goto unregister;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	dev_set_drvdata(&pad->dev, pad);
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	return pad;
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun unregister:
1377*4882a593Smuzhiyun 	device_unregister(&pad->dev);
1378*4882a593Smuzhiyun out:
1379*4882a593Smuzhiyun 	return ERR_PTR(err);
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun 
tegra124_sata_pad_remove(struct tegra_xusb_pad * pad)1382*4882a593Smuzhiyun static void tegra124_sata_pad_remove(struct tegra_xusb_pad *pad)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun 	struct tegra_xusb_sata_pad *sata = to_sata_pad(pad);
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	kfree(sata);
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun static const struct tegra_xusb_pad_ops tegra124_sata_ops = {
1390*4882a593Smuzhiyun 	.probe = tegra124_sata_pad_probe,
1391*4882a593Smuzhiyun 	.remove = tegra124_sata_pad_remove,
1392*4882a593Smuzhiyun };
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc tegra124_sata_pad = {
1395*4882a593Smuzhiyun 	.name = "sata",
1396*4882a593Smuzhiyun 	.num_lanes = ARRAY_SIZE(tegra124_sata_lanes),
1397*4882a593Smuzhiyun 	.lanes = tegra124_sata_lanes,
1398*4882a593Smuzhiyun 	.ops = &tegra124_sata_ops,
1399*4882a593Smuzhiyun };
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun static const struct tegra_xusb_pad_soc *tegra124_pads[] = {
1402*4882a593Smuzhiyun 	&tegra124_usb2_pad,
1403*4882a593Smuzhiyun 	&tegra124_ulpi_pad,
1404*4882a593Smuzhiyun 	&tegra124_hsic_pad,
1405*4882a593Smuzhiyun 	&tegra124_pcie_pad,
1406*4882a593Smuzhiyun 	&tegra124_sata_pad,
1407*4882a593Smuzhiyun };
1408*4882a593Smuzhiyun 
tegra124_usb2_port_enable(struct tegra_xusb_port * port)1409*4882a593Smuzhiyun static int tegra124_usb2_port_enable(struct tegra_xusb_port *port)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun 	return 0;
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun 
tegra124_usb2_port_disable(struct tegra_xusb_port * port)1414*4882a593Smuzhiyun static void tegra124_usb2_port_disable(struct tegra_xusb_port *port)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra124_usb2_port_map(struct tegra_xusb_port * port)1419*4882a593Smuzhiyun tegra124_usb2_port_map(struct tegra_xusb_port *port)
1420*4882a593Smuzhiyun {
1421*4882a593Smuzhiyun 	return tegra_xusb_find_lane(port->padctl, "usb2", port->index);
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun static const struct tegra_xusb_port_ops tegra124_usb2_port_ops = {
1425*4882a593Smuzhiyun 	.release = tegra_xusb_usb2_port_release,
1426*4882a593Smuzhiyun 	.remove = tegra_xusb_usb2_port_remove,
1427*4882a593Smuzhiyun 	.enable = tegra124_usb2_port_enable,
1428*4882a593Smuzhiyun 	.disable = tegra124_usb2_port_disable,
1429*4882a593Smuzhiyun 	.map = tegra124_usb2_port_map,
1430*4882a593Smuzhiyun };
1431*4882a593Smuzhiyun 
tegra124_ulpi_port_enable(struct tegra_xusb_port * port)1432*4882a593Smuzhiyun static int tegra124_ulpi_port_enable(struct tegra_xusb_port *port)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun 	return 0;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun 
tegra124_ulpi_port_disable(struct tegra_xusb_port * port)1437*4882a593Smuzhiyun static void tegra124_ulpi_port_disable(struct tegra_xusb_port *port)
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra124_ulpi_port_map(struct tegra_xusb_port * port)1442*4882a593Smuzhiyun tegra124_ulpi_port_map(struct tegra_xusb_port *port)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun 	return tegra_xusb_find_lane(port->padctl, "ulpi", port->index);
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun static const struct tegra_xusb_port_ops tegra124_ulpi_port_ops = {
1448*4882a593Smuzhiyun 	.release = tegra_xusb_ulpi_port_release,
1449*4882a593Smuzhiyun 	.enable = tegra124_ulpi_port_enable,
1450*4882a593Smuzhiyun 	.disable = tegra124_ulpi_port_disable,
1451*4882a593Smuzhiyun 	.map = tegra124_ulpi_port_map,
1452*4882a593Smuzhiyun };
1453*4882a593Smuzhiyun 
tegra124_hsic_port_enable(struct tegra_xusb_port * port)1454*4882a593Smuzhiyun static int tegra124_hsic_port_enable(struct tegra_xusb_port *port)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun 	return 0;
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun 
tegra124_hsic_port_disable(struct tegra_xusb_port * port)1459*4882a593Smuzhiyun static void tegra124_hsic_port_disable(struct tegra_xusb_port *port)
1460*4882a593Smuzhiyun {
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra124_hsic_port_map(struct tegra_xusb_port * port)1464*4882a593Smuzhiyun tegra124_hsic_port_map(struct tegra_xusb_port *port)
1465*4882a593Smuzhiyun {
1466*4882a593Smuzhiyun 	return tegra_xusb_find_lane(port->padctl, "hsic", port->index);
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun static const struct tegra_xusb_port_ops tegra124_hsic_port_ops = {
1470*4882a593Smuzhiyun 	.release = tegra_xusb_hsic_port_release,
1471*4882a593Smuzhiyun 	.enable = tegra124_hsic_port_enable,
1472*4882a593Smuzhiyun 	.disable = tegra124_hsic_port_disable,
1473*4882a593Smuzhiyun 	.map = tegra124_hsic_port_map,
1474*4882a593Smuzhiyun };
1475*4882a593Smuzhiyun 
tegra124_usb3_port_enable(struct tegra_xusb_port * port)1476*4882a593Smuzhiyun static int tegra124_usb3_port_enable(struct tegra_xusb_port *port)
1477*4882a593Smuzhiyun {
1478*4882a593Smuzhiyun 	struct tegra_xusb_usb3_port *usb3 = to_usb3_port(port);
1479*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = port->padctl;
1480*4882a593Smuzhiyun 	struct tegra_xusb_lane *lane = usb3->base.lane;
1481*4882a593Smuzhiyun 	unsigned int index = port->index, offset;
1482*4882a593Smuzhiyun 	u32 value;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_SS_PORT_MAP);
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	if (!usb3->internal)
1487*4882a593Smuzhiyun 		value &= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(index);
1488*4882a593Smuzhiyun 	else
1489*4882a593Smuzhiyun 		value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(index);
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(index);
1492*4882a593Smuzhiyun 	value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(index, usb3->port);
1493*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_SS_PORT_MAP);
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	/*
1496*4882a593Smuzhiyun 	 * TODO: move this code into the PCIe/SATA PHY ->power_on() callbacks
1497*4882a593Smuzhiyun 	 * and conditionalize based on mux function? This seems to work, but
1498*4882a593Smuzhiyun 	 * might not be the exact proper sequence.
1499*4882a593Smuzhiyun 	 */
1500*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(index));
1501*4882a593Smuzhiyun 	value &= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_MASK <<
1502*4882a593Smuzhiyun 		    XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_SHIFT) |
1503*4882a593Smuzhiyun 		   (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_MASK <<
1504*4882a593Smuzhiyun 		    XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_SHIFT) |
1505*4882a593Smuzhiyun 		   (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_MASK <<
1506*4882a593Smuzhiyun 		    XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_SHIFT));
1507*4882a593Smuzhiyun 	value |= (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_VAL <<
1508*4882a593Smuzhiyun 		  XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_SHIFT) |
1509*4882a593Smuzhiyun 		 (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_VAL <<
1510*4882a593Smuzhiyun 		  XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_SHIFT) |
1511*4882a593Smuzhiyun 		 (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_VAL <<
1512*4882a593Smuzhiyun 		  XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_SHIFT);
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	if (usb3->context_saved) {
1515*4882a593Smuzhiyun 		value &= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_MASK <<
1516*4882a593Smuzhiyun 			    XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT) |
1517*4882a593Smuzhiyun 			   (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_MASK <<
1518*4882a593Smuzhiyun 			    XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT));
1519*4882a593Smuzhiyun 		value |= (usb3->ctle_g <<
1520*4882a593Smuzhiyun 			  XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT) |
1521*4882a593Smuzhiyun 			 (usb3->ctle_z <<
1522*4882a593Smuzhiyun 			  XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT);
1523*4882a593Smuzhiyun 	}
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(index));
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	value = XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_VAL;
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	if (usb3->context_saved) {
1530*4882a593Smuzhiyun 		value &= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_MASK <<
1531*4882a593Smuzhiyun 			    XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT) |
1532*4882a593Smuzhiyun 			   (XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_MASK <<
1533*4882a593Smuzhiyun 			    XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT));
1534*4882a593Smuzhiyun 		value |= (usb3->tap1 <<
1535*4882a593Smuzhiyun 			  XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT) |
1536*4882a593Smuzhiyun 			 (usb3->amp <<
1537*4882a593Smuzhiyun 			  XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT);
1538*4882a593Smuzhiyun 	}
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_USB3_PADX_CTL4(index));
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	if (lane->pad == padctl->pcie)
1543*4882a593Smuzhiyun 		offset = XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL2(lane->index);
1544*4882a593Smuzhiyun 	else
1545*4882a593Smuzhiyun 		offset = XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL2;
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	value = padctl_readl(padctl, offset);
1548*4882a593Smuzhiyun 	value &= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_MASK <<
1549*4882a593Smuzhiyun 		   XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_SHIFT);
1550*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_VAL <<
1551*4882a593Smuzhiyun 		XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_SHIFT;
1552*4882a593Smuzhiyun 	padctl_writel(padctl, value, offset);
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	if (lane->pad == padctl->pcie)
1555*4882a593Smuzhiyun 		offset = XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL5(lane->index);
1556*4882a593Smuzhiyun 	else
1557*4882a593Smuzhiyun 		offset = XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL5;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	value = padctl_readl(padctl, offset);
1560*4882a593Smuzhiyun 	value |= XUSB_PADCTL_IOPHY_MISC_PAD_CTL5_RX_QEYE_EN;
1561*4882a593Smuzhiyun 	padctl_writel(padctl, value, offset);
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	/* Enable SATA PHY when SATA lane is used */
1564*4882a593Smuzhiyun 	if (lane->pad == padctl->sata) {
1565*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1566*4882a593Smuzhiyun 		value &= ~(XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_MASK <<
1567*4882a593Smuzhiyun 			   XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_SHIFT);
1568*4882a593Smuzhiyun 		value |= 0x2 <<
1569*4882a593Smuzhiyun 			XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_SHIFT;
1570*4882a593Smuzhiyun 		padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL2);
1573*4882a593Smuzhiyun 		value &= ~((XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_MASK <<
1574*4882a593Smuzhiyun 			    XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_SHIFT) |
1575*4882a593Smuzhiyun 			   (XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_MASK <<
1576*4882a593Smuzhiyun 			    XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_SHIFT) |
1577*4882a593Smuzhiyun 			   (XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_MASK <<
1578*4882a593Smuzhiyun 			    XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_SHIFT) |
1579*4882a593Smuzhiyun 			   XUSB_PADCTL_IOPHY_PLL_S0_CTL2_TCLKOUT_EN);
1580*4882a593Smuzhiyun 		value |= (0x7 <<
1581*4882a593Smuzhiyun 			  XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_SHIFT) |
1582*4882a593Smuzhiyun 			 (0x8 <<
1583*4882a593Smuzhiyun 			  XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_SHIFT) |
1584*4882a593Smuzhiyun 			 (0x8 <<
1585*4882a593Smuzhiyun 			  XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_SHIFT) |
1586*4882a593Smuzhiyun 			 XUSB_PADCTL_IOPHY_PLL_S0_CTL2_TXCLKREF_SEL;
1587*4882a593Smuzhiyun 		padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL2);
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 		value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL3);
1590*4882a593Smuzhiyun 		value &= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL3_RCAL_BYPASS;
1591*4882a593Smuzhiyun 		padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL3);
1592*4882a593Smuzhiyun 	}
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
1595*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_VCORE_DOWN(index);
1596*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	usleep_range(100, 200);
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
1601*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN_EARLY(index);
1602*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	usleep_range(100, 200);
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
1607*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN(index);
1608*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	return 0;
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun 
tegra124_usb3_port_disable(struct tegra_xusb_port * port)1613*4882a593Smuzhiyun static void tegra124_usb3_port_disable(struct tegra_xusb_port *port)
1614*4882a593Smuzhiyun {
1615*4882a593Smuzhiyun 	struct tegra_xusb_padctl *padctl = port->padctl;
1616*4882a593Smuzhiyun 	u32 value;
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
1619*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN_EARLY(port->index);
1620*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	usleep_range(100, 200);
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
1625*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN(port->index);
1626*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	usleep_range(250, 350);
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
1631*4882a593Smuzhiyun 	value |= XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_VCORE_DOWN(port->index);
1632*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	value = padctl_readl(padctl, XUSB_PADCTL_SS_PORT_MAP);
1635*4882a593Smuzhiyun 	value &= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(port->index);
1636*4882a593Smuzhiyun 	value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(port->index, 0x7);
1637*4882a593Smuzhiyun 	padctl_writel(padctl, value, XUSB_PADCTL_SS_PORT_MAP);
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun static const struct tegra_xusb_lane_map tegra124_usb3_map[] = {
1641*4882a593Smuzhiyun 	{ 0, "pcie", 0 },
1642*4882a593Smuzhiyun 	{ 1, "pcie", 1 },
1643*4882a593Smuzhiyun 	{ 1, "sata", 0 },
1644*4882a593Smuzhiyun 	{ 0, NULL,   0 },
1645*4882a593Smuzhiyun };
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun static struct tegra_xusb_lane *
tegra124_usb3_port_map(struct tegra_xusb_port * port)1648*4882a593Smuzhiyun tegra124_usb3_port_map(struct tegra_xusb_port *port)
1649*4882a593Smuzhiyun {
1650*4882a593Smuzhiyun 	return tegra_xusb_port_find_lane(port, tegra124_usb3_map, "usb3-ss");
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun static const struct tegra_xusb_port_ops tegra124_usb3_port_ops = {
1654*4882a593Smuzhiyun 	.release = tegra_xusb_usb3_port_release,
1655*4882a593Smuzhiyun 	.remove = tegra_xusb_usb3_port_remove,
1656*4882a593Smuzhiyun 	.enable = tegra124_usb3_port_enable,
1657*4882a593Smuzhiyun 	.disable = tegra124_usb3_port_disable,
1658*4882a593Smuzhiyun 	.map = tegra124_usb3_port_map,
1659*4882a593Smuzhiyun };
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun static int
tegra124_xusb_read_fuse_calibration(struct tegra124_xusb_fuse_calibration * fuse)1662*4882a593Smuzhiyun tegra124_xusb_read_fuse_calibration(struct tegra124_xusb_fuse_calibration *fuse)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun 	unsigned int i;
1665*4882a593Smuzhiyun 	int err;
1666*4882a593Smuzhiyun 	u32 value;
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	err = tegra_fuse_readl(TEGRA_FUSE_SKU_CALIB_0, &value);
1669*4882a593Smuzhiyun 	if (err < 0)
1670*4882a593Smuzhiyun 		return err;
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fuse->hs_curr_level); i++) {
1673*4882a593Smuzhiyun 		fuse->hs_curr_level[i] =
1674*4882a593Smuzhiyun 			(value >> FUSE_SKU_CALIB_HS_CURR_LEVEL_PADX_SHIFT(i)) &
1675*4882a593Smuzhiyun 			FUSE_SKU_CALIB_HS_CURR_LEVEL_PAD_MASK;
1676*4882a593Smuzhiyun 	}
1677*4882a593Smuzhiyun 	fuse->hs_iref_cap =
1678*4882a593Smuzhiyun 		(value >> FUSE_SKU_CALIB_HS_IREF_CAP_SHIFT) &
1679*4882a593Smuzhiyun 		FUSE_SKU_CALIB_HS_IREF_CAP_MASK;
1680*4882a593Smuzhiyun 	fuse->hs_term_range_adj =
1681*4882a593Smuzhiyun 		(value >> FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_SHIFT) &
1682*4882a593Smuzhiyun 		FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_MASK;
1683*4882a593Smuzhiyun 	fuse->hs_squelch_level =
1684*4882a593Smuzhiyun 		(value >> FUSE_SKU_CALIB_HS_SQUELCH_LEVEL_SHIFT) &
1685*4882a593Smuzhiyun 		FUSE_SKU_CALIB_HS_SQUELCH_LEVEL_MASK;
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 	return 0;
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun static struct tegra_xusb_padctl *
tegra124_xusb_padctl_probe(struct device * dev,const struct tegra_xusb_padctl_soc * soc)1691*4882a593Smuzhiyun tegra124_xusb_padctl_probe(struct device *dev,
1692*4882a593Smuzhiyun 			   const struct tegra_xusb_padctl_soc *soc)
1693*4882a593Smuzhiyun {
1694*4882a593Smuzhiyun 	struct tegra124_xusb_padctl *padctl;
1695*4882a593Smuzhiyun 	int err;
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	padctl = devm_kzalloc(dev, sizeof(*padctl), GFP_KERNEL);
1698*4882a593Smuzhiyun 	if (!padctl)
1699*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	padctl->base.dev = dev;
1702*4882a593Smuzhiyun 	padctl->base.soc = soc;
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 	err = tegra124_xusb_read_fuse_calibration(&padctl->fuse);
1705*4882a593Smuzhiyun 	if (err < 0)
1706*4882a593Smuzhiyun 		return ERR_PTR(err);
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	return &padctl->base;
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun 
tegra124_xusb_padctl_remove(struct tegra_xusb_padctl * padctl)1711*4882a593Smuzhiyun static void tegra124_xusb_padctl_remove(struct tegra_xusb_padctl *padctl)
1712*4882a593Smuzhiyun {
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun static const struct tegra_xusb_padctl_ops tegra124_xusb_padctl_ops = {
1716*4882a593Smuzhiyun 	.probe = tegra124_xusb_padctl_probe,
1717*4882a593Smuzhiyun 	.remove = tegra124_xusb_padctl_remove,
1718*4882a593Smuzhiyun 	.usb3_save_context = tegra124_usb3_save_context,
1719*4882a593Smuzhiyun 	.hsic_set_idle = tegra124_hsic_set_idle,
1720*4882a593Smuzhiyun };
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun static const char * const tegra124_xusb_padctl_supply_names[] = {
1723*4882a593Smuzhiyun 	"avdd-pll-utmip",
1724*4882a593Smuzhiyun 	"avdd-pll-erefe",
1725*4882a593Smuzhiyun 	"avdd-pex-pll",
1726*4882a593Smuzhiyun 	"hvdd-pex-pll-e",
1727*4882a593Smuzhiyun };
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun const struct tegra_xusb_padctl_soc tegra124_xusb_padctl_soc = {
1730*4882a593Smuzhiyun 	.num_pads = ARRAY_SIZE(tegra124_pads),
1731*4882a593Smuzhiyun 	.pads = tegra124_pads,
1732*4882a593Smuzhiyun 	.ports = {
1733*4882a593Smuzhiyun 		.usb2 = {
1734*4882a593Smuzhiyun 			.ops = &tegra124_usb2_port_ops,
1735*4882a593Smuzhiyun 			.count = 3,
1736*4882a593Smuzhiyun 		},
1737*4882a593Smuzhiyun 		.ulpi = {
1738*4882a593Smuzhiyun 			.ops = &tegra124_ulpi_port_ops,
1739*4882a593Smuzhiyun 			.count = 1,
1740*4882a593Smuzhiyun 		},
1741*4882a593Smuzhiyun 		.hsic = {
1742*4882a593Smuzhiyun 			.ops = &tegra124_hsic_port_ops,
1743*4882a593Smuzhiyun 			.count = 2,
1744*4882a593Smuzhiyun 		},
1745*4882a593Smuzhiyun 		.usb3 = {
1746*4882a593Smuzhiyun 			.ops = &tegra124_usb3_port_ops,
1747*4882a593Smuzhiyun 			.count = 2,
1748*4882a593Smuzhiyun 		},
1749*4882a593Smuzhiyun 	},
1750*4882a593Smuzhiyun 	.ops = &tegra124_xusb_padctl_ops,
1751*4882a593Smuzhiyun 	.supply_names = tegra124_xusb_padctl_supply_names,
1752*4882a593Smuzhiyun 	.num_supplies = ARRAY_SIZE(tegra124_xusb_padctl_supply_names),
1753*4882a593Smuzhiyun };
1754*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra124_xusb_padctl_soc);
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
1757*4882a593Smuzhiyun MODULE_DESCRIPTION("NVIDIA Tegra 124 XUSB Pad Controller driver");
1758*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1759