1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * STMicroelectronics STM32 USB PHY Controller driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2018 STMicroelectronics
6*4882a593Smuzhiyun * Author(s): Amelie Delaunay <amelie.delaunay@st.com>.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/bitfield.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun #include <linux/phy/phy.h>
16*4882a593Smuzhiyun #include <linux/reset.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define STM32_USBPHYC_PLL 0x0
19*4882a593Smuzhiyun #define STM32_USBPHYC_MISC 0x8
20*4882a593Smuzhiyun #define STM32_USBPHYC_VERSION 0x3F4
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* STM32_USBPHYC_PLL bit fields */
23*4882a593Smuzhiyun #define PLLNDIV GENMASK(6, 0)
24*4882a593Smuzhiyun #define PLLFRACIN GENMASK(25, 10)
25*4882a593Smuzhiyun #define PLLEN BIT(26)
26*4882a593Smuzhiyun #define PLLSTRB BIT(27)
27*4882a593Smuzhiyun #define PLLSTRBYP BIT(28)
28*4882a593Smuzhiyun #define PLLFRACCTL BIT(29)
29*4882a593Smuzhiyun #define PLLDITHEN0 BIT(30)
30*4882a593Smuzhiyun #define PLLDITHEN1 BIT(31)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* STM32_USBPHYC_MISC bit fields */
33*4882a593Smuzhiyun #define SWITHOST BIT(0)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* STM32_USBPHYC_VERSION bit fields */
36*4882a593Smuzhiyun #define MINREV GENMASK(3, 0)
37*4882a593Smuzhiyun #define MAJREV GENMASK(7, 4)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static const char * const supplies_names[] = {
40*4882a593Smuzhiyun "vdda1v1", /* 1V1 */
41*4882a593Smuzhiyun "vdda1v8", /* 1V8 */
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define NUM_SUPPLIES ARRAY_SIZE(supplies_names)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define PLL_LOCK_TIME_US 100
47*4882a593Smuzhiyun #define PLL_PWR_DOWN_TIME_US 5
48*4882a593Smuzhiyun #define PLL_FVCO_MHZ 2880
49*4882a593Smuzhiyun #define PLL_INFF_MIN_RATE_HZ 19200000
50*4882a593Smuzhiyun #define PLL_INFF_MAX_RATE_HZ 38400000
51*4882a593Smuzhiyun #define HZ_PER_MHZ 1000000L
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct pll_params {
54*4882a593Smuzhiyun u8 ndiv;
55*4882a593Smuzhiyun u16 frac;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun struct stm32_usbphyc_phy {
59*4882a593Smuzhiyun struct phy *phy;
60*4882a593Smuzhiyun struct stm32_usbphyc *usbphyc;
61*4882a593Smuzhiyun struct regulator_bulk_data supplies[NUM_SUPPLIES];
62*4882a593Smuzhiyun u32 index;
63*4882a593Smuzhiyun bool active;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun struct stm32_usbphyc {
67*4882a593Smuzhiyun struct device *dev;
68*4882a593Smuzhiyun void __iomem *base;
69*4882a593Smuzhiyun struct clk *clk;
70*4882a593Smuzhiyun struct reset_control *rst;
71*4882a593Smuzhiyun struct stm32_usbphyc_phy **phys;
72*4882a593Smuzhiyun int nphys;
73*4882a593Smuzhiyun int switch_setup;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
stm32_usbphyc_set_bits(void __iomem * reg,u32 bits)76*4882a593Smuzhiyun static inline void stm32_usbphyc_set_bits(void __iomem *reg, u32 bits)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun writel_relaxed(readl_relaxed(reg) | bits, reg);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
stm32_usbphyc_clr_bits(void __iomem * reg,u32 bits)81*4882a593Smuzhiyun static inline void stm32_usbphyc_clr_bits(void __iomem *reg, u32 bits)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun writel_relaxed(readl_relaxed(reg) & ~bits, reg);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
stm32_usbphyc_get_pll_params(u32 clk_rate,struct pll_params * pll_params)86*4882a593Smuzhiyun static void stm32_usbphyc_get_pll_params(u32 clk_rate,
87*4882a593Smuzhiyun struct pll_params *pll_params)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun unsigned long long fvco, ndiv, frac;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* _
92*4882a593Smuzhiyun * | FVCO = INFF*2*(NDIV + FRACT/2^16) when DITHER_DISABLE[1] = 1
93*4882a593Smuzhiyun * | FVCO = 2880MHz
94*4882a593Smuzhiyun * <
95*4882a593Smuzhiyun * | NDIV = integer part of input bits to set the LDF
96*4882a593Smuzhiyun * |_FRACT = fractional part of input bits to set the LDF
97*4882a593Smuzhiyun * => PLLNDIV = integer part of (FVCO / (INFF*2))
98*4882a593Smuzhiyun * => PLLFRACIN = fractional part of(FVCO / INFF*2) * 2^16
99*4882a593Smuzhiyun * <=> PLLFRACIN = ((FVCO / (INFF*2)) - PLLNDIV) * 2^16
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun fvco = (unsigned long long)PLL_FVCO_MHZ * HZ_PER_MHZ;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun ndiv = fvco;
104*4882a593Smuzhiyun do_div(ndiv, (clk_rate * 2));
105*4882a593Smuzhiyun pll_params->ndiv = (u8)ndiv;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun frac = fvco * (1 << 16);
108*4882a593Smuzhiyun do_div(frac, (clk_rate * 2));
109*4882a593Smuzhiyun frac = frac - (ndiv * (1 << 16));
110*4882a593Smuzhiyun pll_params->frac = (u16)frac;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
stm32_usbphyc_pll_init(struct stm32_usbphyc * usbphyc)113*4882a593Smuzhiyun static int stm32_usbphyc_pll_init(struct stm32_usbphyc *usbphyc)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct pll_params pll_params;
116*4882a593Smuzhiyun u32 clk_rate = clk_get_rate(usbphyc->clk);
117*4882a593Smuzhiyun u32 ndiv, frac;
118*4882a593Smuzhiyun u32 usbphyc_pll;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun if ((clk_rate < PLL_INFF_MIN_RATE_HZ) ||
121*4882a593Smuzhiyun (clk_rate > PLL_INFF_MAX_RATE_HZ)) {
122*4882a593Smuzhiyun dev_err(usbphyc->dev, "input clk freq (%dHz) out of range\n",
123*4882a593Smuzhiyun clk_rate);
124*4882a593Smuzhiyun return -EINVAL;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun stm32_usbphyc_get_pll_params(clk_rate, &pll_params);
128*4882a593Smuzhiyun ndiv = FIELD_PREP(PLLNDIV, pll_params.ndiv);
129*4882a593Smuzhiyun frac = FIELD_PREP(PLLFRACIN, pll_params.frac);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun usbphyc_pll = PLLDITHEN1 | PLLDITHEN0 | PLLSTRBYP | ndiv;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (pll_params.frac)
134*4882a593Smuzhiyun usbphyc_pll |= PLLFRACCTL | frac;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun writel_relaxed(usbphyc_pll, usbphyc->base + STM32_USBPHYC_PLL);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun dev_dbg(usbphyc->dev, "input clk freq=%dHz, ndiv=%lu, frac=%lu\n",
139*4882a593Smuzhiyun clk_rate, FIELD_GET(PLLNDIV, usbphyc_pll),
140*4882a593Smuzhiyun FIELD_GET(PLLFRACIN, usbphyc_pll));
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return 0;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
stm32_usbphyc_has_one_phy_active(struct stm32_usbphyc * usbphyc)145*4882a593Smuzhiyun static bool stm32_usbphyc_has_one_phy_active(struct stm32_usbphyc *usbphyc)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun int i;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun for (i = 0; i < usbphyc->nphys; i++)
150*4882a593Smuzhiyun if (usbphyc->phys[i]->active)
151*4882a593Smuzhiyun return true;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return false;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
stm32_usbphyc_pll_enable(struct stm32_usbphyc * usbphyc)156*4882a593Smuzhiyun static int stm32_usbphyc_pll_enable(struct stm32_usbphyc *usbphyc)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun void __iomem *pll_reg = usbphyc->base + STM32_USBPHYC_PLL;
159*4882a593Smuzhiyun bool pllen = (readl_relaxed(pll_reg) & PLLEN);
160*4882a593Smuzhiyun int ret;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* Check if one phy port has already configured the pll */
163*4882a593Smuzhiyun if (pllen && stm32_usbphyc_has_one_phy_active(usbphyc))
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (pllen) {
167*4882a593Smuzhiyun stm32_usbphyc_clr_bits(pll_reg, PLLEN);
168*4882a593Smuzhiyun /* Wait for minimum width of powerdown pulse (ENABLE = Low) */
169*4882a593Smuzhiyun udelay(PLL_PWR_DOWN_TIME_US);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun ret = stm32_usbphyc_pll_init(usbphyc);
173*4882a593Smuzhiyun if (ret)
174*4882a593Smuzhiyun return ret;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun stm32_usbphyc_set_bits(pll_reg, PLLEN);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Wait for maximum lock time */
179*4882a593Smuzhiyun udelay(PLL_LOCK_TIME_US);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (!(readl_relaxed(pll_reg) & PLLEN)) {
182*4882a593Smuzhiyun dev_err(usbphyc->dev, "PLLEN not set\n");
183*4882a593Smuzhiyun return -EIO;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
stm32_usbphyc_pll_disable(struct stm32_usbphyc * usbphyc)189*4882a593Smuzhiyun static int stm32_usbphyc_pll_disable(struct stm32_usbphyc *usbphyc)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun void __iomem *pll_reg = usbphyc->base + STM32_USBPHYC_PLL;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* Check if other phy port active */
194*4882a593Smuzhiyun if (stm32_usbphyc_has_one_phy_active(usbphyc))
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun stm32_usbphyc_clr_bits(pll_reg, PLLEN);
198*4882a593Smuzhiyun /* Wait for minimum width of powerdown pulse (ENABLE = Low) */
199*4882a593Smuzhiyun udelay(PLL_PWR_DOWN_TIME_US);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (readl_relaxed(pll_reg) & PLLEN) {
202*4882a593Smuzhiyun dev_err(usbphyc->dev, "PLL not reset\n");
203*4882a593Smuzhiyun return -EIO;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
stm32_usbphyc_phy_init(struct phy * phy)209*4882a593Smuzhiyun static int stm32_usbphyc_phy_init(struct phy *phy)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun struct stm32_usbphyc_phy *usbphyc_phy = phy_get_drvdata(phy);
212*4882a593Smuzhiyun struct stm32_usbphyc *usbphyc = usbphyc_phy->usbphyc;
213*4882a593Smuzhiyun int ret;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun ret = stm32_usbphyc_pll_enable(usbphyc);
216*4882a593Smuzhiyun if (ret)
217*4882a593Smuzhiyun return ret;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun usbphyc_phy->active = true;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun return 0;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
stm32_usbphyc_phy_exit(struct phy * phy)224*4882a593Smuzhiyun static int stm32_usbphyc_phy_exit(struct phy *phy)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct stm32_usbphyc_phy *usbphyc_phy = phy_get_drvdata(phy);
227*4882a593Smuzhiyun struct stm32_usbphyc *usbphyc = usbphyc_phy->usbphyc;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun usbphyc_phy->active = false;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return stm32_usbphyc_pll_disable(usbphyc);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
stm32_usbphyc_phy_power_on(struct phy * phy)234*4882a593Smuzhiyun static int stm32_usbphyc_phy_power_on(struct phy *phy)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct stm32_usbphyc_phy *usbphyc_phy = phy_get_drvdata(phy);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return regulator_bulk_enable(NUM_SUPPLIES, usbphyc_phy->supplies);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
stm32_usbphyc_phy_power_off(struct phy * phy)241*4882a593Smuzhiyun static int stm32_usbphyc_phy_power_off(struct phy *phy)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun struct stm32_usbphyc_phy *usbphyc_phy = phy_get_drvdata(phy);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return regulator_bulk_disable(NUM_SUPPLIES, usbphyc_phy->supplies);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static const struct phy_ops stm32_usbphyc_phy_ops = {
249*4882a593Smuzhiyun .init = stm32_usbphyc_phy_init,
250*4882a593Smuzhiyun .exit = stm32_usbphyc_phy_exit,
251*4882a593Smuzhiyun .power_on = stm32_usbphyc_phy_power_on,
252*4882a593Smuzhiyun .power_off = stm32_usbphyc_phy_power_off,
253*4882a593Smuzhiyun .owner = THIS_MODULE,
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun
stm32_usbphyc_switch_setup(struct stm32_usbphyc * usbphyc,u32 utmi_switch)256*4882a593Smuzhiyun static void stm32_usbphyc_switch_setup(struct stm32_usbphyc *usbphyc,
257*4882a593Smuzhiyun u32 utmi_switch)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun if (!utmi_switch)
260*4882a593Smuzhiyun stm32_usbphyc_clr_bits(usbphyc->base + STM32_USBPHYC_MISC,
261*4882a593Smuzhiyun SWITHOST);
262*4882a593Smuzhiyun else
263*4882a593Smuzhiyun stm32_usbphyc_set_bits(usbphyc->base + STM32_USBPHYC_MISC,
264*4882a593Smuzhiyun SWITHOST);
265*4882a593Smuzhiyun usbphyc->switch_setup = utmi_switch;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
stm32_usbphyc_of_xlate(struct device * dev,struct of_phandle_args * args)268*4882a593Smuzhiyun static struct phy *stm32_usbphyc_of_xlate(struct device *dev,
269*4882a593Smuzhiyun struct of_phandle_args *args)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct stm32_usbphyc *usbphyc = dev_get_drvdata(dev);
272*4882a593Smuzhiyun struct stm32_usbphyc_phy *usbphyc_phy = NULL;
273*4882a593Smuzhiyun struct device_node *phynode = args->np;
274*4882a593Smuzhiyun int port = 0;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun for (port = 0; port < usbphyc->nphys; port++) {
277*4882a593Smuzhiyun if (phynode == usbphyc->phys[port]->phy->dev.of_node) {
278*4882a593Smuzhiyun usbphyc_phy = usbphyc->phys[port];
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun if (!usbphyc_phy) {
283*4882a593Smuzhiyun dev_err(dev, "failed to find phy\n");
284*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (((usbphyc_phy->index == 0) && (args->args_count != 0)) ||
288*4882a593Smuzhiyun ((usbphyc_phy->index == 1) && (args->args_count != 1))) {
289*4882a593Smuzhiyun dev_err(dev, "invalid number of cells for phy port%d\n",
290*4882a593Smuzhiyun usbphyc_phy->index);
291*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* Configure the UTMI switch for PHY port#2 */
295*4882a593Smuzhiyun if (usbphyc_phy->index == 1) {
296*4882a593Smuzhiyun if (usbphyc->switch_setup < 0) {
297*4882a593Smuzhiyun stm32_usbphyc_switch_setup(usbphyc, args->args[0]);
298*4882a593Smuzhiyun } else {
299*4882a593Smuzhiyun if (args->args[0] != usbphyc->switch_setup) {
300*4882a593Smuzhiyun dev_err(dev, "phy port1 already used\n");
301*4882a593Smuzhiyun return ERR_PTR(-EBUSY);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return usbphyc_phy->phy;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
stm32_usbphyc_probe(struct platform_device * pdev)309*4882a593Smuzhiyun static int stm32_usbphyc_probe(struct platform_device *pdev)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun struct stm32_usbphyc *usbphyc;
312*4882a593Smuzhiyun struct device *dev = &pdev->dev;
313*4882a593Smuzhiyun struct device_node *child, *np = dev->of_node;
314*4882a593Smuzhiyun struct resource *res;
315*4882a593Smuzhiyun struct phy_provider *phy_provider;
316*4882a593Smuzhiyun u32 version;
317*4882a593Smuzhiyun int ret, port = 0;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun usbphyc = devm_kzalloc(dev, sizeof(*usbphyc), GFP_KERNEL);
320*4882a593Smuzhiyun if (!usbphyc)
321*4882a593Smuzhiyun return -ENOMEM;
322*4882a593Smuzhiyun usbphyc->dev = dev;
323*4882a593Smuzhiyun dev_set_drvdata(dev, usbphyc);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
326*4882a593Smuzhiyun usbphyc->base = devm_ioremap_resource(dev, res);
327*4882a593Smuzhiyun if (IS_ERR(usbphyc->base))
328*4882a593Smuzhiyun return PTR_ERR(usbphyc->base);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun usbphyc->clk = devm_clk_get(dev, NULL);
331*4882a593Smuzhiyun if (IS_ERR(usbphyc->clk)) {
332*4882a593Smuzhiyun ret = PTR_ERR(usbphyc->clk);
333*4882a593Smuzhiyun dev_err(dev, "clk get failed: %d\n", ret);
334*4882a593Smuzhiyun return ret;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun ret = clk_prepare_enable(usbphyc->clk);
338*4882a593Smuzhiyun if (ret) {
339*4882a593Smuzhiyun dev_err(dev, "clk enable failed: %d\n", ret);
340*4882a593Smuzhiyun return ret;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun usbphyc->rst = devm_reset_control_get(dev, NULL);
344*4882a593Smuzhiyun if (!IS_ERR(usbphyc->rst)) {
345*4882a593Smuzhiyun reset_control_assert(usbphyc->rst);
346*4882a593Smuzhiyun udelay(2);
347*4882a593Smuzhiyun reset_control_deassert(usbphyc->rst);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun usbphyc->switch_setup = -EINVAL;
351*4882a593Smuzhiyun usbphyc->nphys = of_get_child_count(np);
352*4882a593Smuzhiyun usbphyc->phys = devm_kcalloc(dev, usbphyc->nphys,
353*4882a593Smuzhiyun sizeof(*usbphyc->phys), GFP_KERNEL);
354*4882a593Smuzhiyun if (!usbphyc->phys) {
355*4882a593Smuzhiyun ret = -ENOMEM;
356*4882a593Smuzhiyun goto clk_disable;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun for_each_child_of_node(np, child) {
360*4882a593Smuzhiyun struct stm32_usbphyc_phy *usbphyc_phy;
361*4882a593Smuzhiyun struct phy *phy;
362*4882a593Smuzhiyun u32 index;
363*4882a593Smuzhiyun int i;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun phy = devm_phy_create(dev, child, &stm32_usbphyc_phy_ops);
366*4882a593Smuzhiyun if (IS_ERR(phy)) {
367*4882a593Smuzhiyun ret = PTR_ERR(phy);
368*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
369*4882a593Smuzhiyun dev_err(dev, "failed to create phy%d: %d\n",
370*4882a593Smuzhiyun port, ret);
371*4882a593Smuzhiyun goto put_child;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun usbphyc_phy = devm_kzalloc(dev, sizeof(*usbphyc_phy),
375*4882a593Smuzhiyun GFP_KERNEL);
376*4882a593Smuzhiyun if (!usbphyc_phy) {
377*4882a593Smuzhiyun ret = -ENOMEM;
378*4882a593Smuzhiyun goto put_child;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun for (i = 0; i < NUM_SUPPLIES; i++)
382*4882a593Smuzhiyun usbphyc_phy->supplies[i].supply = supplies_names[i];
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun ret = devm_regulator_bulk_get(&phy->dev, NUM_SUPPLIES,
385*4882a593Smuzhiyun usbphyc_phy->supplies);
386*4882a593Smuzhiyun if (ret) {
387*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
388*4882a593Smuzhiyun dev_err(&phy->dev,
389*4882a593Smuzhiyun "failed to get regulators: %d\n", ret);
390*4882a593Smuzhiyun goto put_child;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun ret = of_property_read_u32(child, "reg", &index);
394*4882a593Smuzhiyun if (ret || index > usbphyc->nphys) {
395*4882a593Smuzhiyun dev_err(&phy->dev, "invalid reg property: %d\n", ret);
396*4882a593Smuzhiyun if (!ret)
397*4882a593Smuzhiyun ret = -EINVAL;
398*4882a593Smuzhiyun goto put_child;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun usbphyc->phys[port] = usbphyc_phy;
402*4882a593Smuzhiyun phy_set_bus_width(phy, 8);
403*4882a593Smuzhiyun phy_set_drvdata(phy, usbphyc_phy);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun usbphyc->phys[port]->phy = phy;
406*4882a593Smuzhiyun usbphyc->phys[port]->usbphyc = usbphyc;
407*4882a593Smuzhiyun usbphyc->phys[port]->index = index;
408*4882a593Smuzhiyun usbphyc->phys[port]->active = false;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun port++;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev,
414*4882a593Smuzhiyun stm32_usbphyc_of_xlate);
415*4882a593Smuzhiyun if (IS_ERR(phy_provider)) {
416*4882a593Smuzhiyun ret = PTR_ERR(phy_provider);
417*4882a593Smuzhiyun dev_err(dev, "failed to register phy provider: %d\n", ret);
418*4882a593Smuzhiyun goto clk_disable;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun version = readl_relaxed(usbphyc->base + STM32_USBPHYC_VERSION);
422*4882a593Smuzhiyun dev_info(dev, "registered rev:%lu.%lu\n",
423*4882a593Smuzhiyun FIELD_GET(MAJREV, version), FIELD_GET(MINREV, version));
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun return 0;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun put_child:
428*4882a593Smuzhiyun of_node_put(child);
429*4882a593Smuzhiyun clk_disable:
430*4882a593Smuzhiyun clk_disable_unprepare(usbphyc->clk);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return ret;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
stm32_usbphyc_remove(struct platform_device * pdev)435*4882a593Smuzhiyun static int stm32_usbphyc_remove(struct platform_device *pdev)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct stm32_usbphyc *usbphyc = dev_get_drvdata(&pdev->dev);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun clk_disable_unprepare(usbphyc->clk);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun return 0;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun static const struct of_device_id stm32_usbphyc_of_match[] = {
445*4882a593Smuzhiyun { .compatible = "st,stm32mp1-usbphyc", },
446*4882a593Smuzhiyun { },
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32_usbphyc_of_match);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static struct platform_driver stm32_usbphyc_driver = {
451*4882a593Smuzhiyun .probe = stm32_usbphyc_probe,
452*4882a593Smuzhiyun .remove = stm32_usbphyc_remove,
453*4882a593Smuzhiyun .driver = {
454*4882a593Smuzhiyun .of_match_table = stm32_usbphyc_of_match,
455*4882a593Smuzhiyun .name = "stm32-usbphyc",
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun module_platform_driver(stm32_usbphyc_driver);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics STM32 USBPHYC driver");
461*4882a593Smuzhiyun MODULE_AUTHOR("Amelie Delaunay <amelie.delaunay@st.com>");
462*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
463