xref: /OK3568_Linux_fs/kernel/drivers/phy/st/phy-spear1340-miphy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ST spear1340-miphy driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014 ST Microelectronics
6*4882a593Smuzhiyun  * Pratyush Anand <pratyush.anand@gmail.com>
7*4882a593Smuzhiyun  * Mohit Kumar <mohit.kumar.dhaka@gmail.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/phy/phy.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* SPEAr1340 Registers */
21*4882a593Smuzhiyun /* Power Management Registers */
22*4882a593Smuzhiyun #define SPEAR1340_PCM_CFG			0x100
23*4882a593Smuzhiyun 	#define SPEAR1340_PCM_CFG_SATA_POWER_EN		BIT(11)
24*4882a593Smuzhiyun #define SPEAR1340_PCM_WKUP_CFG			0x104
25*4882a593Smuzhiyun #define SPEAR1340_SWITCH_CTR			0x108
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define SPEAR1340_PERIP1_SW_RST			0x318
28*4882a593Smuzhiyun 	#define SPEAR1340_PERIP1_SW_RSATA		BIT(12)
29*4882a593Smuzhiyun #define SPEAR1340_PERIP2_SW_RST			0x31C
30*4882a593Smuzhiyun #define SPEAR1340_PERIP3_SW_RST			0x320
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* PCIE - SATA configuration registers */
33*4882a593Smuzhiyun #define SPEAR1340_PCIE_SATA_CFG			0x424
34*4882a593Smuzhiyun 	/* PCIE CFG MASks */
35*4882a593Smuzhiyun 	#define SPEAR1340_PCIE_CFG_DEVICE_PRESENT	BIT(11)
36*4882a593Smuzhiyun 	#define SPEAR1340_PCIE_CFG_POWERUP_RESET	BIT(10)
37*4882a593Smuzhiyun 	#define SPEAR1340_PCIE_CFG_CORE_CLK_EN		BIT(9)
38*4882a593Smuzhiyun 	#define SPEAR1340_PCIE_CFG_AUX_CLK_EN		BIT(8)
39*4882a593Smuzhiyun 	#define SPEAR1340_SATA_CFG_TX_CLK_EN		BIT(4)
40*4882a593Smuzhiyun 	#define SPEAR1340_SATA_CFG_RX_CLK_EN		BIT(3)
41*4882a593Smuzhiyun 	#define SPEAR1340_SATA_CFG_POWERUP_RESET	BIT(2)
42*4882a593Smuzhiyun 	#define SPEAR1340_SATA_CFG_PM_CLK_EN		BIT(1)
43*4882a593Smuzhiyun 	#define SPEAR1340_PCIE_SATA_SEL_PCIE		(0)
44*4882a593Smuzhiyun 	#define SPEAR1340_PCIE_SATA_SEL_SATA		(1)
45*4882a593Smuzhiyun 	#define SPEAR1340_PCIE_SATA_CFG_MASK		0xF1F
46*4882a593Smuzhiyun 	#define SPEAR1340_PCIE_CFG_VAL	(SPEAR1340_PCIE_SATA_SEL_PCIE | \
47*4882a593Smuzhiyun 			SPEAR1340_PCIE_CFG_AUX_CLK_EN | \
48*4882a593Smuzhiyun 			SPEAR1340_PCIE_CFG_CORE_CLK_EN | \
49*4882a593Smuzhiyun 			SPEAR1340_PCIE_CFG_POWERUP_RESET | \
50*4882a593Smuzhiyun 			SPEAR1340_PCIE_CFG_DEVICE_PRESENT)
51*4882a593Smuzhiyun 	#define SPEAR1340_SATA_CFG_VAL	(SPEAR1340_PCIE_SATA_SEL_SATA | \
52*4882a593Smuzhiyun 			SPEAR1340_SATA_CFG_PM_CLK_EN | \
53*4882a593Smuzhiyun 			SPEAR1340_SATA_CFG_POWERUP_RESET | \
54*4882a593Smuzhiyun 			SPEAR1340_SATA_CFG_RX_CLK_EN | \
55*4882a593Smuzhiyun 			SPEAR1340_SATA_CFG_TX_CLK_EN)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define SPEAR1340_PCIE_MIPHY_CFG		0x428
58*4882a593Smuzhiyun 	#define SPEAR1340_MIPHY_OSC_BYPASS_EXT		BIT(31)
59*4882a593Smuzhiyun 	#define SPEAR1340_MIPHY_CLK_REF_DIV2		BIT(27)
60*4882a593Smuzhiyun 	#define SPEAR1340_MIPHY_CLK_REF_DIV4		(2 << 27)
61*4882a593Smuzhiyun 	#define SPEAR1340_MIPHY_CLK_REF_DIV8		(3 << 27)
62*4882a593Smuzhiyun 	#define SPEAR1340_MIPHY_PLL_RATIO_TOP(x)	(x << 0)
63*4882a593Smuzhiyun 	#define SPEAR1340_PCIE_MIPHY_CFG_MASK		0xF80000FF
64*4882a593Smuzhiyun 	#define SPEAR1340_PCIE_SATA_MIPHY_CFG_SATA \
65*4882a593Smuzhiyun 			(SPEAR1340_MIPHY_OSC_BYPASS_EXT | \
66*4882a593Smuzhiyun 			SPEAR1340_MIPHY_CLK_REF_DIV2 | \
67*4882a593Smuzhiyun 			SPEAR1340_MIPHY_PLL_RATIO_TOP(60))
68*4882a593Smuzhiyun 	#define SPEAR1340_PCIE_SATA_MIPHY_CFG_SATA_25M_CRYSTAL_CLK \
69*4882a593Smuzhiyun 			(SPEAR1340_MIPHY_PLL_RATIO_TOP(120))
70*4882a593Smuzhiyun 	#define SPEAR1340_PCIE_SATA_MIPHY_CFG_PCIE \
71*4882a593Smuzhiyun 			(SPEAR1340_MIPHY_OSC_BYPASS_EXT | \
72*4882a593Smuzhiyun 			SPEAR1340_MIPHY_PLL_RATIO_TOP(25))
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun enum spear1340_miphy_mode {
75*4882a593Smuzhiyun 	SATA,
76*4882a593Smuzhiyun 	PCIE,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun struct spear1340_miphy_priv {
80*4882a593Smuzhiyun 	/* phy mode: 0 for SATA 1 for PCIe */
81*4882a593Smuzhiyun 	enum spear1340_miphy_mode	mode;
82*4882a593Smuzhiyun 	/* regmap for any soc specific misc registers */
83*4882a593Smuzhiyun 	struct regmap			*misc;
84*4882a593Smuzhiyun 	/* phy struct pointer */
85*4882a593Smuzhiyun 	struct phy			*phy;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
spear1340_miphy_sata_init(struct spear1340_miphy_priv * priv)88*4882a593Smuzhiyun static int spear1340_miphy_sata_init(struct spear1340_miphy_priv *priv)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1340_PCIE_SATA_CFG,
91*4882a593Smuzhiyun 			   SPEAR1340_PCIE_SATA_CFG_MASK,
92*4882a593Smuzhiyun 			   SPEAR1340_SATA_CFG_VAL);
93*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1340_PCIE_MIPHY_CFG,
94*4882a593Smuzhiyun 			   SPEAR1340_PCIE_MIPHY_CFG_MASK,
95*4882a593Smuzhiyun 			   SPEAR1340_PCIE_SATA_MIPHY_CFG_SATA_25M_CRYSTAL_CLK);
96*4882a593Smuzhiyun 	/* Switch on sata power domain */
97*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1340_PCM_CFG,
98*4882a593Smuzhiyun 			   SPEAR1340_PCM_CFG_SATA_POWER_EN,
99*4882a593Smuzhiyun 			   SPEAR1340_PCM_CFG_SATA_POWER_EN);
100*4882a593Smuzhiyun 	/* Wait for SATA power domain on */
101*4882a593Smuzhiyun 	msleep(20);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* Disable PCIE SATA Controller reset */
104*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1340_PERIP1_SW_RST,
105*4882a593Smuzhiyun 			   SPEAR1340_PERIP1_SW_RSATA, 0);
106*4882a593Smuzhiyun 	/* Wait for SATA reset de-assert completion */
107*4882a593Smuzhiyun 	msleep(20);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
spear1340_miphy_sata_exit(struct spear1340_miphy_priv * priv)112*4882a593Smuzhiyun static int spear1340_miphy_sata_exit(struct spear1340_miphy_priv *priv)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1340_PCIE_SATA_CFG,
115*4882a593Smuzhiyun 			   SPEAR1340_PCIE_SATA_CFG_MASK, 0);
116*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1340_PCIE_MIPHY_CFG,
117*4882a593Smuzhiyun 			   SPEAR1340_PCIE_MIPHY_CFG_MASK, 0);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* Enable PCIE SATA Controller reset */
120*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1340_PERIP1_SW_RST,
121*4882a593Smuzhiyun 			   SPEAR1340_PERIP1_SW_RSATA,
122*4882a593Smuzhiyun 			   SPEAR1340_PERIP1_SW_RSATA);
123*4882a593Smuzhiyun 	/* Wait for SATA power domain off */
124*4882a593Smuzhiyun 	msleep(20);
125*4882a593Smuzhiyun 	/* Switch off sata power domain */
126*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1340_PCM_CFG,
127*4882a593Smuzhiyun 			   SPEAR1340_PCM_CFG_SATA_POWER_EN, 0);
128*4882a593Smuzhiyun 	/* Wait for SATA reset assert completion */
129*4882a593Smuzhiyun 	msleep(20);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return 0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
spear1340_miphy_pcie_init(struct spear1340_miphy_priv * priv)134*4882a593Smuzhiyun static int spear1340_miphy_pcie_init(struct spear1340_miphy_priv *priv)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1340_PCIE_MIPHY_CFG,
137*4882a593Smuzhiyun 			   SPEAR1340_PCIE_MIPHY_CFG_MASK,
138*4882a593Smuzhiyun 			   SPEAR1340_PCIE_SATA_MIPHY_CFG_PCIE);
139*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1340_PCIE_SATA_CFG,
140*4882a593Smuzhiyun 			   SPEAR1340_PCIE_SATA_CFG_MASK,
141*4882a593Smuzhiyun 			   SPEAR1340_PCIE_CFG_VAL);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
spear1340_miphy_pcie_exit(struct spear1340_miphy_priv * priv)146*4882a593Smuzhiyun static int spear1340_miphy_pcie_exit(struct spear1340_miphy_priv *priv)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1340_PCIE_MIPHY_CFG,
149*4882a593Smuzhiyun 			   SPEAR1340_PCIE_MIPHY_CFG_MASK, 0);
150*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1340_PCIE_SATA_CFG,
151*4882a593Smuzhiyun 			   SPEAR1340_PCIE_SATA_CFG_MASK, 0);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
spear1340_miphy_init(struct phy * phy)156*4882a593Smuzhiyun static int spear1340_miphy_init(struct phy *phy)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct spear1340_miphy_priv *priv = phy_get_drvdata(phy);
159*4882a593Smuzhiyun 	int ret = 0;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	if (priv->mode == SATA)
162*4882a593Smuzhiyun 		ret = spear1340_miphy_sata_init(priv);
163*4882a593Smuzhiyun 	else if (priv->mode == PCIE)
164*4882a593Smuzhiyun 		ret = spear1340_miphy_pcie_init(priv);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return ret;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
spear1340_miphy_exit(struct phy * phy)169*4882a593Smuzhiyun static int spear1340_miphy_exit(struct phy *phy)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	struct spear1340_miphy_priv *priv = phy_get_drvdata(phy);
172*4882a593Smuzhiyun 	int ret = 0;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (priv->mode == SATA)
175*4882a593Smuzhiyun 		ret = spear1340_miphy_sata_exit(priv);
176*4882a593Smuzhiyun 	else if (priv->mode == PCIE)
177*4882a593Smuzhiyun 		ret = spear1340_miphy_pcie_exit(priv);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return ret;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static const struct of_device_id spear1340_miphy_of_match[] = {
183*4882a593Smuzhiyun 	{ .compatible = "st,spear1340-miphy" },
184*4882a593Smuzhiyun 	{ },
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, spear1340_miphy_of_match);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static const struct phy_ops spear1340_miphy_ops = {
189*4882a593Smuzhiyun 	.init = spear1340_miphy_init,
190*4882a593Smuzhiyun 	.exit = spear1340_miphy_exit,
191*4882a593Smuzhiyun 	.owner = THIS_MODULE,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
spear1340_miphy_suspend(struct device * dev)195*4882a593Smuzhiyun static int spear1340_miphy_suspend(struct device *dev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct spear1340_miphy_priv *priv = dev_get_drvdata(dev);
198*4882a593Smuzhiyun 	int ret = 0;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	if (priv->mode == SATA)
201*4882a593Smuzhiyun 		ret = spear1340_miphy_sata_exit(priv);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return ret;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
spear1340_miphy_resume(struct device * dev)206*4882a593Smuzhiyun static int spear1340_miphy_resume(struct device *dev)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	struct spear1340_miphy_priv *priv = dev_get_drvdata(dev);
209*4882a593Smuzhiyun 	int ret = 0;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (priv->mode == SATA)
212*4882a593Smuzhiyun 		ret = spear1340_miphy_sata_init(priv);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	return ret;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun #endif
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(spear1340_miphy_pm_ops, spear1340_miphy_suspend,
219*4882a593Smuzhiyun 			 spear1340_miphy_resume);
220*4882a593Smuzhiyun 
spear1340_miphy_xlate(struct device * dev,struct of_phandle_args * args)221*4882a593Smuzhiyun static struct phy *spear1340_miphy_xlate(struct device *dev,
222*4882a593Smuzhiyun 					 struct of_phandle_args *args)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	struct spear1340_miphy_priv *priv = dev_get_drvdata(dev);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (args->args_count < 1) {
227*4882a593Smuzhiyun 		dev_err(dev, "DT did not pass correct no of args\n");
228*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	priv->mode = args->args[0];
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	if (priv->mode != SATA && priv->mode != PCIE) {
234*4882a593Smuzhiyun 		dev_err(dev, "DT did not pass correct phy mode\n");
235*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	return priv->phy;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
spear1340_miphy_probe(struct platform_device * pdev)241*4882a593Smuzhiyun static int spear1340_miphy_probe(struct platform_device *pdev)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
244*4882a593Smuzhiyun 	struct spear1340_miphy_priv *priv;
245*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
248*4882a593Smuzhiyun 	if (!priv)
249*4882a593Smuzhiyun 		return -ENOMEM;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	priv->misc =
252*4882a593Smuzhiyun 		syscon_regmap_lookup_by_phandle(dev->of_node, "misc");
253*4882a593Smuzhiyun 	if (IS_ERR(priv->misc)) {
254*4882a593Smuzhiyun 		dev_err(dev, "failed to find misc regmap\n");
255*4882a593Smuzhiyun 		return PTR_ERR(priv->misc);
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	priv->phy = devm_phy_create(dev, NULL, &spear1340_miphy_ops);
259*4882a593Smuzhiyun 	if (IS_ERR(priv->phy)) {
260*4882a593Smuzhiyun 		dev_err(dev, "failed to create SATA PCIe PHY\n");
261*4882a593Smuzhiyun 		return PTR_ERR(priv->phy);
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	dev_set_drvdata(dev, priv);
265*4882a593Smuzhiyun 	phy_set_drvdata(priv->phy, priv);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	phy_provider =
268*4882a593Smuzhiyun 		devm_of_phy_provider_register(dev, spear1340_miphy_xlate);
269*4882a593Smuzhiyun 	if (IS_ERR(phy_provider)) {
270*4882a593Smuzhiyun 		dev_err(dev, "failed to register phy provider\n");
271*4882a593Smuzhiyun 		return PTR_ERR(phy_provider);
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	return 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun static struct platform_driver spear1340_miphy_driver = {
278*4882a593Smuzhiyun 	.probe		= spear1340_miphy_probe,
279*4882a593Smuzhiyun 	.driver = {
280*4882a593Smuzhiyun 		.name = "spear1340-miphy",
281*4882a593Smuzhiyun 		.pm = &spear1340_miphy_pm_ops,
282*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(spear1340_miphy_of_match),
283*4882a593Smuzhiyun 	},
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun module_platform_driver(spear1340_miphy_driver);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun MODULE_DESCRIPTION("ST SPEAR1340-MIPHY driver");
289*4882a593Smuzhiyun MODULE_AUTHOR("Pratyush Anand <pratyush.anand@gmail.com>");
290*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
291