xref: /OK3568_Linux_fs/kernel/drivers/phy/st/phy-spear1310-miphy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ST SPEAr1310-miphy driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014 ST Microelectronics
6*4882a593Smuzhiyun  * Pratyush Anand <pratyush.anand@gmail.com>
7*4882a593Smuzhiyun  * Mohit Kumar <mohit.kumar.dhaka@gmail.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/phy/phy.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* SPEAr1310 Registers */
21*4882a593Smuzhiyun #define SPEAR1310_PCIE_SATA_CFG			0x3A4
22*4882a593Smuzhiyun 	#define SPEAR1310_PCIE_SATA2_SEL_PCIE		(0 << 31)
23*4882a593Smuzhiyun 	#define SPEAR1310_PCIE_SATA1_SEL_PCIE		(0 << 30)
24*4882a593Smuzhiyun 	#define SPEAR1310_PCIE_SATA0_SEL_PCIE		(0 << 29)
25*4882a593Smuzhiyun 	#define SPEAR1310_PCIE_SATA2_SEL_SATA		BIT(31)
26*4882a593Smuzhiyun 	#define SPEAR1310_PCIE_SATA1_SEL_SATA		BIT(30)
27*4882a593Smuzhiyun 	#define SPEAR1310_PCIE_SATA0_SEL_SATA		BIT(29)
28*4882a593Smuzhiyun 	#define SPEAR1310_SATA2_CFG_TX_CLK_EN		BIT(27)
29*4882a593Smuzhiyun 	#define SPEAR1310_SATA2_CFG_RX_CLK_EN		BIT(26)
30*4882a593Smuzhiyun 	#define SPEAR1310_SATA2_CFG_POWERUP_RESET	BIT(25)
31*4882a593Smuzhiyun 	#define SPEAR1310_SATA2_CFG_PM_CLK_EN		BIT(24)
32*4882a593Smuzhiyun 	#define SPEAR1310_SATA1_CFG_TX_CLK_EN		BIT(23)
33*4882a593Smuzhiyun 	#define SPEAR1310_SATA1_CFG_RX_CLK_EN		BIT(22)
34*4882a593Smuzhiyun 	#define SPEAR1310_SATA1_CFG_POWERUP_RESET	BIT(21)
35*4882a593Smuzhiyun 	#define SPEAR1310_SATA1_CFG_PM_CLK_EN		BIT(20)
36*4882a593Smuzhiyun 	#define SPEAR1310_SATA0_CFG_TX_CLK_EN		BIT(19)
37*4882a593Smuzhiyun 	#define SPEAR1310_SATA0_CFG_RX_CLK_EN		BIT(18)
38*4882a593Smuzhiyun 	#define SPEAR1310_SATA0_CFG_POWERUP_RESET	BIT(17)
39*4882a593Smuzhiyun 	#define SPEAR1310_SATA0_CFG_PM_CLK_EN		BIT(16)
40*4882a593Smuzhiyun 	#define SPEAR1310_PCIE2_CFG_DEVICE_PRESENT	BIT(11)
41*4882a593Smuzhiyun 	#define SPEAR1310_PCIE2_CFG_POWERUP_RESET	BIT(10)
42*4882a593Smuzhiyun 	#define SPEAR1310_PCIE2_CFG_CORE_CLK_EN		BIT(9)
43*4882a593Smuzhiyun 	#define SPEAR1310_PCIE2_CFG_AUX_CLK_EN		BIT(8)
44*4882a593Smuzhiyun 	#define SPEAR1310_PCIE1_CFG_DEVICE_PRESENT	BIT(7)
45*4882a593Smuzhiyun 	#define SPEAR1310_PCIE1_CFG_POWERUP_RESET	BIT(6)
46*4882a593Smuzhiyun 	#define SPEAR1310_PCIE1_CFG_CORE_CLK_EN		BIT(5)
47*4882a593Smuzhiyun 	#define SPEAR1310_PCIE1_CFG_AUX_CLK_EN		BIT(4)
48*4882a593Smuzhiyun 	#define SPEAR1310_PCIE0_CFG_DEVICE_PRESENT	BIT(3)
49*4882a593Smuzhiyun 	#define SPEAR1310_PCIE0_CFG_POWERUP_RESET	BIT(2)
50*4882a593Smuzhiyun 	#define SPEAR1310_PCIE0_CFG_CORE_CLK_EN		BIT(1)
51*4882a593Smuzhiyun 	#define SPEAR1310_PCIE0_CFG_AUX_CLK_EN		BIT(0)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	#define SPEAR1310_PCIE_CFG_MASK(x) ((0xF << (x * 4)) | BIT((x + 29)))
54*4882a593Smuzhiyun 	#define SPEAR1310_SATA_CFG_MASK(x) ((0xF << (x * 4 + 16)) | \
55*4882a593Smuzhiyun 			BIT((x + 29)))
56*4882a593Smuzhiyun 	#define SPEAR1310_PCIE_CFG_VAL(x) \
57*4882a593Smuzhiyun 			(SPEAR1310_PCIE_SATA##x##_SEL_PCIE | \
58*4882a593Smuzhiyun 			SPEAR1310_PCIE##x##_CFG_AUX_CLK_EN | \
59*4882a593Smuzhiyun 			SPEAR1310_PCIE##x##_CFG_CORE_CLK_EN | \
60*4882a593Smuzhiyun 			SPEAR1310_PCIE##x##_CFG_POWERUP_RESET | \
61*4882a593Smuzhiyun 			SPEAR1310_PCIE##x##_CFG_DEVICE_PRESENT)
62*4882a593Smuzhiyun 	#define SPEAR1310_SATA_CFG_VAL(x) \
63*4882a593Smuzhiyun 			(SPEAR1310_PCIE_SATA##x##_SEL_SATA | \
64*4882a593Smuzhiyun 			SPEAR1310_SATA##x##_CFG_PM_CLK_EN | \
65*4882a593Smuzhiyun 			SPEAR1310_SATA##x##_CFG_POWERUP_RESET | \
66*4882a593Smuzhiyun 			SPEAR1310_SATA##x##_CFG_RX_CLK_EN | \
67*4882a593Smuzhiyun 			SPEAR1310_SATA##x##_CFG_TX_CLK_EN)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define SPEAR1310_PCIE_MIPHY_CFG_1		0x3A8
70*4882a593Smuzhiyun 	#define SPEAR1310_MIPHY_DUAL_OSC_BYPASS_EXT	BIT(31)
71*4882a593Smuzhiyun 	#define SPEAR1310_MIPHY_DUAL_CLK_REF_DIV2	BIT(28)
72*4882a593Smuzhiyun 	#define SPEAR1310_MIPHY_DUAL_PLL_RATIO_TOP(x)	(x << 16)
73*4882a593Smuzhiyun 	#define SPEAR1310_MIPHY_SINGLE_OSC_BYPASS_EXT	BIT(15)
74*4882a593Smuzhiyun 	#define SPEAR1310_MIPHY_SINGLE_CLK_REF_DIV2	BIT(12)
75*4882a593Smuzhiyun 	#define SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(x)	(x << 0)
76*4882a593Smuzhiyun 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_SATA_MASK (0xFFFF)
77*4882a593Smuzhiyun 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE_MASK (0xFFFF << 16)
78*4882a593Smuzhiyun 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_SATA \
79*4882a593Smuzhiyun 			(SPEAR1310_MIPHY_DUAL_OSC_BYPASS_EXT | \
80*4882a593Smuzhiyun 			SPEAR1310_MIPHY_DUAL_CLK_REF_DIV2 | \
81*4882a593Smuzhiyun 			SPEAR1310_MIPHY_DUAL_PLL_RATIO_TOP(60) | \
82*4882a593Smuzhiyun 			SPEAR1310_MIPHY_SINGLE_OSC_BYPASS_EXT | \
83*4882a593Smuzhiyun 			SPEAR1310_MIPHY_SINGLE_CLK_REF_DIV2 | \
84*4882a593Smuzhiyun 			SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(60))
85*4882a593Smuzhiyun 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_SATA_25M_CRYSTAL_CLK \
86*4882a593Smuzhiyun 			(SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(120))
87*4882a593Smuzhiyun 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE \
88*4882a593Smuzhiyun 			(SPEAR1310_MIPHY_DUAL_OSC_BYPASS_EXT | \
89*4882a593Smuzhiyun 			SPEAR1310_MIPHY_DUAL_PLL_RATIO_TOP(25) | \
90*4882a593Smuzhiyun 			SPEAR1310_MIPHY_SINGLE_OSC_BYPASS_EXT | \
91*4882a593Smuzhiyun 			SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(25))
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define SPEAR1310_PCIE_MIPHY_CFG_2		0x3AC
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun enum spear1310_miphy_mode {
96*4882a593Smuzhiyun 	SATA,
97*4882a593Smuzhiyun 	PCIE,
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun struct spear1310_miphy_priv {
101*4882a593Smuzhiyun 	/* instance id of this phy */
102*4882a593Smuzhiyun 	u32				id;
103*4882a593Smuzhiyun 	/* phy mode: 0 for SATA 1 for PCIe */
104*4882a593Smuzhiyun 	enum spear1310_miphy_mode	mode;
105*4882a593Smuzhiyun 	/* regmap for any soc specific misc registers */
106*4882a593Smuzhiyun 	struct regmap			*misc;
107*4882a593Smuzhiyun 	/* phy struct pointer */
108*4882a593Smuzhiyun 	struct phy			*phy;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
spear1310_miphy_pcie_init(struct spear1310_miphy_priv * priv)111*4882a593Smuzhiyun static int spear1310_miphy_pcie_init(struct spear1310_miphy_priv *priv)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	u32 val;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1310_PCIE_MIPHY_CFG_1,
116*4882a593Smuzhiyun 			   SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE_MASK,
117*4882a593Smuzhiyun 			   SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	switch (priv->id) {
120*4882a593Smuzhiyun 	case 0:
121*4882a593Smuzhiyun 		val = SPEAR1310_PCIE_CFG_VAL(0);
122*4882a593Smuzhiyun 		break;
123*4882a593Smuzhiyun 	case 1:
124*4882a593Smuzhiyun 		val = SPEAR1310_PCIE_CFG_VAL(1);
125*4882a593Smuzhiyun 		break;
126*4882a593Smuzhiyun 	case 2:
127*4882a593Smuzhiyun 		val = SPEAR1310_PCIE_CFG_VAL(2);
128*4882a593Smuzhiyun 		break;
129*4882a593Smuzhiyun 	default:
130*4882a593Smuzhiyun 		return -EINVAL;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1310_PCIE_SATA_CFG,
134*4882a593Smuzhiyun 			   SPEAR1310_PCIE_CFG_MASK(priv->id), val);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	return 0;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
spear1310_miphy_pcie_exit(struct spear1310_miphy_priv * priv)139*4882a593Smuzhiyun static int spear1310_miphy_pcie_exit(struct spear1310_miphy_priv *priv)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1310_PCIE_SATA_CFG,
142*4882a593Smuzhiyun 			   SPEAR1310_PCIE_CFG_MASK(priv->id), 0);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	regmap_update_bits(priv->misc, SPEAR1310_PCIE_MIPHY_CFG_1,
145*4882a593Smuzhiyun 			   SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE_MASK, 0);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
spear1310_miphy_init(struct phy * phy)150*4882a593Smuzhiyun static int spear1310_miphy_init(struct phy *phy)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct spear1310_miphy_priv *priv = phy_get_drvdata(phy);
153*4882a593Smuzhiyun 	int ret = 0;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	if (priv->mode == PCIE)
156*4882a593Smuzhiyun 		ret = spear1310_miphy_pcie_init(priv);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	return ret;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
spear1310_miphy_exit(struct phy * phy)161*4882a593Smuzhiyun static int spear1310_miphy_exit(struct phy *phy)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	struct spear1310_miphy_priv *priv = phy_get_drvdata(phy);
164*4882a593Smuzhiyun 	int ret = 0;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (priv->mode == PCIE)
167*4882a593Smuzhiyun 		ret = spear1310_miphy_pcie_exit(priv);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return ret;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun static const struct of_device_id spear1310_miphy_of_match[] = {
173*4882a593Smuzhiyun 	{ .compatible = "st,spear1310-miphy" },
174*4882a593Smuzhiyun 	{ },
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, spear1310_miphy_of_match);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static const struct phy_ops spear1310_miphy_ops = {
179*4882a593Smuzhiyun 	.init = spear1310_miphy_init,
180*4882a593Smuzhiyun 	.exit = spear1310_miphy_exit,
181*4882a593Smuzhiyun 	.owner = THIS_MODULE,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
spear1310_miphy_xlate(struct device * dev,struct of_phandle_args * args)184*4882a593Smuzhiyun static struct phy *spear1310_miphy_xlate(struct device *dev,
185*4882a593Smuzhiyun 					 struct of_phandle_args *args)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct spear1310_miphy_priv *priv = dev_get_drvdata(dev);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (args->args_count < 1) {
190*4882a593Smuzhiyun 		dev_err(dev, "DT did not pass correct no of args\n");
191*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	priv->mode = args->args[0];
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (priv->mode != SATA && priv->mode != PCIE) {
197*4882a593Smuzhiyun 		dev_err(dev, "DT did not pass correct phy mode\n");
198*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return priv->phy;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
spear1310_miphy_probe(struct platform_device * pdev)204*4882a593Smuzhiyun static int spear1310_miphy_probe(struct platform_device *pdev)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
207*4882a593Smuzhiyun 	struct spear1310_miphy_priv *priv;
208*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
211*4882a593Smuzhiyun 	if (!priv)
212*4882a593Smuzhiyun 		return -ENOMEM;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	priv->misc =
215*4882a593Smuzhiyun 		syscon_regmap_lookup_by_phandle(dev->of_node, "misc");
216*4882a593Smuzhiyun 	if (IS_ERR(priv->misc)) {
217*4882a593Smuzhiyun 		dev_err(dev, "failed to find misc regmap\n");
218*4882a593Smuzhiyun 		return PTR_ERR(priv->misc);
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (of_property_read_u32(dev->of_node, "phy-id", &priv->id)) {
222*4882a593Smuzhiyun 		dev_err(dev, "failed to find phy id\n");
223*4882a593Smuzhiyun 		return -EINVAL;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	priv->phy = devm_phy_create(dev, NULL, &spear1310_miphy_ops);
227*4882a593Smuzhiyun 	if (IS_ERR(priv->phy)) {
228*4882a593Smuzhiyun 		dev_err(dev, "failed to create SATA PCIe PHY\n");
229*4882a593Smuzhiyun 		return PTR_ERR(priv->phy);
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	dev_set_drvdata(dev, priv);
233*4882a593Smuzhiyun 	phy_set_drvdata(priv->phy, priv);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	phy_provider =
236*4882a593Smuzhiyun 		devm_of_phy_provider_register(dev, spear1310_miphy_xlate);
237*4882a593Smuzhiyun 	if (IS_ERR(phy_provider)) {
238*4882a593Smuzhiyun 		dev_err(dev, "failed to register phy provider\n");
239*4882a593Smuzhiyun 		return PTR_ERR(phy_provider);
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static struct platform_driver spear1310_miphy_driver = {
246*4882a593Smuzhiyun 	.probe		= spear1310_miphy_probe,
247*4882a593Smuzhiyun 	.driver = {
248*4882a593Smuzhiyun 		.name = "spear1310-miphy",
249*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(spear1310_miphy_of_match),
250*4882a593Smuzhiyun 	},
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun module_platform_driver(spear1310_miphy_driver);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun MODULE_DESCRIPTION("ST SPEAR1310-MIPHY driver");
256*4882a593Smuzhiyun MODULE_AUTHOR("Pratyush Anand <pratyush.anand@gmail.com>");
257*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
258