1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * phy-uniphier-usb3ss.c - SS-PHY driver for Socionext UniPhier USB3 controller
4*4882a593Smuzhiyun * Copyright 2015-2018 Socionext Inc.
5*4882a593Smuzhiyun * Author:
6*4882a593Smuzhiyun * Kunihiko Hayashi <hayashi.kunihiko@socionext.com>
7*4882a593Smuzhiyun * Contributors:
8*4882a593Smuzhiyun * Motoya Tanigawa <tanigawa.motoya@socionext.com>
9*4882a593Smuzhiyun * Masami Hiramatsu <masami.hiramatsu@linaro.org>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/bitfield.h>
13*4882a593Smuzhiyun #include <linux/bitops.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/phy/phy.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
22*4882a593Smuzhiyun #include <linux/reset.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define SSPHY_TESTI 0x0
25*4882a593Smuzhiyun #define TESTI_DAT_MASK GENMASK(13, 6)
26*4882a593Smuzhiyun #define TESTI_ADR_MASK GENMASK(5, 1)
27*4882a593Smuzhiyun #define TESTI_WR_EN BIT(0)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define SSPHY_TESTO 0x4
30*4882a593Smuzhiyun #define TESTO_DAT_MASK GENMASK(7, 0)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define PHY_F(regno, msb, lsb) { (regno), (msb), (lsb) }
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define CDR_CPD_TRIM PHY_F(7, 3, 0) /* RxPLL charge pump current */
35*4882a593Smuzhiyun #define CDR_CPF_TRIM PHY_F(8, 3, 0) /* RxPLL charge pump current 2 */
36*4882a593Smuzhiyun #define TX_PLL_TRIM PHY_F(9, 3, 0) /* TxPLL charge pump current */
37*4882a593Smuzhiyun #define BGAP_TRIM PHY_F(11, 3, 0) /* Bandgap voltage */
38*4882a593Smuzhiyun #define CDR_TRIM PHY_F(13, 6, 5) /* Clock Data Recovery setting */
39*4882a593Smuzhiyun #define VCO_CTRL PHY_F(26, 7, 4) /* VCO control */
40*4882a593Smuzhiyun #define VCOPLL_CTRL PHY_F(27, 2, 0) /* TxPLL VCO tuning */
41*4882a593Smuzhiyun #define VCOPLL_CM PHY_F(28, 1, 0) /* TxPLL voltage */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define MAX_PHY_PARAMS 7
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun struct uniphier_u3ssphy_param {
46*4882a593Smuzhiyun struct {
47*4882a593Smuzhiyun int reg_no;
48*4882a593Smuzhiyun int msb;
49*4882a593Smuzhiyun int lsb;
50*4882a593Smuzhiyun } field;
51*4882a593Smuzhiyun u8 value;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct uniphier_u3ssphy_priv {
55*4882a593Smuzhiyun struct device *dev;
56*4882a593Smuzhiyun void __iomem *base;
57*4882a593Smuzhiyun struct clk *clk, *clk_ext, *clk_parent, *clk_parent_gio;
58*4882a593Smuzhiyun struct reset_control *rst, *rst_parent, *rst_parent_gio;
59*4882a593Smuzhiyun struct regulator *vbus;
60*4882a593Smuzhiyun const struct uniphier_u3ssphy_soc_data *data;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun struct uniphier_u3ssphy_soc_data {
64*4882a593Smuzhiyun bool is_legacy;
65*4882a593Smuzhiyun int nparams;
66*4882a593Smuzhiyun const struct uniphier_u3ssphy_param param[MAX_PHY_PARAMS];
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
uniphier_u3ssphy_testio_write(struct uniphier_u3ssphy_priv * priv,u32 data)69*4882a593Smuzhiyun static void uniphier_u3ssphy_testio_write(struct uniphier_u3ssphy_priv *priv,
70*4882a593Smuzhiyun u32 data)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun /* need to read TESTO twice after accessing TESTI */
73*4882a593Smuzhiyun writel(data, priv->base + SSPHY_TESTI);
74*4882a593Smuzhiyun readl(priv->base + SSPHY_TESTO);
75*4882a593Smuzhiyun readl(priv->base + SSPHY_TESTO);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
uniphier_u3ssphy_set_param(struct uniphier_u3ssphy_priv * priv,const struct uniphier_u3ssphy_param * p)78*4882a593Smuzhiyun static void uniphier_u3ssphy_set_param(struct uniphier_u3ssphy_priv *priv,
79*4882a593Smuzhiyun const struct uniphier_u3ssphy_param *p)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun u32 val;
82*4882a593Smuzhiyun u8 field_mask = GENMASK(p->field.msb, p->field.lsb);
83*4882a593Smuzhiyun u8 data;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* read previous data */
86*4882a593Smuzhiyun val = FIELD_PREP(TESTI_DAT_MASK, 1);
87*4882a593Smuzhiyun val |= FIELD_PREP(TESTI_ADR_MASK, p->field.reg_no);
88*4882a593Smuzhiyun uniphier_u3ssphy_testio_write(priv, val);
89*4882a593Smuzhiyun val = readl(priv->base + SSPHY_TESTO) & TESTO_DAT_MASK;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* update value */
92*4882a593Smuzhiyun val &= ~field_mask;
93*4882a593Smuzhiyun data = field_mask & (p->value << p->field.lsb);
94*4882a593Smuzhiyun val = FIELD_PREP(TESTI_DAT_MASK, data | val);
95*4882a593Smuzhiyun val |= FIELD_PREP(TESTI_ADR_MASK, p->field.reg_no);
96*4882a593Smuzhiyun uniphier_u3ssphy_testio_write(priv, val);
97*4882a593Smuzhiyun uniphier_u3ssphy_testio_write(priv, val | TESTI_WR_EN);
98*4882a593Smuzhiyun uniphier_u3ssphy_testio_write(priv, val);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* read current data as dummy */
101*4882a593Smuzhiyun val = FIELD_PREP(TESTI_DAT_MASK, 1);
102*4882a593Smuzhiyun val |= FIELD_PREP(TESTI_ADR_MASK, p->field.reg_no);
103*4882a593Smuzhiyun uniphier_u3ssphy_testio_write(priv, val);
104*4882a593Smuzhiyun readl(priv->base + SSPHY_TESTO);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
uniphier_u3ssphy_power_on(struct phy * phy)107*4882a593Smuzhiyun static int uniphier_u3ssphy_power_on(struct phy *phy)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct uniphier_u3ssphy_priv *priv = phy_get_drvdata(phy);
110*4882a593Smuzhiyun int ret;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk_ext);
113*4882a593Smuzhiyun if (ret)
114*4882a593Smuzhiyun return ret;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk);
117*4882a593Smuzhiyun if (ret)
118*4882a593Smuzhiyun goto out_clk_ext_disable;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun ret = reset_control_deassert(priv->rst);
121*4882a593Smuzhiyun if (ret)
122*4882a593Smuzhiyun goto out_clk_disable;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (priv->vbus) {
125*4882a593Smuzhiyun ret = regulator_enable(priv->vbus);
126*4882a593Smuzhiyun if (ret)
127*4882a593Smuzhiyun goto out_rst_assert;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun return 0;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun out_rst_assert:
133*4882a593Smuzhiyun reset_control_assert(priv->rst);
134*4882a593Smuzhiyun out_clk_disable:
135*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
136*4882a593Smuzhiyun out_clk_ext_disable:
137*4882a593Smuzhiyun clk_disable_unprepare(priv->clk_ext);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return ret;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
uniphier_u3ssphy_power_off(struct phy * phy)142*4882a593Smuzhiyun static int uniphier_u3ssphy_power_off(struct phy *phy)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct uniphier_u3ssphy_priv *priv = phy_get_drvdata(phy);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (priv->vbus)
147*4882a593Smuzhiyun regulator_disable(priv->vbus);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun reset_control_assert(priv->rst);
150*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
151*4882a593Smuzhiyun clk_disable_unprepare(priv->clk_ext);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
uniphier_u3ssphy_init(struct phy * phy)156*4882a593Smuzhiyun static int uniphier_u3ssphy_init(struct phy *phy)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct uniphier_u3ssphy_priv *priv = phy_get_drvdata(phy);
159*4882a593Smuzhiyun int i, ret;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk_parent);
162*4882a593Smuzhiyun if (ret)
163*4882a593Smuzhiyun return ret;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk_parent_gio);
166*4882a593Smuzhiyun if (ret)
167*4882a593Smuzhiyun goto out_clk_disable;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun ret = reset_control_deassert(priv->rst_parent);
170*4882a593Smuzhiyun if (ret)
171*4882a593Smuzhiyun goto out_clk_gio_disable;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun ret = reset_control_deassert(priv->rst_parent_gio);
174*4882a593Smuzhiyun if (ret)
175*4882a593Smuzhiyun goto out_rst_assert;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (priv->data->is_legacy)
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun for (i = 0; i < priv->data->nparams; i++)
181*4882a593Smuzhiyun uniphier_u3ssphy_set_param(priv, &priv->data->param[i]);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return 0;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun out_rst_assert:
186*4882a593Smuzhiyun reset_control_assert(priv->rst_parent);
187*4882a593Smuzhiyun out_clk_gio_disable:
188*4882a593Smuzhiyun clk_disable_unprepare(priv->clk_parent_gio);
189*4882a593Smuzhiyun out_clk_disable:
190*4882a593Smuzhiyun clk_disable_unprepare(priv->clk_parent);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return ret;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
uniphier_u3ssphy_exit(struct phy * phy)195*4882a593Smuzhiyun static int uniphier_u3ssphy_exit(struct phy *phy)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct uniphier_u3ssphy_priv *priv = phy_get_drvdata(phy);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun reset_control_assert(priv->rst_parent_gio);
200*4882a593Smuzhiyun reset_control_assert(priv->rst_parent);
201*4882a593Smuzhiyun clk_disable_unprepare(priv->clk_parent_gio);
202*4882a593Smuzhiyun clk_disable_unprepare(priv->clk_parent);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun static const struct phy_ops uniphier_u3ssphy_ops = {
208*4882a593Smuzhiyun .init = uniphier_u3ssphy_init,
209*4882a593Smuzhiyun .exit = uniphier_u3ssphy_exit,
210*4882a593Smuzhiyun .power_on = uniphier_u3ssphy_power_on,
211*4882a593Smuzhiyun .power_off = uniphier_u3ssphy_power_off,
212*4882a593Smuzhiyun .owner = THIS_MODULE,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
uniphier_u3ssphy_probe(struct platform_device * pdev)215*4882a593Smuzhiyun static int uniphier_u3ssphy_probe(struct platform_device *pdev)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun struct device *dev = &pdev->dev;
218*4882a593Smuzhiyun struct uniphier_u3ssphy_priv *priv;
219*4882a593Smuzhiyun struct phy_provider *phy_provider;
220*4882a593Smuzhiyun struct phy *phy;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
223*4882a593Smuzhiyun if (!priv)
224*4882a593Smuzhiyun return -ENOMEM;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun priv->dev = dev;
227*4882a593Smuzhiyun priv->data = of_device_get_match_data(dev);
228*4882a593Smuzhiyun if (WARN_ON(!priv->data ||
229*4882a593Smuzhiyun priv->data->nparams > MAX_PHY_PARAMS))
230*4882a593Smuzhiyun return -EINVAL;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun priv->base = devm_platform_ioremap_resource(pdev, 0);
233*4882a593Smuzhiyun if (IS_ERR(priv->base))
234*4882a593Smuzhiyun return PTR_ERR(priv->base);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (!priv->data->is_legacy) {
237*4882a593Smuzhiyun priv->clk = devm_clk_get(dev, "phy");
238*4882a593Smuzhiyun if (IS_ERR(priv->clk))
239*4882a593Smuzhiyun return PTR_ERR(priv->clk);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun priv->clk_ext = devm_clk_get_optional(dev, "phy-ext");
242*4882a593Smuzhiyun if (IS_ERR(priv->clk_ext))
243*4882a593Smuzhiyun return PTR_ERR(priv->clk_ext);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun priv->rst = devm_reset_control_get_shared(dev, "phy");
246*4882a593Smuzhiyun if (IS_ERR(priv->rst))
247*4882a593Smuzhiyun return PTR_ERR(priv->rst);
248*4882a593Smuzhiyun } else {
249*4882a593Smuzhiyun priv->clk_parent_gio = devm_clk_get(dev, "gio");
250*4882a593Smuzhiyun if (IS_ERR(priv->clk_parent_gio))
251*4882a593Smuzhiyun return PTR_ERR(priv->clk_parent_gio);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun priv->rst_parent_gio =
254*4882a593Smuzhiyun devm_reset_control_get_shared(dev, "gio");
255*4882a593Smuzhiyun if (IS_ERR(priv->rst_parent_gio))
256*4882a593Smuzhiyun return PTR_ERR(priv->rst_parent_gio);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun priv->clk_parent = devm_clk_get(dev, "link");
260*4882a593Smuzhiyun if (IS_ERR(priv->clk_parent))
261*4882a593Smuzhiyun return PTR_ERR(priv->clk_parent);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun priv->rst_parent = devm_reset_control_get_shared(dev, "link");
264*4882a593Smuzhiyun if (IS_ERR(priv->rst_parent))
265*4882a593Smuzhiyun return PTR_ERR(priv->rst_parent);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun priv->vbus = devm_regulator_get_optional(dev, "vbus");
268*4882a593Smuzhiyun if (IS_ERR(priv->vbus)) {
269*4882a593Smuzhiyun if (PTR_ERR(priv->vbus) == -EPROBE_DEFER)
270*4882a593Smuzhiyun return PTR_ERR(priv->vbus);
271*4882a593Smuzhiyun priv->vbus = NULL;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun phy = devm_phy_create(dev, dev->of_node, &uniphier_u3ssphy_ops);
275*4882a593Smuzhiyun if (IS_ERR(phy))
276*4882a593Smuzhiyun return PTR_ERR(phy);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun phy_set_drvdata(phy, priv);
279*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(phy_provider);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static const struct uniphier_u3ssphy_soc_data uniphier_pro4_data = {
285*4882a593Smuzhiyun .is_legacy = true,
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static const struct uniphier_u3ssphy_soc_data uniphier_pxs2_data = {
289*4882a593Smuzhiyun .is_legacy = false,
290*4882a593Smuzhiyun .nparams = 7,
291*4882a593Smuzhiyun .param = {
292*4882a593Smuzhiyun { CDR_CPD_TRIM, 10 },
293*4882a593Smuzhiyun { CDR_CPF_TRIM, 3 },
294*4882a593Smuzhiyun { TX_PLL_TRIM, 5 },
295*4882a593Smuzhiyun { BGAP_TRIM, 9 },
296*4882a593Smuzhiyun { CDR_TRIM, 2 },
297*4882a593Smuzhiyun { VCOPLL_CTRL, 7 },
298*4882a593Smuzhiyun { VCOPLL_CM, 1 },
299*4882a593Smuzhiyun },
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun static const struct uniphier_u3ssphy_soc_data uniphier_ld20_data = {
303*4882a593Smuzhiyun .is_legacy = false,
304*4882a593Smuzhiyun .nparams = 3,
305*4882a593Smuzhiyun .param = {
306*4882a593Smuzhiyun { CDR_CPD_TRIM, 6 },
307*4882a593Smuzhiyun { CDR_TRIM, 2 },
308*4882a593Smuzhiyun { VCO_CTRL, 5 },
309*4882a593Smuzhiyun },
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun static const struct of_device_id uniphier_u3ssphy_match[] = {
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro4-usb3-ssphy",
315*4882a593Smuzhiyun .data = &uniphier_pro4_data,
316*4882a593Smuzhiyun },
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro5-usb3-ssphy",
319*4882a593Smuzhiyun .data = &uniphier_pro4_data,
320*4882a593Smuzhiyun },
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun .compatible = "socionext,uniphier-pxs2-usb3-ssphy",
323*4882a593Smuzhiyun .data = &uniphier_pxs2_data,
324*4882a593Smuzhiyun },
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld20-usb3-ssphy",
327*4882a593Smuzhiyun .data = &uniphier_ld20_data,
328*4882a593Smuzhiyun },
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun .compatible = "socionext,uniphier-pxs3-usb3-ssphy",
331*4882a593Smuzhiyun .data = &uniphier_ld20_data,
332*4882a593Smuzhiyun },
333*4882a593Smuzhiyun { /* sentinel */ }
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, uniphier_u3ssphy_match);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static struct platform_driver uniphier_u3ssphy_driver = {
338*4882a593Smuzhiyun .probe = uniphier_u3ssphy_probe,
339*4882a593Smuzhiyun .driver = {
340*4882a593Smuzhiyun .name = "uniphier-usb3-ssphy",
341*4882a593Smuzhiyun .of_match_table = uniphier_u3ssphy_match,
342*4882a593Smuzhiyun },
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun module_platform_driver(uniphier_u3ssphy_driver);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun MODULE_AUTHOR("Kunihiko Hayashi <hayashi.kunihiko@socionext.com>");
348*4882a593Smuzhiyun MODULE_DESCRIPTION("UniPhier SS-PHY driver for USB3 controller");
349*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
350