1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * phy-uniphier-usb3hs.c - HS-PHY driver for Socionext UniPhier USB3 controller
4*4882a593Smuzhiyun * Copyright 2015-2018 Socionext Inc.
5*4882a593Smuzhiyun * Author:
6*4882a593Smuzhiyun * Kunihiko Hayashi <hayashi.kunihiko@socionext.com>
7*4882a593Smuzhiyun * Contributors:
8*4882a593Smuzhiyun * Motoya Tanigawa <tanigawa.motoya@socionext.com>
9*4882a593Smuzhiyun * Masami Hiramatsu <masami.hiramatsu@linaro.org>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/bitfield.h>
13*4882a593Smuzhiyun #include <linux/bitops.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/nvmem-consumer.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_platform.h>
20*4882a593Smuzhiyun #include <linux/phy/phy.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
23*4882a593Smuzhiyun #include <linux/reset.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define HSPHY_CFG0 0x0
27*4882a593Smuzhiyun #define HSPHY_CFG0_HS_I_MASK GENMASK(31, 28)
28*4882a593Smuzhiyun #define HSPHY_CFG0_HSDISC_MASK GENMASK(27, 26)
29*4882a593Smuzhiyun #define HSPHY_CFG0_SWING_MASK GENMASK(17, 16)
30*4882a593Smuzhiyun #define HSPHY_CFG0_SEL_T_MASK GENMASK(15, 12)
31*4882a593Smuzhiyun #define HSPHY_CFG0_RTERM_MASK GENMASK(7, 6)
32*4882a593Smuzhiyun #define HSPHY_CFG0_TRIMMASK (HSPHY_CFG0_HS_I_MASK \
33*4882a593Smuzhiyun | HSPHY_CFG0_SEL_T_MASK \
34*4882a593Smuzhiyun | HSPHY_CFG0_RTERM_MASK)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define HSPHY_CFG1 0x4
37*4882a593Smuzhiyun #define HSPHY_CFG1_DAT_EN BIT(29)
38*4882a593Smuzhiyun #define HSPHY_CFG1_ADR_EN BIT(28)
39*4882a593Smuzhiyun #define HSPHY_CFG1_ADR_MASK GENMASK(27, 16)
40*4882a593Smuzhiyun #define HSPHY_CFG1_DAT_MASK GENMASK(23, 16)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define PHY_F(regno, msb, lsb) { (regno), (msb), (lsb) }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define RX_CHK_SYNC PHY_F(0, 5, 5) /* RX sync mode */
45*4882a593Smuzhiyun #define RX_SYNC_SEL PHY_F(1, 1, 0) /* RX sync length */
46*4882a593Smuzhiyun #define LS_SLEW PHY_F(10, 6, 6) /* LS mode slew rate */
47*4882a593Smuzhiyun #define FS_LS_DRV PHY_F(10, 5, 5) /* FS/LS slew rate */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define MAX_PHY_PARAMS 4
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun struct uniphier_u3hsphy_param {
52*4882a593Smuzhiyun struct {
53*4882a593Smuzhiyun int reg_no;
54*4882a593Smuzhiyun int msb;
55*4882a593Smuzhiyun int lsb;
56*4882a593Smuzhiyun } field;
57*4882a593Smuzhiyun u8 value;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct uniphier_u3hsphy_trim_param {
61*4882a593Smuzhiyun unsigned int rterm;
62*4882a593Smuzhiyun unsigned int sel_t;
63*4882a593Smuzhiyun unsigned int hs_i;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define trim_param_is_valid(p) ((p)->rterm || (p)->sel_t || (p)->hs_i)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun struct uniphier_u3hsphy_priv {
69*4882a593Smuzhiyun struct device *dev;
70*4882a593Smuzhiyun void __iomem *base;
71*4882a593Smuzhiyun struct clk *clk, *clk_parent, *clk_ext, *clk_parent_gio;
72*4882a593Smuzhiyun struct reset_control *rst, *rst_parent, *rst_parent_gio;
73*4882a593Smuzhiyun struct regulator *vbus;
74*4882a593Smuzhiyun const struct uniphier_u3hsphy_soc_data *data;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun struct uniphier_u3hsphy_soc_data {
78*4882a593Smuzhiyun bool is_legacy;
79*4882a593Smuzhiyun int nparams;
80*4882a593Smuzhiyun const struct uniphier_u3hsphy_param param[MAX_PHY_PARAMS];
81*4882a593Smuzhiyun u32 config0;
82*4882a593Smuzhiyun u32 config1;
83*4882a593Smuzhiyun void (*trim_func)(struct uniphier_u3hsphy_priv *priv, u32 *pconfig,
84*4882a593Smuzhiyun struct uniphier_u3hsphy_trim_param *pt);
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
uniphier_u3hsphy_trim_ld20(struct uniphier_u3hsphy_priv * priv,u32 * pconfig,struct uniphier_u3hsphy_trim_param * pt)87*4882a593Smuzhiyun static void uniphier_u3hsphy_trim_ld20(struct uniphier_u3hsphy_priv *priv,
88*4882a593Smuzhiyun u32 *pconfig,
89*4882a593Smuzhiyun struct uniphier_u3hsphy_trim_param *pt)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun *pconfig &= ~HSPHY_CFG0_RTERM_MASK;
92*4882a593Smuzhiyun *pconfig |= FIELD_PREP(HSPHY_CFG0_RTERM_MASK, pt->rterm);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun *pconfig &= ~HSPHY_CFG0_SEL_T_MASK;
95*4882a593Smuzhiyun *pconfig |= FIELD_PREP(HSPHY_CFG0_SEL_T_MASK, pt->sel_t);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun *pconfig &= ~HSPHY_CFG0_HS_I_MASK;
98*4882a593Smuzhiyun *pconfig |= FIELD_PREP(HSPHY_CFG0_HS_I_MASK, pt->hs_i);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
uniphier_u3hsphy_get_nvparam(struct uniphier_u3hsphy_priv * priv,const char * name,unsigned int * val)101*4882a593Smuzhiyun static int uniphier_u3hsphy_get_nvparam(struct uniphier_u3hsphy_priv *priv,
102*4882a593Smuzhiyun const char *name, unsigned int *val)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun struct nvmem_cell *cell;
105*4882a593Smuzhiyun u8 *buf;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun cell = devm_nvmem_cell_get(priv->dev, name);
108*4882a593Smuzhiyun if (IS_ERR(cell))
109*4882a593Smuzhiyun return PTR_ERR(cell);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun buf = nvmem_cell_read(cell, NULL);
112*4882a593Smuzhiyun if (IS_ERR(buf))
113*4882a593Smuzhiyun return PTR_ERR(buf);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun *val = *buf;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun kfree(buf);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
uniphier_u3hsphy_get_nvparams(struct uniphier_u3hsphy_priv * priv,struct uniphier_u3hsphy_trim_param * pt)122*4882a593Smuzhiyun static int uniphier_u3hsphy_get_nvparams(struct uniphier_u3hsphy_priv *priv,
123*4882a593Smuzhiyun struct uniphier_u3hsphy_trim_param *pt)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun int ret;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun ret = uniphier_u3hsphy_get_nvparam(priv, "rterm", &pt->rterm);
128*4882a593Smuzhiyun if (ret)
129*4882a593Smuzhiyun return ret;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun ret = uniphier_u3hsphy_get_nvparam(priv, "sel_t", &pt->sel_t);
132*4882a593Smuzhiyun if (ret)
133*4882a593Smuzhiyun return ret;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun ret = uniphier_u3hsphy_get_nvparam(priv, "hs_i", &pt->hs_i);
136*4882a593Smuzhiyun if (ret)
137*4882a593Smuzhiyun return ret;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
uniphier_u3hsphy_update_config(struct uniphier_u3hsphy_priv * priv,u32 * pconfig)142*4882a593Smuzhiyun static int uniphier_u3hsphy_update_config(struct uniphier_u3hsphy_priv *priv,
143*4882a593Smuzhiyun u32 *pconfig)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct uniphier_u3hsphy_trim_param trim;
146*4882a593Smuzhiyun int ret, trimmed = 0;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (priv->data->trim_func) {
149*4882a593Smuzhiyun ret = uniphier_u3hsphy_get_nvparams(priv, &trim);
150*4882a593Smuzhiyun if (ret == -EPROBE_DEFER)
151*4882a593Smuzhiyun return ret;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun * call trim_func only when trimming parameters that aren't
155*4882a593Smuzhiyun * all-zero can be acquired. All-zero parameters mean nothing
156*4882a593Smuzhiyun * has been written to nvmem.
157*4882a593Smuzhiyun */
158*4882a593Smuzhiyun if (!ret && trim_param_is_valid(&trim)) {
159*4882a593Smuzhiyun priv->data->trim_func(priv, pconfig, &trim);
160*4882a593Smuzhiyun trimmed = 1;
161*4882a593Smuzhiyun } else {
162*4882a593Smuzhiyun dev_dbg(priv->dev, "can't get parameter from nvmem\n");
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* use default parameters without trimming values */
167*4882a593Smuzhiyun if (!trimmed) {
168*4882a593Smuzhiyun *pconfig &= ~HSPHY_CFG0_HSDISC_MASK;
169*4882a593Smuzhiyun *pconfig |= FIELD_PREP(HSPHY_CFG0_HSDISC_MASK, 3);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
uniphier_u3hsphy_set_param(struct uniphier_u3hsphy_priv * priv,const struct uniphier_u3hsphy_param * p)175*4882a593Smuzhiyun static void uniphier_u3hsphy_set_param(struct uniphier_u3hsphy_priv *priv,
176*4882a593Smuzhiyun const struct uniphier_u3hsphy_param *p)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun u32 val;
179*4882a593Smuzhiyun u32 field_mask = GENMASK(p->field.msb, p->field.lsb);
180*4882a593Smuzhiyun u8 data;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun val = readl(priv->base + HSPHY_CFG1);
183*4882a593Smuzhiyun val &= ~HSPHY_CFG1_ADR_MASK;
184*4882a593Smuzhiyun val |= FIELD_PREP(HSPHY_CFG1_ADR_MASK, p->field.reg_no)
185*4882a593Smuzhiyun | HSPHY_CFG1_ADR_EN;
186*4882a593Smuzhiyun writel(val, priv->base + HSPHY_CFG1);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun val = readl(priv->base + HSPHY_CFG1);
189*4882a593Smuzhiyun val &= ~HSPHY_CFG1_ADR_EN;
190*4882a593Smuzhiyun writel(val, priv->base + HSPHY_CFG1);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun val = readl(priv->base + HSPHY_CFG1);
193*4882a593Smuzhiyun val &= ~FIELD_PREP(HSPHY_CFG1_DAT_MASK, field_mask);
194*4882a593Smuzhiyun data = field_mask & (p->value << p->field.lsb);
195*4882a593Smuzhiyun val |= FIELD_PREP(HSPHY_CFG1_DAT_MASK, data) | HSPHY_CFG1_DAT_EN;
196*4882a593Smuzhiyun writel(val, priv->base + HSPHY_CFG1);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun val = readl(priv->base + HSPHY_CFG1);
199*4882a593Smuzhiyun val &= ~HSPHY_CFG1_DAT_EN;
200*4882a593Smuzhiyun writel(val, priv->base + HSPHY_CFG1);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
uniphier_u3hsphy_power_on(struct phy * phy)203*4882a593Smuzhiyun static int uniphier_u3hsphy_power_on(struct phy *phy)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct uniphier_u3hsphy_priv *priv = phy_get_drvdata(phy);
206*4882a593Smuzhiyun int ret;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk_ext);
209*4882a593Smuzhiyun if (ret)
210*4882a593Smuzhiyun return ret;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk);
213*4882a593Smuzhiyun if (ret)
214*4882a593Smuzhiyun goto out_clk_ext_disable;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun ret = reset_control_deassert(priv->rst);
217*4882a593Smuzhiyun if (ret)
218*4882a593Smuzhiyun goto out_clk_disable;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun if (priv->vbus) {
221*4882a593Smuzhiyun ret = regulator_enable(priv->vbus);
222*4882a593Smuzhiyun if (ret)
223*4882a593Smuzhiyun goto out_rst_assert;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun out_rst_assert:
229*4882a593Smuzhiyun reset_control_assert(priv->rst);
230*4882a593Smuzhiyun out_clk_disable:
231*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
232*4882a593Smuzhiyun out_clk_ext_disable:
233*4882a593Smuzhiyun clk_disable_unprepare(priv->clk_ext);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun return ret;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
uniphier_u3hsphy_power_off(struct phy * phy)238*4882a593Smuzhiyun static int uniphier_u3hsphy_power_off(struct phy *phy)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun struct uniphier_u3hsphy_priv *priv = phy_get_drvdata(phy);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (priv->vbus)
243*4882a593Smuzhiyun regulator_disable(priv->vbus);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun reset_control_assert(priv->rst);
246*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
247*4882a593Smuzhiyun clk_disable_unprepare(priv->clk_ext);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
uniphier_u3hsphy_init(struct phy * phy)252*4882a593Smuzhiyun static int uniphier_u3hsphy_init(struct phy *phy)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun struct uniphier_u3hsphy_priv *priv = phy_get_drvdata(phy);
255*4882a593Smuzhiyun u32 config0, config1;
256*4882a593Smuzhiyun int i, ret;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk_parent);
259*4882a593Smuzhiyun if (ret)
260*4882a593Smuzhiyun return ret;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk_parent_gio);
263*4882a593Smuzhiyun if (ret)
264*4882a593Smuzhiyun goto out_clk_disable;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun ret = reset_control_deassert(priv->rst_parent);
267*4882a593Smuzhiyun if (ret)
268*4882a593Smuzhiyun goto out_clk_gio_disable;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun ret = reset_control_deassert(priv->rst_parent_gio);
271*4882a593Smuzhiyun if (ret)
272*4882a593Smuzhiyun goto out_rst_assert;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if ((priv->data->is_legacy)
275*4882a593Smuzhiyun || (!priv->data->config0 && !priv->data->config1))
276*4882a593Smuzhiyun return 0;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun config0 = priv->data->config0;
279*4882a593Smuzhiyun config1 = priv->data->config1;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun ret = uniphier_u3hsphy_update_config(priv, &config0);
282*4882a593Smuzhiyun if (ret)
283*4882a593Smuzhiyun goto out_rst_assert;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun writel(config0, priv->base + HSPHY_CFG0);
286*4882a593Smuzhiyun writel(config1, priv->base + HSPHY_CFG1);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun for (i = 0; i < priv->data->nparams; i++)
289*4882a593Smuzhiyun uniphier_u3hsphy_set_param(priv, &priv->data->param[i]);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun out_rst_assert:
294*4882a593Smuzhiyun reset_control_assert(priv->rst_parent);
295*4882a593Smuzhiyun out_clk_gio_disable:
296*4882a593Smuzhiyun clk_disable_unprepare(priv->clk_parent_gio);
297*4882a593Smuzhiyun out_clk_disable:
298*4882a593Smuzhiyun clk_disable_unprepare(priv->clk_parent);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun return ret;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
uniphier_u3hsphy_exit(struct phy * phy)303*4882a593Smuzhiyun static int uniphier_u3hsphy_exit(struct phy *phy)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun struct uniphier_u3hsphy_priv *priv = phy_get_drvdata(phy);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun reset_control_assert(priv->rst_parent_gio);
308*4882a593Smuzhiyun reset_control_assert(priv->rst_parent);
309*4882a593Smuzhiyun clk_disable_unprepare(priv->clk_parent_gio);
310*4882a593Smuzhiyun clk_disable_unprepare(priv->clk_parent);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun static const struct phy_ops uniphier_u3hsphy_ops = {
316*4882a593Smuzhiyun .init = uniphier_u3hsphy_init,
317*4882a593Smuzhiyun .exit = uniphier_u3hsphy_exit,
318*4882a593Smuzhiyun .power_on = uniphier_u3hsphy_power_on,
319*4882a593Smuzhiyun .power_off = uniphier_u3hsphy_power_off,
320*4882a593Smuzhiyun .owner = THIS_MODULE,
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun
uniphier_u3hsphy_probe(struct platform_device * pdev)323*4882a593Smuzhiyun static int uniphier_u3hsphy_probe(struct platform_device *pdev)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun struct device *dev = &pdev->dev;
326*4882a593Smuzhiyun struct uniphier_u3hsphy_priv *priv;
327*4882a593Smuzhiyun struct phy_provider *phy_provider;
328*4882a593Smuzhiyun struct phy *phy;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
331*4882a593Smuzhiyun if (!priv)
332*4882a593Smuzhiyun return -ENOMEM;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun priv->dev = dev;
335*4882a593Smuzhiyun priv->data = of_device_get_match_data(dev);
336*4882a593Smuzhiyun if (WARN_ON(!priv->data ||
337*4882a593Smuzhiyun priv->data->nparams > MAX_PHY_PARAMS))
338*4882a593Smuzhiyun return -EINVAL;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun priv->base = devm_platform_ioremap_resource(pdev, 0);
341*4882a593Smuzhiyun if (IS_ERR(priv->base))
342*4882a593Smuzhiyun return PTR_ERR(priv->base);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (!priv->data->is_legacy) {
345*4882a593Smuzhiyun priv->clk = devm_clk_get(dev, "phy");
346*4882a593Smuzhiyun if (IS_ERR(priv->clk))
347*4882a593Smuzhiyun return PTR_ERR(priv->clk);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun priv->clk_ext = devm_clk_get_optional(dev, "phy-ext");
350*4882a593Smuzhiyun if (IS_ERR(priv->clk_ext))
351*4882a593Smuzhiyun return PTR_ERR(priv->clk_ext);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun priv->rst = devm_reset_control_get_shared(dev, "phy");
354*4882a593Smuzhiyun if (IS_ERR(priv->rst))
355*4882a593Smuzhiyun return PTR_ERR(priv->rst);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun } else {
358*4882a593Smuzhiyun priv->clk_parent_gio = devm_clk_get(dev, "gio");
359*4882a593Smuzhiyun if (IS_ERR(priv->clk_parent_gio))
360*4882a593Smuzhiyun return PTR_ERR(priv->clk_parent_gio);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun priv->rst_parent_gio =
363*4882a593Smuzhiyun devm_reset_control_get_shared(dev, "gio");
364*4882a593Smuzhiyun if (IS_ERR(priv->rst_parent_gio))
365*4882a593Smuzhiyun return PTR_ERR(priv->rst_parent_gio);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun priv->clk_parent = devm_clk_get(dev, "link");
369*4882a593Smuzhiyun if (IS_ERR(priv->clk_parent))
370*4882a593Smuzhiyun return PTR_ERR(priv->clk_parent);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun priv->rst_parent = devm_reset_control_get_shared(dev, "link");
373*4882a593Smuzhiyun if (IS_ERR(priv->rst_parent))
374*4882a593Smuzhiyun return PTR_ERR(priv->rst_parent);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun priv->vbus = devm_regulator_get_optional(dev, "vbus");
377*4882a593Smuzhiyun if (IS_ERR(priv->vbus)) {
378*4882a593Smuzhiyun if (PTR_ERR(priv->vbus) == -EPROBE_DEFER)
379*4882a593Smuzhiyun return PTR_ERR(priv->vbus);
380*4882a593Smuzhiyun priv->vbus = NULL;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun phy = devm_phy_create(dev, dev->of_node, &uniphier_u3hsphy_ops);
384*4882a593Smuzhiyun if (IS_ERR(phy))
385*4882a593Smuzhiyun return PTR_ERR(phy);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun phy_set_drvdata(phy, priv);
388*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(phy_provider);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun static const struct uniphier_u3hsphy_soc_data uniphier_pro5_data = {
394*4882a593Smuzhiyun .is_legacy = true,
395*4882a593Smuzhiyun .nparams = 0,
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun static const struct uniphier_u3hsphy_soc_data uniphier_pxs2_data = {
399*4882a593Smuzhiyun .is_legacy = false,
400*4882a593Smuzhiyun .nparams = 2,
401*4882a593Smuzhiyun .param = {
402*4882a593Smuzhiyun { RX_CHK_SYNC, 1 },
403*4882a593Smuzhiyun { RX_SYNC_SEL, 1 },
404*4882a593Smuzhiyun },
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun static const struct uniphier_u3hsphy_soc_data uniphier_ld20_data = {
408*4882a593Smuzhiyun .is_legacy = false,
409*4882a593Smuzhiyun .nparams = 4,
410*4882a593Smuzhiyun .param = {
411*4882a593Smuzhiyun { RX_CHK_SYNC, 1 },
412*4882a593Smuzhiyun { RX_SYNC_SEL, 1 },
413*4882a593Smuzhiyun { LS_SLEW, 1 },
414*4882a593Smuzhiyun { FS_LS_DRV, 1 },
415*4882a593Smuzhiyun },
416*4882a593Smuzhiyun .trim_func = uniphier_u3hsphy_trim_ld20,
417*4882a593Smuzhiyun .config0 = 0x92316680,
418*4882a593Smuzhiyun .config1 = 0x00000106,
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun static const struct uniphier_u3hsphy_soc_data uniphier_pxs3_data = {
422*4882a593Smuzhiyun .is_legacy = false,
423*4882a593Smuzhiyun .nparams = 2,
424*4882a593Smuzhiyun .param = {
425*4882a593Smuzhiyun { RX_CHK_SYNC, 1 },
426*4882a593Smuzhiyun { RX_SYNC_SEL, 1 },
427*4882a593Smuzhiyun },
428*4882a593Smuzhiyun .trim_func = uniphier_u3hsphy_trim_ld20,
429*4882a593Smuzhiyun .config0 = 0x92316680,
430*4882a593Smuzhiyun .config1 = 0x00000106,
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun static const struct of_device_id uniphier_u3hsphy_match[] = {
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro5-usb3-hsphy",
436*4882a593Smuzhiyun .data = &uniphier_pro5_data,
437*4882a593Smuzhiyun },
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun .compatible = "socionext,uniphier-pxs2-usb3-hsphy",
440*4882a593Smuzhiyun .data = &uniphier_pxs2_data,
441*4882a593Smuzhiyun },
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld20-usb3-hsphy",
444*4882a593Smuzhiyun .data = &uniphier_ld20_data,
445*4882a593Smuzhiyun },
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun .compatible = "socionext,uniphier-pxs3-usb3-hsphy",
448*4882a593Smuzhiyun .data = &uniphier_pxs3_data,
449*4882a593Smuzhiyun },
450*4882a593Smuzhiyun { /* sentinel */ }
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, uniphier_u3hsphy_match);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun static struct platform_driver uniphier_u3hsphy_driver = {
455*4882a593Smuzhiyun .probe = uniphier_u3hsphy_probe,
456*4882a593Smuzhiyun .driver = {
457*4882a593Smuzhiyun .name = "uniphier-usb3-hsphy",
458*4882a593Smuzhiyun .of_match_table = uniphier_u3hsphy_match,
459*4882a593Smuzhiyun },
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun module_platform_driver(uniphier_u3hsphy_driver);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun MODULE_AUTHOR("Kunihiko Hayashi <hayashi.kunihiko@socionext.com>");
465*4882a593Smuzhiyun MODULE_DESCRIPTION("UniPhier HS-PHY driver for USB3 controller");
466*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
467