xref: /OK3568_Linux_fs/kernel/drivers/phy/socionext/phy-uniphier-pcie.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * phy-uniphier-pcie.c - PHY driver for UniPhier PCIe controller
4*4882a593Smuzhiyun  * Copyright 2018, Socionext Inc.
5*4882a593Smuzhiyun  * Author: Kunihiko Hayashi <hayashi.kunihiko@socionext.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/bitfield.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/phy/phy.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/reset.h>
19*4882a593Smuzhiyun #include <linux/resource.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* PHY */
22*4882a593Smuzhiyun #define PCL_PHY_CLKCTRL		0x0000
23*4882a593Smuzhiyun #define PORT_SEL_MASK		GENMASK(11, 9)
24*4882a593Smuzhiyun #define PORT_SEL_1		FIELD_PREP(PORT_SEL_MASK, 1)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define PCL_PHY_TEST_I		0x2000
27*4882a593Smuzhiyun #define TESTI_DAT_MASK		GENMASK(13, 6)
28*4882a593Smuzhiyun #define TESTI_ADR_MASK		GENMASK(5, 1)
29*4882a593Smuzhiyun #define TESTI_WR_EN		BIT(0)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define PCL_PHY_TEST_O		0x2004
32*4882a593Smuzhiyun #define TESTO_DAT_MASK		GENMASK(7, 0)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define PCL_PHY_RESET		0x200c
35*4882a593Smuzhiyun #define PCL_PHY_RESET_N_MNMODE	BIT(8)	/* =1:manual */
36*4882a593Smuzhiyun #define PCL_PHY_RESET_N		BIT(0)	/* =1:deasssert */
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* SG */
39*4882a593Smuzhiyun #define SG_USBPCIESEL		0x590
40*4882a593Smuzhiyun #define SG_USBPCIESEL_PCIE	BIT(0)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define PCL_PHY_R00		0
43*4882a593Smuzhiyun #define   RX_EQ_ADJ_EN		BIT(3)		/* enable for EQ adjustment */
44*4882a593Smuzhiyun #define PCL_PHY_R06		6
45*4882a593Smuzhiyun #define   RX_EQ_ADJ		GENMASK(5, 0)	/* EQ adjustment value */
46*4882a593Smuzhiyun #define   RX_EQ_ADJ_VAL		0
47*4882a593Smuzhiyun #define PCL_PHY_R26		26
48*4882a593Smuzhiyun #define   VCO_CTRL		GENMASK(7, 4)	/* Tx VCO adjustment value */
49*4882a593Smuzhiyun #define   VCO_CTRL_INIT_VAL	5
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct uniphier_pciephy_priv {
52*4882a593Smuzhiyun 	void __iomem *base;
53*4882a593Smuzhiyun 	struct device *dev;
54*4882a593Smuzhiyun 	struct clk *clk, *clk_gio;
55*4882a593Smuzhiyun 	struct reset_control *rst, *rst_gio;
56*4882a593Smuzhiyun 	const struct uniphier_pciephy_soc_data *data;
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun struct uniphier_pciephy_soc_data {
60*4882a593Smuzhiyun 	bool is_legacy;
61*4882a593Smuzhiyun 	void (*set_phymode)(struct regmap *regmap);
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
uniphier_pciephy_testio_write(struct uniphier_pciephy_priv * priv,u32 data)64*4882a593Smuzhiyun static void uniphier_pciephy_testio_write(struct uniphier_pciephy_priv *priv,
65*4882a593Smuzhiyun 					  u32 data)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	/* need to read TESTO twice after accessing TESTI */
68*4882a593Smuzhiyun 	writel(data, priv->base + PCL_PHY_TEST_I);
69*4882a593Smuzhiyun 	readl(priv->base + PCL_PHY_TEST_O);
70*4882a593Smuzhiyun 	readl(priv->base + PCL_PHY_TEST_O);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
uniphier_pciephy_set_param(struct uniphier_pciephy_priv * priv,u32 reg,u32 mask,u32 param)73*4882a593Smuzhiyun static void uniphier_pciephy_set_param(struct uniphier_pciephy_priv *priv,
74*4882a593Smuzhiyun 				       u32 reg, u32 mask, u32 param)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	u32 val;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* read previous data */
79*4882a593Smuzhiyun 	val  = FIELD_PREP(TESTI_DAT_MASK, 1);
80*4882a593Smuzhiyun 	val |= FIELD_PREP(TESTI_ADR_MASK, reg);
81*4882a593Smuzhiyun 	uniphier_pciephy_testio_write(priv, val);
82*4882a593Smuzhiyun 	val = readl(priv->base + PCL_PHY_TEST_O) & TESTO_DAT_MASK;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* update value */
85*4882a593Smuzhiyun 	val &= ~mask;
86*4882a593Smuzhiyun 	val |= mask & param;
87*4882a593Smuzhiyun 	val = FIELD_PREP(TESTI_DAT_MASK, val);
88*4882a593Smuzhiyun 	val |= FIELD_PREP(TESTI_ADR_MASK, reg);
89*4882a593Smuzhiyun 	uniphier_pciephy_testio_write(priv, val);
90*4882a593Smuzhiyun 	uniphier_pciephy_testio_write(priv, val | TESTI_WR_EN);
91*4882a593Smuzhiyun 	uniphier_pciephy_testio_write(priv, val);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	/* read current data as dummy */
94*4882a593Smuzhiyun 	val  = FIELD_PREP(TESTI_DAT_MASK, 1);
95*4882a593Smuzhiyun 	val |= FIELD_PREP(TESTI_ADR_MASK, reg);
96*4882a593Smuzhiyun 	uniphier_pciephy_testio_write(priv, val);
97*4882a593Smuzhiyun 	readl(priv->base + PCL_PHY_TEST_O);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
uniphier_pciephy_assert(struct uniphier_pciephy_priv * priv)100*4882a593Smuzhiyun static void uniphier_pciephy_assert(struct uniphier_pciephy_priv *priv)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	u32 val;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	val = readl(priv->base + PCL_PHY_RESET);
105*4882a593Smuzhiyun 	val &= ~PCL_PHY_RESET_N;
106*4882a593Smuzhiyun 	val |= PCL_PHY_RESET_N_MNMODE;
107*4882a593Smuzhiyun 	writel(val, priv->base + PCL_PHY_RESET);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
uniphier_pciephy_deassert(struct uniphier_pciephy_priv * priv)110*4882a593Smuzhiyun static void uniphier_pciephy_deassert(struct uniphier_pciephy_priv *priv)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	u32 val;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	val = readl(priv->base + PCL_PHY_RESET);
115*4882a593Smuzhiyun 	val |= PCL_PHY_RESET_N_MNMODE | PCL_PHY_RESET_N;
116*4882a593Smuzhiyun 	writel(val, priv->base + PCL_PHY_RESET);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
uniphier_pciephy_init(struct phy * phy)119*4882a593Smuzhiyun static int uniphier_pciephy_init(struct phy *phy)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	struct uniphier_pciephy_priv *priv = phy_get_drvdata(phy);
122*4882a593Smuzhiyun 	u32 val;
123*4882a593Smuzhiyun 	int ret;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->clk);
126*4882a593Smuzhiyun 	if (ret)
127*4882a593Smuzhiyun 		return ret;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->clk_gio);
130*4882a593Smuzhiyun 	if (ret)
131*4882a593Smuzhiyun 		goto out_clk_disable;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	ret = reset_control_deassert(priv->rst);
134*4882a593Smuzhiyun 	if (ret)
135*4882a593Smuzhiyun 		goto out_clk_gio_disable;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	ret = reset_control_deassert(priv->rst_gio);
138*4882a593Smuzhiyun 	if (ret)
139*4882a593Smuzhiyun 		goto out_rst_assert;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/* support only 1 port */
142*4882a593Smuzhiyun 	val = readl(priv->base + PCL_PHY_CLKCTRL);
143*4882a593Smuzhiyun 	val &= ~PORT_SEL_MASK;
144*4882a593Smuzhiyun 	val |= PORT_SEL_1;
145*4882a593Smuzhiyun 	writel(val, priv->base + PCL_PHY_CLKCTRL);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* legacy controller doesn't have phy_reset and parameters */
148*4882a593Smuzhiyun 	if (priv->data->is_legacy)
149*4882a593Smuzhiyun 		return 0;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	uniphier_pciephy_set_param(priv, PCL_PHY_R00,
152*4882a593Smuzhiyun 				   RX_EQ_ADJ_EN, RX_EQ_ADJ_EN);
153*4882a593Smuzhiyun 	uniphier_pciephy_set_param(priv, PCL_PHY_R06, RX_EQ_ADJ,
154*4882a593Smuzhiyun 				   FIELD_PREP(RX_EQ_ADJ, RX_EQ_ADJ_VAL));
155*4882a593Smuzhiyun 	uniphier_pciephy_set_param(priv, PCL_PHY_R26, VCO_CTRL,
156*4882a593Smuzhiyun 				   FIELD_PREP(VCO_CTRL, VCO_CTRL_INIT_VAL));
157*4882a593Smuzhiyun 	usleep_range(1, 10);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	uniphier_pciephy_deassert(priv);
160*4882a593Smuzhiyun 	usleep_range(1, 10);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return 0;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun out_rst_assert:
165*4882a593Smuzhiyun 	reset_control_assert(priv->rst);
166*4882a593Smuzhiyun out_clk_gio_disable:
167*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk_gio);
168*4882a593Smuzhiyun out_clk_disable:
169*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return ret;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
uniphier_pciephy_exit(struct phy * phy)174*4882a593Smuzhiyun static int uniphier_pciephy_exit(struct phy *phy)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	struct uniphier_pciephy_priv *priv = phy_get_drvdata(phy);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (!priv->data->is_legacy)
179*4882a593Smuzhiyun 		uniphier_pciephy_assert(priv);
180*4882a593Smuzhiyun 	reset_control_assert(priv->rst_gio);
181*4882a593Smuzhiyun 	reset_control_assert(priv->rst);
182*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk_gio);
183*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static const struct phy_ops uniphier_pciephy_ops = {
189*4882a593Smuzhiyun 	.init  = uniphier_pciephy_init,
190*4882a593Smuzhiyun 	.exit  = uniphier_pciephy_exit,
191*4882a593Smuzhiyun 	.owner = THIS_MODULE,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
uniphier_pciephy_probe(struct platform_device * pdev)194*4882a593Smuzhiyun static int uniphier_pciephy_probe(struct platform_device *pdev)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	struct uniphier_pciephy_priv *priv;
197*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
198*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
199*4882a593Smuzhiyun 	struct regmap *regmap;
200*4882a593Smuzhiyun 	struct phy *phy;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
203*4882a593Smuzhiyun 	if (!priv)
204*4882a593Smuzhiyun 		return -ENOMEM;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	priv->data = of_device_get_match_data(dev);
207*4882a593Smuzhiyun 	if (WARN_ON(!priv->data))
208*4882a593Smuzhiyun 		return -EINVAL;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	priv->dev = dev;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	priv->base = devm_platform_ioremap_resource(pdev, 0);
213*4882a593Smuzhiyun 	if (IS_ERR(priv->base))
214*4882a593Smuzhiyun 		return PTR_ERR(priv->base);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	if (priv->data->is_legacy) {
217*4882a593Smuzhiyun 		priv->clk_gio = devm_clk_get(dev, "gio");
218*4882a593Smuzhiyun 		if (IS_ERR(priv->clk_gio))
219*4882a593Smuzhiyun 			return PTR_ERR(priv->clk_gio);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		priv->rst_gio =
222*4882a593Smuzhiyun 			devm_reset_control_get_shared(dev, "gio");
223*4882a593Smuzhiyun 		if (IS_ERR(priv->rst_gio))
224*4882a593Smuzhiyun 			return PTR_ERR(priv->rst_gio);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 		priv->clk = devm_clk_get(dev, "link");
227*4882a593Smuzhiyun 		if (IS_ERR(priv->clk))
228*4882a593Smuzhiyun 			return PTR_ERR(priv->clk);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		priv->rst = devm_reset_control_get_shared(dev, "link");
231*4882a593Smuzhiyun 		if (IS_ERR(priv->rst))
232*4882a593Smuzhiyun 			return PTR_ERR(priv->rst);
233*4882a593Smuzhiyun 	} else {
234*4882a593Smuzhiyun 		priv->clk = devm_clk_get(dev, NULL);
235*4882a593Smuzhiyun 		if (IS_ERR(priv->clk))
236*4882a593Smuzhiyun 			return PTR_ERR(priv->clk);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 		priv->rst = devm_reset_control_get_shared(dev, NULL);
239*4882a593Smuzhiyun 		if (IS_ERR(priv->rst))
240*4882a593Smuzhiyun 			return PTR_ERR(priv->rst);
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	phy = devm_phy_create(dev, dev->of_node, &uniphier_pciephy_ops);
244*4882a593Smuzhiyun 	if (IS_ERR(phy))
245*4882a593Smuzhiyun 		return PTR_ERR(phy);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	regmap = syscon_regmap_lookup_by_phandle(dev->of_node,
248*4882a593Smuzhiyun 						 "socionext,syscon");
249*4882a593Smuzhiyun 	if (!IS_ERR(regmap) && priv->data->set_phymode)
250*4882a593Smuzhiyun 		priv->data->set_phymode(regmap);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	phy_set_drvdata(phy, priv);
253*4882a593Smuzhiyun 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(phy_provider);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
uniphier_pciephy_ld20_setmode(struct regmap * regmap)258*4882a593Smuzhiyun static void uniphier_pciephy_ld20_setmode(struct regmap *regmap)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	regmap_update_bits(regmap, SG_USBPCIESEL,
261*4882a593Smuzhiyun 			   SG_USBPCIESEL_PCIE, SG_USBPCIESEL_PCIE);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun static const struct uniphier_pciephy_soc_data uniphier_pro5_data = {
265*4882a593Smuzhiyun 	.is_legacy = true,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static const struct uniphier_pciephy_soc_data uniphier_ld20_data = {
269*4882a593Smuzhiyun 	.is_legacy = false,
270*4882a593Smuzhiyun 	.set_phymode = uniphier_pciephy_ld20_setmode,
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun static const struct uniphier_pciephy_soc_data uniphier_pxs3_data = {
274*4882a593Smuzhiyun 	.is_legacy = false,
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun static const struct of_device_id uniphier_pciephy_match[] = {
278*4882a593Smuzhiyun 	{
279*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pro5-pcie-phy",
280*4882a593Smuzhiyun 		.data = &uniphier_pro5_data,
281*4882a593Smuzhiyun 	},
282*4882a593Smuzhiyun 	{
283*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-ld20-pcie-phy",
284*4882a593Smuzhiyun 		.data = &uniphier_ld20_data,
285*4882a593Smuzhiyun 	},
286*4882a593Smuzhiyun 	{
287*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pxs3-pcie-phy",
288*4882a593Smuzhiyun 		.data = &uniphier_pxs3_data,
289*4882a593Smuzhiyun 	},
290*4882a593Smuzhiyun 	{ /* sentinel */ },
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, uniphier_pciephy_match);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static struct platform_driver uniphier_pciephy_driver = {
295*4882a593Smuzhiyun 	.probe = uniphier_pciephy_probe,
296*4882a593Smuzhiyun 	.driver = {
297*4882a593Smuzhiyun 		.name = "uniphier-pcie-phy",
298*4882a593Smuzhiyun 		.of_match_table = uniphier_pciephy_match,
299*4882a593Smuzhiyun 	},
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun module_platform_driver(uniphier_pciephy_driver);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun MODULE_AUTHOR("Kunihiko Hayashi <hayashi.kunihiko@socionext.com>");
304*4882a593Smuzhiyun MODULE_DESCRIPTION("UniPhier PHY driver for PCIe controller");
305*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
306