xref: /OK3568_Linux_fs/kernel/drivers/phy/socionext/phy-uniphier-ahci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * phy-uniphier-ahci.c - PHY driver for UniPhier AHCI controller
4*4882a593Smuzhiyun  * Copyright 2016-2020, Socionext Inc.
5*4882a593Smuzhiyun  * Author: Kunihiko Hayashi <hayashi.kunihiko@socionext.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/bitfield.h>
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun #include <linux/phy/phy.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/reset.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun struct uniphier_ahciphy_priv {
20*4882a593Smuzhiyun 	struct device *dev;
21*4882a593Smuzhiyun 	void __iomem  *base;
22*4882a593Smuzhiyun 	struct clk *clk, *clk_parent;
23*4882a593Smuzhiyun 	struct reset_control *rst, *rst_parent;
24*4882a593Smuzhiyun 	const struct uniphier_ahciphy_soc_data *data;
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun struct uniphier_ahciphy_soc_data {
28*4882a593Smuzhiyun 	int (*init)(struct uniphier_ahciphy_priv *priv);
29*4882a593Smuzhiyun 	int (*power_on)(struct uniphier_ahciphy_priv *priv);
30*4882a593Smuzhiyun 	int (*power_off)(struct uniphier_ahciphy_priv *priv);
31*4882a593Smuzhiyun 	bool is_ready_high;
32*4882a593Smuzhiyun 	bool is_phy_clk;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* for PXs2/PXs3 */
36*4882a593Smuzhiyun #define CKCTRL				0x0
37*4882a593Smuzhiyun #define CKCTRL_P0_READY			BIT(15)
38*4882a593Smuzhiyun #define CKCTRL_P0_RESET			BIT(10)
39*4882a593Smuzhiyun #define CKCTRL_REF_SSP_EN		BIT(9)
40*4882a593Smuzhiyun #define TXCTRL0				0x4
41*4882a593Smuzhiyun #define TXCTRL0_AMP_G3_MASK		GENMASK(22, 16)
42*4882a593Smuzhiyun #define TXCTRL0_AMP_G2_MASK		GENMASK(14, 8)
43*4882a593Smuzhiyun #define TXCTRL0_AMP_G1_MASK		GENMASK(6, 0)
44*4882a593Smuzhiyun #define TXCTRL1				0x8
45*4882a593Smuzhiyun #define TXCTRL1_DEEMPH_G3_MASK		GENMASK(21, 16)
46*4882a593Smuzhiyun #define TXCTRL1_DEEMPH_G2_MASK		GENMASK(13, 8)
47*4882a593Smuzhiyun #define TXCTRL1_DEEMPH_G1_MASK		GENMASK(5, 0)
48*4882a593Smuzhiyun #define RXCTRL				0xc
49*4882a593Smuzhiyun #define RXCTRL_LOS_LVL_MASK		GENMASK(20, 16)
50*4882a593Smuzhiyun #define RXCTRL_LOS_BIAS_MASK		GENMASK(10, 8)
51*4882a593Smuzhiyun #define RXCTRL_RX_EQ_MASK		GENMASK(2, 0)
52*4882a593Smuzhiyun 
uniphier_ahciphy_pxs2_enable(struct uniphier_ahciphy_priv * priv,bool enable)53*4882a593Smuzhiyun static void uniphier_ahciphy_pxs2_enable(struct uniphier_ahciphy_priv *priv,
54*4882a593Smuzhiyun 					 bool enable)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	u32 val;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	val = readl(priv->base + CKCTRL);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	if (enable) {
61*4882a593Smuzhiyun 		val |= CKCTRL_REF_SSP_EN;
62*4882a593Smuzhiyun 		writel(val, priv->base + CKCTRL);
63*4882a593Smuzhiyun 		val &= ~CKCTRL_P0_RESET;
64*4882a593Smuzhiyun 		writel(val, priv->base + CKCTRL);
65*4882a593Smuzhiyun 	} else {
66*4882a593Smuzhiyun 		val |= CKCTRL_P0_RESET;
67*4882a593Smuzhiyun 		writel(val, priv->base + CKCTRL);
68*4882a593Smuzhiyun 		val &= ~CKCTRL_REF_SSP_EN;
69*4882a593Smuzhiyun 		writel(val, priv->base + CKCTRL);
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
uniphier_ahciphy_pxs2_power_on(struct uniphier_ahciphy_priv * priv)73*4882a593Smuzhiyun static int uniphier_ahciphy_pxs2_power_on(struct uniphier_ahciphy_priv *priv)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	int ret;
76*4882a593Smuzhiyun 	u32 val;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	uniphier_ahciphy_pxs2_enable(priv, true);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* wait until PLL is ready */
81*4882a593Smuzhiyun 	if (priv->data->is_ready_high)
82*4882a593Smuzhiyun 		ret = readl_poll_timeout(priv->base + CKCTRL, val,
83*4882a593Smuzhiyun 					 (val & CKCTRL_P0_READY), 200, 400);
84*4882a593Smuzhiyun 	else
85*4882a593Smuzhiyun 		ret = readl_poll_timeout(priv->base + CKCTRL, val,
86*4882a593Smuzhiyun 					 !(val & CKCTRL_P0_READY), 200, 400);
87*4882a593Smuzhiyun 	if (ret) {
88*4882a593Smuzhiyun 		dev_err(priv->dev, "Failed to check whether PHY PLL is ready\n");
89*4882a593Smuzhiyun 		uniphier_ahciphy_pxs2_enable(priv, false);
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return ret;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
uniphier_ahciphy_pxs2_power_off(struct uniphier_ahciphy_priv * priv)95*4882a593Smuzhiyun static int uniphier_ahciphy_pxs2_power_off(struct uniphier_ahciphy_priv *priv)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	uniphier_ahciphy_pxs2_enable(priv, false);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
uniphier_ahciphy_pxs3_init(struct uniphier_ahciphy_priv * priv)102*4882a593Smuzhiyun static int uniphier_ahciphy_pxs3_init(struct uniphier_ahciphy_priv *priv)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	int i;
105*4882a593Smuzhiyun 	u32 val;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* setup port parameter */
108*4882a593Smuzhiyun 	val = readl(priv->base + TXCTRL0);
109*4882a593Smuzhiyun 	val &= ~TXCTRL0_AMP_G3_MASK;
110*4882a593Smuzhiyun 	val |= FIELD_PREP(TXCTRL0_AMP_G3_MASK, 0x73);
111*4882a593Smuzhiyun 	val &= ~TXCTRL0_AMP_G2_MASK;
112*4882a593Smuzhiyun 	val |= FIELD_PREP(TXCTRL0_AMP_G2_MASK, 0x46);
113*4882a593Smuzhiyun 	val &= ~TXCTRL0_AMP_G1_MASK;
114*4882a593Smuzhiyun 	val |= FIELD_PREP(TXCTRL0_AMP_G1_MASK, 0x42);
115*4882a593Smuzhiyun 	writel(val, priv->base + TXCTRL0);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	val = readl(priv->base + TXCTRL1);
118*4882a593Smuzhiyun 	val &= ~TXCTRL1_DEEMPH_G3_MASK;
119*4882a593Smuzhiyun 	val |= FIELD_PREP(TXCTRL1_DEEMPH_G3_MASK, 0x23);
120*4882a593Smuzhiyun 	val &= ~TXCTRL1_DEEMPH_G2_MASK;
121*4882a593Smuzhiyun 	val |= FIELD_PREP(TXCTRL1_DEEMPH_G2_MASK, 0x05);
122*4882a593Smuzhiyun 	val &= ~TXCTRL1_DEEMPH_G1_MASK;
123*4882a593Smuzhiyun 	val |= FIELD_PREP(TXCTRL1_DEEMPH_G1_MASK, 0x05);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	val = readl(priv->base + RXCTRL);
126*4882a593Smuzhiyun 	val &= ~RXCTRL_LOS_LVL_MASK;
127*4882a593Smuzhiyun 	val |= FIELD_PREP(RXCTRL_LOS_LVL_MASK, 0x9);
128*4882a593Smuzhiyun 	val &= ~RXCTRL_LOS_BIAS_MASK;
129*4882a593Smuzhiyun 	val |= FIELD_PREP(RXCTRL_LOS_BIAS_MASK, 0x2);
130*4882a593Smuzhiyun 	val &= ~RXCTRL_RX_EQ_MASK;
131*4882a593Smuzhiyun 	val |= FIELD_PREP(RXCTRL_RX_EQ_MASK, 0x1);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* dummy read 25 times to make a wait time for the phy to stabilize */
134*4882a593Smuzhiyun 	for (i = 0; i < 25; i++)
135*4882a593Smuzhiyun 		readl(priv->base + CKCTRL);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
uniphier_ahciphy_init(struct phy * phy)140*4882a593Smuzhiyun static int uniphier_ahciphy_init(struct phy *phy)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct uniphier_ahciphy_priv *priv = phy_get_drvdata(phy);
143*4882a593Smuzhiyun 	int ret;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->clk_parent);
146*4882a593Smuzhiyun 	if (ret)
147*4882a593Smuzhiyun 		return ret;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	ret = reset_control_deassert(priv->rst_parent);
150*4882a593Smuzhiyun 	if (ret)
151*4882a593Smuzhiyun 		goto out_clk_disable;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	if (priv->data->init) {
154*4882a593Smuzhiyun 		ret = priv->data->init(priv);
155*4882a593Smuzhiyun 		if (ret)
156*4882a593Smuzhiyun 			goto out_rst_assert;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	return 0;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun out_rst_assert:
162*4882a593Smuzhiyun 	reset_control_assert(priv->rst_parent);
163*4882a593Smuzhiyun out_clk_disable:
164*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk_parent);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return ret;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
uniphier_ahciphy_exit(struct phy * phy)169*4882a593Smuzhiyun static int uniphier_ahciphy_exit(struct phy *phy)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	struct uniphier_ahciphy_priv *priv = phy_get_drvdata(phy);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	reset_control_assert(priv->rst_parent);
174*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk_parent);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
uniphier_ahciphy_power_on(struct phy * phy)179*4882a593Smuzhiyun static int uniphier_ahciphy_power_on(struct phy *phy)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct uniphier_ahciphy_priv *priv = phy_get_drvdata(phy);
182*4882a593Smuzhiyun 	int ret = 0;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->clk);
185*4882a593Smuzhiyun 	if (ret)
186*4882a593Smuzhiyun 		return ret;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	ret = reset_control_deassert(priv->rst);
189*4882a593Smuzhiyun 	if (ret)
190*4882a593Smuzhiyun 		goto out_clk_disable;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	if (priv->data->power_on) {
193*4882a593Smuzhiyun 		ret = priv->data->power_on(priv);
194*4882a593Smuzhiyun 		if (ret)
195*4882a593Smuzhiyun 			goto out_reset_assert;
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	return 0;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun out_reset_assert:
201*4882a593Smuzhiyun 	reset_control_assert(priv->rst);
202*4882a593Smuzhiyun out_clk_disable:
203*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return ret;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
uniphier_ahciphy_power_off(struct phy * phy)208*4882a593Smuzhiyun static int uniphier_ahciphy_power_off(struct phy *phy)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct uniphier_ahciphy_priv *priv = phy_get_drvdata(phy);
211*4882a593Smuzhiyun 	int ret = 0;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (priv->data->power_off)
214*4882a593Smuzhiyun 		ret = priv->data->power_off(priv);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	reset_control_assert(priv->rst);
217*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	return ret;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static const struct phy_ops uniphier_ahciphy_ops = {
223*4882a593Smuzhiyun 	.init  = uniphier_ahciphy_init,
224*4882a593Smuzhiyun 	.exit  = uniphier_ahciphy_exit,
225*4882a593Smuzhiyun 	.power_on  = uniphier_ahciphy_power_on,
226*4882a593Smuzhiyun 	.power_off = uniphier_ahciphy_power_off,
227*4882a593Smuzhiyun 	.owner = THIS_MODULE,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
uniphier_ahciphy_probe(struct platform_device * pdev)230*4882a593Smuzhiyun static int uniphier_ahciphy_probe(struct platform_device *pdev)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
233*4882a593Smuzhiyun 	struct uniphier_ahciphy_priv *priv;
234*4882a593Smuzhiyun 	struct phy *phy;
235*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
238*4882a593Smuzhiyun 	if (!priv)
239*4882a593Smuzhiyun 		return -ENOMEM;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	priv->dev = dev;
242*4882a593Smuzhiyun 	priv->data = of_device_get_match_data(dev);
243*4882a593Smuzhiyun 	if (WARN_ON(!priv->data))
244*4882a593Smuzhiyun 		return -EINVAL;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	priv->base = devm_platform_ioremap_resource(pdev, 0);
247*4882a593Smuzhiyun 	if (IS_ERR(priv->base))
248*4882a593Smuzhiyun 		return PTR_ERR(priv->base);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	priv->clk_parent = devm_clk_get(dev, "link");
251*4882a593Smuzhiyun 	if (IS_ERR(priv->clk_parent))
252*4882a593Smuzhiyun 		return PTR_ERR(priv->clk_parent);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (priv->data->is_phy_clk) {
255*4882a593Smuzhiyun 		priv->clk = devm_clk_get(dev, "phy");
256*4882a593Smuzhiyun 		if (IS_ERR(priv->clk))
257*4882a593Smuzhiyun 			return PTR_ERR(priv->clk);
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	priv->rst_parent = devm_reset_control_get_shared(dev, "link");
261*4882a593Smuzhiyun 	if (IS_ERR(priv->rst_parent))
262*4882a593Smuzhiyun 		return PTR_ERR(priv->rst_parent);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	priv->rst = devm_reset_control_get_shared(dev, "phy");
265*4882a593Smuzhiyun 	if (IS_ERR(priv->rst))
266*4882a593Smuzhiyun 		return PTR_ERR(priv->rst);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	phy = devm_phy_create(dev, dev->of_node, &uniphier_ahciphy_ops);
269*4882a593Smuzhiyun 	if (IS_ERR(phy)) {
270*4882a593Smuzhiyun 		dev_err(dev, "failed to create phy\n");
271*4882a593Smuzhiyun 		return PTR_ERR(phy);
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	phy_set_drvdata(phy, priv);
275*4882a593Smuzhiyun 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
276*4882a593Smuzhiyun 	if (IS_ERR(phy_provider))
277*4882a593Smuzhiyun 		return PTR_ERR(phy_provider);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun static const struct uniphier_ahciphy_soc_data uniphier_pxs2_data = {
283*4882a593Smuzhiyun 	.power_on  = uniphier_ahciphy_pxs2_power_on,
284*4882a593Smuzhiyun 	.power_off = uniphier_ahciphy_pxs2_power_off,
285*4882a593Smuzhiyun 	.is_ready_high = false,
286*4882a593Smuzhiyun 	.is_phy_clk = false,
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun static const struct uniphier_ahciphy_soc_data uniphier_pxs3_data = {
290*4882a593Smuzhiyun 	.init      = uniphier_ahciphy_pxs3_init,
291*4882a593Smuzhiyun 	.power_on  = uniphier_ahciphy_pxs2_power_on,
292*4882a593Smuzhiyun 	.power_off = uniphier_ahciphy_pxs2_power_off,
293*4882a593Smuzhiyun 	.is_ready_high = true,
294*4882a593Smuzhiyun 	.is_phy_clk = true,
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun static const struct of_device_id uniphier_ahciphy_match[] = {
298*4882a593Smuzhiyun 	{
299*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pxs2-ahci-phy",
300*4882a593Smuzhiyun 		.data = &uniphier_pxs2_data,
301*4882a593Smuzhiyun 	},
302*4882a593Smuzhiyun 	{
303*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pxs3-ahci-phy",
304*4882a593Smuzhiyun 		.data = &uniphier_pxs3_data,
305*4882a593Smuzhiyun 	},
306*4882a593Smuzhiyun 	{ /* Sentinel */ },
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, uniphier_ahciphy_match);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun static struct platform_driver uniphier_ahciphy_driver = {
311*4882a593Smuzhiyun 	.probe = uniphier_ahciphy_probe,
312*4882a593Smuzhiyun 	.driver = {
313*4882a593Smuzhiyun 		.name = "uniphier-ahci-phy",
314*4882a593Smuzhiyun 		.of_match_table = uniphier_ahciphy_match,
315*4882a593Smuzhiyun 	},
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun module_platform_driver(uniphier_ahciphy_driver);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun MODULE_AUTHOR("Kunihiko Hayashi <hayashi.kunihiko@socionext.com>");
320*4882a593Smuzhiyun MODULE_DESCRIPTION("UniPhier PHY driver for AHCI controller");
321*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
322