xref: /OK3568_Linux_fs/kernel/drivers/phy/samsung/phy-samsung-ufs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * UFS PHY driver for Samsung SoC
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2020 Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun  * Author: Seungwon Jeon <essuuj@gmail.com>
7*4882a593Smuzhiyun  * Author: Alim Akhtar <alim.akhtar@samsung.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/iopoll.h>
16*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/phy/phy.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "phy-samsung-ufs.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define for_each_phy_lane(phy, i) \
25*4882a593Smuzhiyun 	for (i = 0; i < (phy)->lane_cnt; i++)
26*4882a593Smuzhiyun #define for_each_phy_cfg(cfg) \
27*4882a593Smuzhiyun 	for (; (cfg)->id; (cfg)++)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define PHY_DEF_LANE_CNT	1
30*4882a593Smuzhiyun 
samsung_ufs_phy_config(struct samsung_ufs_phy * phy,const struct samsung_ufs_phy_cfg * cfg,u8 lane)31*4882a593Smuzhiyun static void samsung_ufs_phy_config(struct samsung_ufs_phy *phy,
32*4882a593Smuzhiyun 				   const struct samsung_ufs_phy_cfg *cfg,
33*4882a593Smuzhiyun 				   u8 lane)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	enum {LANE_0, LANE_1}; /* lane index */
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	switch (lane) {
38*4882a593Smuzhiyun 	case LANE_0:
39*4882a593Smuzhiyun 		writel(cfg->val, (phy)->reg_pma + cfg->off_0);
40*4882a593Smuzhiyun 		break;
41*4882a593Smuzhiyun 	case LANE_1:
42*4882a593Smuzhiyun 		if (cfg->id == PHY_TRSV_BLK)
43*4882a593Smuzhiyun 			writel(cfg->val, (phy)->reg_pma + cfg->off_1);
44*4882a593Smuzhiyun 		break;
45*4882a593Smuzhiyun 	}
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
samsung_ufs_phy_wait_for_lock_acq(struct phy * phy)48*4882a593Smuzhiyun static int samsung_ufs_phy_wait_for_lock_acq(struct phy *phy)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct samsung_ufs_phy *ufs_phy = get_samsung_ufs_phy(phy);
51*4882a593Smuzhiyun 	const unsigned int timeout_us = 100000;
52*4882a593Smuzhiyun 	const unsigned int sleep_us = 10;
53*4882a593Smuzhiyun 	u32 val;
54*4882a593Smuzhiyun 	int err;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	err = readl_poll_timeout(
57*4882a593Smuzhiyun 			ufs_phy->reg_pma + PHY_APB_ADDR(PHY_PLL_LOCK_STATUS),
58*4882a593Smuzhiyun 			val, (val & PHY_PLL_LOCK_BIT), sleep_us, timeout_us);
59*4882a593Smuzhiyun 	if (err) {
60*4882a593Smuzhiyun 		dev_err(ufs_phy->dev,
61*4882a593Smuzhiyun 			"failed to get phy pll lock acquisition %d\n", err);
62*4882a593Smuzhiyun 		goto out;
63*4882a593Smuzhiyun 	}
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	err = readl_poll_timeout(
66*4882a593Smuzhiyun 			ufs_phy->reg_pma + PHY_APB_ADDR(PHY_CDR_LOCK_STATUS),
67*4882a593Smuzhiyun 			val, (val & PHY_CDR_LOCK_BIT), sleep_us, timeout_us);
68*4882a593Smuzhiyun 	if (err)
69*4882a593Smuzhiyun 		dev_err(ufs_phy->dev,
70*4882a593Smuzhiyun 			"failed to get phy cdr lock acquisition %d\n", err);
71*4882a593Smuzhiyun out:
72*4882a593Smuzhiyun 	return err;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
samsung_ufs_phy_calibrate(struct phy * phy)75*4882a593Smuzhiyun static int samsung_ufs_phy_calibrate(struct phy *phy)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct samsung_ufs_phy *ufs_phy = get_samsung_ufs_phy(phy);
78*4882a593Smuzhiyun 	struct samsung_ufs_phy_cfg **cfgs = ufs_phy->cfg;
79*4882a593Smuzhiyun 	const struct samsung_ufs_phy_cfg *cfg;
80*4882a593Smuzhiyun 	int err = 0;
81*4882a593Smuzhiyun 	int i;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	if (unlikely(ufs_phy->ufs_phy_state < CFG_PRE_INIT ||
84*4882a593Smuzhiyun 		     ufs_phy->ufs_phy_state >= CFG_TAG_MAX)) {
85*4882a593Smuzhiyun 		dev_err(ufs_phy->dev, "invalid phy config index %d\n", ufs_phy->ufs_phy_state);
86*4882a593Smuzhiyun 		return -EINVAL;
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	cfg = cfgs[ufs_phy->ufs_phy_state];
90*4882a593Smuzhiyun 	if (!cfg)
91*4882a593Smuzhiyun 		goto out;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	for_each_phy_cfg(cfg) {
94*4882a593Smuzhiyun 		for_each_phy_lane(ufs_phy, i) {
95*4882a593Smuzhiyun 			samsung_ufs_phy_config(ufs_phy, cfg, i);
96*4882a593Smuzhiyun 		}
97*4882a593Smuzhiyun 	}
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	if (ufs_phy->ufs_phy_state == CFG_POST_PWR_HS)
100*4882a593Smuzhiyun 		err = samsung_ufs_phy_wait_for_lock_acq(phy);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/**
103*4882a593Smuzhiyun 	 * In Samsung ufshci, PHY need to be calibrated at different
104*4882a593Smuzhiyun 	 * stages / state mainly before Linkstartup, after Linkstartup,
105*4882a593Smuzhiyun 	 * before power mode change and after power mode change.
106*4882a593Smuzhiyun 	 * Below state machine to make sure to calibrate PHY in each
107*4882a593Smuzhiyun 	 * state. Here after configuring PHY in a given state, will
108*4882a593Smuzhiyun 	 * change the state to next state so that next state phy
109*4882a593Smuzhiyun 	 * calibration value can be programed
110*4882a593Smuzhiyun 	 */
111*4882a593Smuzhiyun out:
112*4882a593Smuzhiyun 	switch (ufs_phy->ufs_phy_state) {
113*4882a593Smuzhiyun 	case CFG_PRE_INIT:
114*4882a593Smuzhiyun 		ufs_phy->ufs_phy_state = CFG_POST_INIT;
115*4882a593Smuzhiyun 		break;
116*4882a593Smuzhiyun 	case CFG_POST_INIT:
117*4882a593Smuzhiyun 		ufs_phy->ufs_phy_state = CFG_PRE_PWR_HS;
118*4882a593Smuzhiyun 		break;
119*4882a593Smuzhiyun 	case CFG_PRE_PWR_HS:
120*4882a593Smuzhiyun 		ufs_phy->ufs_phy_state = CFG_POST_PWR_HS;
121*4882a593Smuzhiyun 		break;
122*4882a593Smuzhiyun 	case CFG_POST_PWR_HS:
123*4882a593Smuzhiyun 		/* Change back to INIT state */
124*4882a593Smuzhiyun 		ufs_phy->ufs_phy_state = CFG_PRE_INIT;
125*4882a593Smuzhiyun 		break;
126*4882a593Smuzhiyun 	default:
127*4882a593Smuzhiyun 		dev_err(ufs_phy->dev, "wrong state for phy calibration\n");
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	return err;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
samsung_ufs_phy_symbol_clk_init(struct samsung_ufs_phy * phy)133*4882a593Smuzhiyun static int samsung_ufs_phy_symbol_clk_init(struct samsung_ufs_phy *phy)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	int ret;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	phy->tx0_symbol_clk = devm_clk_get(phy->dev, "tx0_symbol_clk");
138*4882a593Smuzhiyun 	if (IS_ERR(phy->tx0_symbol_clk)) {
139*4882a593Smuzhiyun 		dev_err(phy->dev, "failed to get tx0_symbol_clk clock\n");
140*4882a593Smuzhiyun 		return PTR_ERR(phy->tx0_symbol_clk);
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	phy->rx0_symbol_clk = devm_clk_get(phy->dev, "rx0_symbol_clk");
144*4882a593Smuzhiyun 	if (IS_ERR(phy->rx0_symbol_clk)) {
145*4882a593Smuzhiyun 		dev_err(phy->dev, "failed to get rx0_symbol_clk clock\n");
146*4882a593Smuzhiyun 		return PTR_ERR(phy->rx0_symbol_clk);
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	phy->rx1_symbol_clk = devm_clk_get(phy->dev, "rx1_symbol_clk");
150*4882a593Smuzhiyun 	if (IS_ERR(phy->rx1_symbol_clk)) {
151*4882a593Smuzhiyun 		dev_err(phy->dev, "failed to get rx1_symbol_clk clock\n");
152*4882a593Smuzhiyun 		return PTR_ERR(phy->rx1_symbol_clk);
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	ret = clk_prepare_enable(phy->tx0_symbol_clk);
156*4882a593Smuzhiyun 	if (ret) {
157*4882a593Smuzhiyun 		dev_err(phy->dev, "%s: tx0_symbol_clk enable failed %d\n", __func__, ret);
158*4882a593Smuzhiyun 		goto out;
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	ret = clk_prepare_enable(phy->rx0_symbol_clk);
162*4882a593Smuzhiyun 	if (ret) {
163*4882a593Smuzhiyun 		dev_err(phy->dev, "%s: rx0_symbol_clk enable failed %d\n", __func__, ret);
164*4882a593Smuzhiyun 		goto out_disable_tx0_clk;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	ret = clk_prepare_enable(phy->rx1_symbol_clk);
168*4882a593Smuzhiyun 	if (ret) {
169*4882a593Smuzhiyun 		dev_err(phy->dev, "%s: rx1_symbol_clk enable failed %d\n", __func__, ret);
170*4882a593Smuzhiyun 		goto out_disable_rx0_clk;
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return 0;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun out_disable_rx0_clk:
176*4882a593Smuzhiyun 	clk_disable_unprepare(phy->rx0_symbol_clk);
177*4882a593Smuzhiyun out_disable_tx0_clk:
178*4882a593Smuzhiyun 	clk_disable_unprepare(phy->tx0_symbol_clk);
179*4882a593Smuzhiyun out:
180*4882a593Smuzhiyun 	return ret;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
samsung_ufs_phy_clks_init(struct samsung_ufs_phy * phy)183*4882a593Smuzhiyun static int samsung_ufs_phy_clks_init(struct samsung_ufs_phy *phy)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	int ret;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	phy->ref_clk = devm_clk_get(phy->dev, "ref_clk");
188*4882a593Smuzhiyun 	if (IS_ERR(phy->ref_clk))
189*4882a593Smuzhiyun 		dev_err(phy->dev, "failed to get ref_clk clock\n");
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	ret = clk_prepare_enable(phy->ref_clk);
192*4882a593Smuzhiyun 	if (ret) {
193*4882a593Smuzhiyun 		dev_err(phy->dev, "%s: ref_clk enable failed %d\n", __func__, ret);
194*4882a593Smuzhiyun 		return ret;
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	dev_dbg(phy->dev, "UFS MPHY ref_clk_rate = %ld\n", clk_get_rate(phy->ref_clk));
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	return 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
samsung_ufs_phy_init(struct phy * phy)202*4882a593Smuzhiyun static int samsung_ufs_phy_init(struct phy *phy)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	struct samsung_ufs_phy *ss_phy = get_samsung_ufs_phy(phy);
205*4882a593Smuzhiyun 	int ret;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	ss_phy->lane_cnt = phy->attrs.bus_width;
208*4882a593Smuzhiyun 	ss_phy->ufs_phy_state = CFG_PRE_INIT;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	if (ss_phy->drvdata->has_symbol_clk) {
211*4882a593Smuzhiyun 		ret = samsung_ufs_phy_symbol_clk_init(ss_phy);
212*4882a593Smuzhiyun 		if (ret)
213*4882a593Smuzhiyun 			dev_err(ss_phy->dev, "failed to set ufs phy symbol clocks\n");
214*4882a593Smuzhiyun 	}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	ret = samsung_ufs_phy_clks_init(ss_phy);
217*4882a593Smuzhiyun 	if (ret)
218*4882a593Smuzhiyun 		dev_err(ss_phy->dev, "failed to set ufs phy clocks\n");
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	ret = samsung_ufs_phy_calibrate(phy);
221*4882a593Smuzhiyun 	if (ret)
222*4882a593Smuzhiyun 		dev_err(ss_phy->dev, "ufs phy calibration failed\n");
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return ret;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
samsung_ufs_phy_power_on(struct phy * phy)227*4882a593Smuzhiyun static int samsung_ufs_phy_power_on(struct phy *phy)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	struct samsung_ufs_phy *ss_phy = get_samsung_ufs_phy(phy);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	samsung_ufs_phy_ctrl_isol(ss_phy, false);
232*4882a593Smuzhiyun 	return 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
samsung_ufs_phy_power_off(struct phy * phy)235*4882a593Smuzhiyun static int samsung_ufs_phy_power_off(struct phy *phy)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct samsung_ufs_phy *ss_phy = get_samsung_ufs_phy(phy);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	samsung_ufs_phy_ctrl_isol(ss_phy, true);
240*4882a593Smuzhiyun 	return 0;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
samsung_ufs_phy_set_mode(struct phy * generic_phy,enum phy_mode mode,int submode)243*4882a593Smuzhiyun static int samsung_ufs_phy_set_mode(struct phy *generic_phy,
244*4882a593Smuzhiyun 				    enum phy_mode mode, int submode)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	struct samsung_ufs_phy *ss_phy = get_samsung_ufs_phy(generic_phy);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	ss_phy->mode = PHY_MODE_INVALID;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (mode > 0)
251*4882a593Smuzhiyun 		ss_phy->mode = mode;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
samsung_ufs_phy_exit(struct phy * phy)256*4882a593Smuzhiyun static int samsung_ufs_phy_exit(struct phy *phy)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	struct samsung_ufs_phy *ss_phy = get_samsung_ufs_phy(phy);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	clk_disable_unprepare(ss_phy->ref_clk);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	if (ss_phy->drvdata->has_symbol_clk) {
263*4882a593Smuzhiyun 		clk_disable_unprepare(ss_phy->tx0_symbol_clk);
264*4882a593Smuzhiyun 		clk_disable_unprepare(ss_phy->rx0_symbol_clk);
265*4882a593Smuzhiyun 		clk_disable_unprepare(ss_phy->rx1_symbol_clk);
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun static const struct phy_ops samsung_ufs_phy_ops = {
272*4882a593Smuzhiyun 	.init		= samsung_ufs_phy_init,
273*4882a593Smuzhiyun 	.exit		= samsung_ufs_phy_exit,
274*4882a593Smuzhiyun 	.power_on	= samsung_ufs_phy_power_on,
275*4882a593Smuzhiyun 	.power_off	= samsung_ufs_phy_power_off,
276*4882a593Smuzhiyun 	.calibrate	= samsung_ufs_phy_calibrate,
277*4882a593Smuzhiyun 	.set_mode	= samsung_ufs_phy_set_mode,
278*4882a593Smuzhiyun 	.owner          = THIS_MODULE,
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun static const struct of_device_id samsung_ufs_phy_match[];
282*4882a593Smuzhiyun 
samsung_ufs_phy_probe(struct platform_device * pdev)283*4882a593Smuzhiyun static int samsung_ufs_phy_probe(struct platform_device *pdev)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
286*4882a593Smuzhiyun 	const struct of_device_id *match;
287*4882a593Smuzhiyun 	struct samsung_ufs_phy *phy;
288*4882a593Smuzhiyun 	struct phy *gen_phy;
289*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
290*4882a593Smuzhiyun 	const struct samsung_ufs_phy_drvdata *drvdata;
291*4882a593Smuzhiyun 	int err = 0;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	match = of_match_node(samsung_ufs_phy_match, dev->of_node);
294*4882a593Smuzhiyun 	if (!match) {
295*4882a593Smuzhiyun 		err = -EINVAL;
296*4882a593Smuzhiyun 		dev_err(dev, "failed to get match_node\n");
297*4882a593Smuzhiyun 		goto out;
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
301*4882a593Smuzhiyun 	if (!phy) {
302*4882a593Smuzhiyun 		err = -ENOMEM;
303*4882a593Smuzhiyun 		goto out;
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	phy->reg_pma = devm_platform_ioremap_resource_byname(pdev, "phy-pma");
307*4882a593Smuzhiyun 	if (IS_ERR(phy->reg_pma)) {
308*4882a593Smuzhiyun 		err = PTR_ERR(phy->reg_pma);
309*4882a593Smuzhiyun 		goto out;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	phy->reg_pmu = syscon_regmap_lookup_by_phandle(
313*4882a593Smuzhiyun 				dev->of_node, "samsung,pmu-syscon");
314*4882a593Smuzhiyun 	if (IS_ERR(phy->reg_pmu)) {
315*4882a593Smuzhiyun 		err = PTR_ERR(phy->reg_pmu);
316*4882a593Smuzhiyun 		dev_err(dev, "failed syscon remap for pmu\n");
317*4882a593Smuzhiyun 		goto out;
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	gen_phy = devm_phy_create(dev, NULL, &samsung_ufs_phy_ops);
321*4882a593Smuzhiyun 	if (IS_ERR(gen_phy)) {
322*4882a593Smuzhiyun 		err = PTR_ERR(gen_phy);
323*4882a593Smuzhiyun 		dev_err(dev, "failed to create PHY for ufs-phy\n");
324*4882a593Smuzhiyun 		goto out;
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	drvdata = match->data;
328*4882a593Smuzhiyun 	phy->dev = dev;
329*4882a593Smuzhiyun 	phy->drvdata = drvdata;
330*4882a593Smuzhiyun 	phy->cfg = (struct samsung_ufs_phy_cfg **)drvdata->cfg;
331*4882a593Smuzhiyun 	phy->isol = &drvdata->isol;
332*4882a593Smuzhiyun 	phy->lane_cnt = PHY_DEF_LANE_CNT;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	phy_set_drvdata(gen_phy, phy);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
337*4882a593Smuzhiyun 	if (IS_ERR(phy_provider)) {
338*4882a593Smuzhiyun 		err = PTR_ERR(phy_provider);
339*4882a593Smuzhiyun 		dev_err(dev, "failed to register phy-provider\n");
340*4882a593Smuzhiyun 		goto out;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun out:
343*4882a593Smuzhiyun 	return err;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static const struct of_device_id samsung_ufs_phy_match[] = {
347*4882a593Smuzhiyun 	{
348*4882a593Smuzhiyun 		.compatible = "samsung,exynos7-ufs-phy",
349*4882a593Smuzhiyun 		.data = &exynos7_ufs_phy,
350*4882a593Smuzhiyun 	},
351*4882a593Smuzhiyun 	{},
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, samsung_ufs_phy_match);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static struct platform_driver samsung_ufs_phy_driver = {
356*4882a593Smuzhiyun 	.probe  = samsung_ufs_phy_probe,
357*4882a593Smuzhiyun 	.driver = {
358*4882a593Smuzhiyun 		.name = "samsung-ufs-phy",
359*4882a593Smuzhiyun 		.of_match_table = samsung_ufs_phy_match,
360*4882a593Smuzhiyun 	},
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun module_platform_driver(samsung_ufs_phy_driver);
363*4882a593Smuzhiyun MODULE_DESCRIPTION("Samsung SoC UFS PHY Driver");
364*4882a593Smuzhiyun MODULE_AUTHOR("Seungwon Jeon <essuuj@gmail.com>");
365*4882a593Smuzhiyun MODULE_AUTHOR("Alim Akhtar <alim.akhtar@samsung.com>");
366*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
367