xref: /OK3568_Linux_fs/kernel/drivers/phy/samsung/phy-exynos5250-usb2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Samsung SoC USB 1.1/2.0 PHY driver - Exynos 5250 support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013 Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun  * Author: Kamil Debski <k.debski@samsung.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/phy/phy.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include "phy-samsung-usb2.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* Exynos USB PHY registers */
16*4882a593Smuzhiyun #define EXYNOS_5250_REFCLKSEL_CRYSTAL	0x0
17*4882a593Smuzhiyun #define EXYNOS_5250_REFCLKSEL_XO	0x1
18*4882a593Smuzhiyun #define EXYNOS_5250_REFCLKSEL_CLKCORE	0x2
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define EXYNOS_5250_FSEL_9MHZ6		0x0
21*4882a593Smuzhiyun #define EXYNOS_5250_FSEL_10MHZ		0x1
22*4882a593Smuzhiyun #define EXYNOS_5250_FSEL_12MHZ		0x2
23*4882a593Smuzhiyun #define EXYNOS_5250_FSEL_19MHZ2		0x3
24*4882a593Smuzhiyun #define EXYNOS_5250_FSEL_20MHZ		0x4
25*4882a593Smuzhiyun #define EXYNOS_5250_FSEL_24MHZ		0x5
26*4882a593Smuzhiyun #define EXYNOS_5250_FSEL_50MHZ		0x7
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Normal host */
29*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0			0x0
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_PHYSWRSTALL		BIT(31)
32*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_REFCLKSEL_SHIFT	19
33*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_REFCLKSEL_MASK	\
34*4882a593Smuzhiyun 		(0x3 << EXYNOS_5250_HOSTPHYCTRL0_REFCLKSEL_SHIFT)
35*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_FSEL_SHIFT		16
36*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_FSEL_MASK \
37*4882a593Smuzhiyun 		(0x7 << EXYNOS_5250_HOSTPHYCTRL0_FSEL_SHIFT)
38*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_TESTBURNIN		BIT(11)
39*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_RETENABLE		BIT(10)
40*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_COMMON_ON_N		BIT(9)
41*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_VATESTENB_MASK		(0x3 << 7)
42*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_VATESTENB_DUAL		(0x0 << 7)
43*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_VATESTENB_ID0		(0x1 << 7)
44*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_VATESTENB_ANALOGTEST	(0x2 << 7)
45*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_SIDDQ			BIT(6)
46*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_FORCESLEEP		BIT(5)
47*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_FORCESUSPEND		BIT(4)
48*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_WORDINTERFACE		BIT(3)
49*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_UTMISWRST		BIT(2)
50*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_LINKSWRST		BIT(1)
51*4882a593Smuzhiyun #define EXYNOS_5250_HOSTPHYCTRL0_PHYSWRST		BIT(0)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* HSIC0 & HSIC1 */
54*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRL1			0x10
55*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRL2			0x20
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRLX_REFCLKSEL_MASK		(0x3 << 23)
58*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRLX_REFCLKSEL_DEFAULT	(0x2 << 23)
59*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_MASK		(0x7f << 16)
60*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_12		(0x24 << 16)
61*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_15		(0x1c << 16)
62*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_16		(0x1a << 16)
63*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_19_2		(0x15 << 16)
64*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_20		(0x14 << 16)
65*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRLX_SIDDQ			BIT(6)
66*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRLX_FORCESLEEP		BIT(5)
67*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRLX_FORCESUSPEND		BIT(4)
68*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRLX_WORDINTERFACE		BIT(3)
69*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRLX_UTMISWRST		BIT(2)
70*4882a593Smuzhiyun #define EXYNOS_5250_HSICPHYCTRLX_PHYSWRST		BIT(0)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* EHCI control */
73*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL			0x30
74*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL_ENAINCRXALIGN		BIT(29)
75*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL_ENAINCR4		BIT(28)
76*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL_ENAINCR8		BIT(27)
77*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL_ENAINCR16		BIT(26)
78*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL_AUTOPPDONOVRCUREN	BIT(25)
79*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL_FLADJVAL0_SHIFT	19
80*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL_FLADJVAL0_MASK	\
81*4882a593Smuzhiyun 		(0x3f << EXYNOS_5250_HOSTEHCICTRL_FLADJVAL0_SHIFT)
82*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL_FLADJVAL1_SHIFT	13
83*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL_FLADJVAL1_MASK	\
84*4882a593Smuzhiyun 		(0x3f << EXYNOS_5250_HOSTEHCICTRL_FLADJVAL1_SHIFT)
85*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL_FLADJVAL2_SHIFT	7
86*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL_FLADJVAL0_MASK	\
87*4882a593Smuzhiyun 		(0x3f << EXYNOS_5250_HOSTEHCICTRL_FLADJVAL0_SHIFT)
88*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL_FLADJVALHOST_SHIFT	1
89*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL_FLADJVALHOST_MASK \
90*4882a593Smuzhiyun 		(0x1 << EXYNOS_5250_HOSTEHCICTRL_FLADJVALHOST_SHIFT)
91*4882a593Smuzhiyun #define EXYNOS_5250_HOSTEHCICTRL_SIMULATIONMODE		BIT(0)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* OHCI control */
94*4882a593Smuzhiyun #define EXYNOS_5250_HOSTOHCICTRL                        0x34
95*4882a593Smuzhiyun #define EXYNOS_5250_HOSTOHCICTRL_FRAMELENVAL_SHIFT	1
96*4882a593Smuzhiyun #define EXYNOS_5250_HOSTOHCICTRL_FRAMELENVAL_MASK \
97*4882a593Smuzhiyun 		(0x3ff << EXYNOS_5250_HOSTOHCICTRL_FRAMELENVAL_SHIFT)
98*4882a593Smuzhiyun #define EXYNOS_5250_HOSTOHCICTRL_FRAMELENVALEN		BIT(0)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* USBOTG */
101*4882a593Smuzhiyun #define EXYNOS_5250_USBOTGSYS				0x38
102*4882a593Smuzhiyun #define EXYNOS_5250_USBOTGSYS_PHYLINK_SW_RESET		BIT(14)
103*4882a593Smuzhiyun #define EXYNOS_5250_USBOTGSYS_LINK_SW_RST_UOTG		BIT(13)
104*4882a593Smuzhiyun #define EXYNOS_5250_USBOTGSYS_PHY_SW_RST		BIT(12)
105*4882a593Smuzhiyun #define EXYNOS_5250_USBOTGSYS_REFCLKSEL_SHIFT		9
106*4882a593Smuzhiyun #define EXYNOS_5250_USBOTGSYS_REFCLKSEL_MASK \
107*4882a593Smuzhiyun 		(0x3 << EXYNOS_5250_USBOTGSYS_REFCLKSEL_SHIFT)
108*4882a593Smuzhiyun #define EXYNOS_5250_USBOTGSYS_ID_PULLUP			BIT(8)
109*4882a593Smuzhiyun #define EXYNOS_5250_USBOTGSYS_COMMON_ON			BIT(7)
110*4882a593Smuzhiyun #define EXYNOS_5250_USBOTGSYS_FSEL_SHIFT		4
111*4882a593Smuzhiyun #define EXYNOS_5250_USBOTGSYS_FSEL_MASK \
112*4882a593Smuzhiyun 		(0x3 << EXYNOS_5250_USBOTGSYS_FSEL_SHIFT)
113*4882a593Smuzhiyun #define EXYNOS_5250_USBOTGSYS_FORCE_SLEEP		BIT(3)
114*4882a593Smuzhiyun #define EXYNOS_5250_USBOTGSYS_OTGDISABLE		BIT(2)
115*4882a593Smuzhiyun #define EXYNOS_5250_USBOTGSYS_SIDDQ_UOTG		BIT(1)
116*4882a593Smuzhiyun #define EXYNOS_5250_USBOTGSYS_FORCE_SUSPEND		BIT(0)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* Isolation, configured in the power management unit */
119*4882a593Smuzhiyun #define EXYNOS_5250_USB_ISOL_OTG_OFFSET		0x704
120*4882a593Smuzhiyun #define EXYNOS_5250_USB_ISOL_OTG		BIT(0)
121*4882a593Smuzhiyun #define EXYNOS_5250_USB_ISOL_HOST_OFFSET	0x708
122*4882a593Smuzhiyun #define EXYNOS_5250_USB_ISOL_HOST		BIT(0)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Mode swtich register */
125*4882a593Smuzhiyun #define EXYNOS_5250_MODE_SWITCH_OFFSET		0x230
126*4882a593Smuzhiyun #define EXYNOS_5250_MODE_SWITCH_MASK		1
127*4882a593Smuzhiyun #define EXYNOS_5250_MODE_SWITCH_DEVICE		0
128*4882a593Smuzhiyun #define EXYNOS_5250_MODE_SWITCH_HOST		1
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun enum exynos4x12_phy_id {
131*4882a593Smuzhiyun 	EXYNOS5250_DEVICE,
132*4882a593Smuzhiyun 	EXYNOS5250_HOST,
133*4882a593Smuzhiyun 	EXYNOS5250_HSIC0,
134*4882a593Smuzhiyun 	EXYNOS5250_HSIC1,
135*4882a593Smuzhiyun 	EXYNOS5250_NUM_PHYS,
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun  * exynos5250_rate_to_clk() converts the supplied clock rate to the value that
140*4882a593Smuzhiyun  * can be written to the phy register.
141*4882a593Smuzhiyun  */
exynos5250_rate_to_clk(unsigned long rate,u32 * reg)142*4882a593Smuzhiyun static int exynos5250_rate_to_clk(unsigned long rate, u32 *reg)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	/* EXYNOS_5250_FSEL_MASK */
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	switch (rate) {
147*4882a593Smuzhiyun 	case 9600 * KHZ:
148*4882a593Smuzhiyun 		*reg = EXYNOS_5250_FSEL_9MHZ6;
149*4882a593Smuzhiyun 		break;
150*4882a593Smuzhiyun 	case 10 * MHZ:
151*4882a593Smuzhiyun 		*reg = EXYNOS_5250_FSEL_10MHZ;
152*4882a593Smuzhiyun 		break;
153*4882a593Smuzhiyun 	case 12 * MHZ:
154*4882a593Smuzhiyun 		*reg = EXYNOS_5250_FSEL_12MHZ;
155*4882a593Smuzhiyun 		break;
156*4882a593Smuzhiyun 	case 19200 * KHZ:
157*4882a593Smuzhiyun 		*reg = EXYNOS_5250_FSEL_19MHZ2;
158*4882a593Smuzhiyun 		break;
159*4882a593Smuzhiyun 	case 20 * MHZ:
160*4882a593Smuzhiyun 		*reg = EXYNOS_5250_FSEL_20MHZ;
161*4882a593Smuzhiyun 		break;
162*4882a593Smuzhiyun 	case 24 * MHZ:
163*4882a593Smuzhiyun 		*reg = EXYNOS_5250_FSEL_24MHZ;
164*4882a593Smuzhiyun 		break;
165*4882a593Smuzhiyun 	case 50 * MHZ:
166*4882a593Smuzhiyun 		*reg = EXYNOS_5250_FSEL_50MHZ;
167*4882a593Smuzhiyun 		break;
168*4882a593Smuzhiyun 	default:
169*4882a593Smuzhiyun 		return -EINVAL;
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
exynos5250_isol(struct samsung_usb2_phy_instance * inst,bool on)175*4882a593Smuzhiyun static void exynos5250_isol(struct samsung_usb2_phy_instance *inst, bool on)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	struct samsung_usb2_phy_driver *drv = inst->drv;
178*4882a593Smuzhiyun 	u32 offset;
179*4882a593Smuzhiyun 	u32 mask;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	switch (inst->cfg->id) {
182*4882a593Smuzhiyun 	case EXYNOS5250_DEVICE:
183*4882a593Smuzhiyun 		offset = EXYNOS_5250_USB_ISOL_OTG_OFFSET;
184*4882a593Smuzhiyun 		mask = EXYNOS_5250_USB_ISOL_OTG;
185*4882a593Smuzhiyun 		break;
186*4882a593Smuzhiyun 	case EXYNOS5250_HOST:
187*4882a593Smuzhiyun 		offset = EXYNOS_5250_USB_ISOL_HOST_OFFSET;
188*4882a593Smuzhiyun 		mask = EXYNOS_5250_USB_ISOL_HOST;
189*4882a593Smuzhiyun 		break;
190*4882a593Smuzhiyun 	default:
191*4882a593Smuzhiyun 		return;
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	regmap_update_bits(drv->reg_pmu, offset, mask, on ? 0 : mask);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
exynos5250_power_on(struct samsung_usb2_phy_instance * inst)197*4882a593Smuzhiyun static int exynos5250_power_on(struct samsung_usb2_phy_instance *inst)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	struct samsung_usb2_phy_driver *drv = inst->drv;
200*4882a593Smuzhiyun 	u32 ctrl0;
201*4882a593Smuzhiyun 	u32 otg;
202*4882a593Smuzhiyun 	u32 ehci;
203*4882a593Smuzhiyun 	u32 ohci;
204*4882a593Smuzhiyun 	u32 hsic;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	switch (inst->cfg->id) {
207*4882a593Smuzhiyun 	case EXYNOS5250_DEVICE:
208*4882a593Smuzhiyun 		regmap_update_bits(drv->reg_sys,
209*4882a593Smuzhiyun 				   EXYNOS_5250_MODE_SWITCH_OFFSET,
210*4882a593Smuzhiyun 				   EXYNOS_5250_MODE_SWITCH_MASK,
211*4882a593Smuzhiyun 				   EXYNOS_5250_MODE_SWITCH_DEVICE);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 		/* OTG configuration */
214*4882a593Smuzhiyun 		otg = readl(drv->reg_phy + EXYNOS_5250_USBOTGSYS);
215*4882a593Smuzhiyun 		/* The clock */
216*4882a593Smuzhiyun 		otg &= ~EXYNOS_5250_USBOTGSYS_FSEL_MASK;
217*4882a593Smuzhiyun 		otg |= drv->ref_reg_val << EXYNOS_5250_USBOTGSYS_FSEL_SHIFT;
218*4882a593Smuzhiyun 		/* Reset */
219*4882a593Smuzhiyun 		otg &= ~(EXYNOS_5250_USBOTGSYS_FORCE_SUSPEND |
220*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_FORCE_SLEEP |
221*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_SIDDQ_UOTG);
222*4882a593Smuzhiyun 		otg |=	EXYNOS_5250_USBOTGSYS_PHY_SW_RST |
223*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_PHYLINK_SW_RESET |
224*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_LINK_SW_RST_UOTG |
225*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_OTGDISABLE;
226*4882a593Smuzhiyun 		/* Ref clock */
227*4882a593Smuzhiyun 		otg &=	~EXYNOS_5250_USBOTGSYS_REFCLKSEL_MASK;
228*4882a593Smuzhiyun 		otg |=  EXYNOS_5250_REFCLKSEL_CLKCORE <<
229*4882a593Smuzhiyun 					EXYNOS_5250_USBOTGSYS_REFCLKSEL_SHIFT;
230*4882a593Smuzhiyun 		writel(otg, drv->reg_phy + EXYNOS_5250_USBOTGSYS);
231*4882a593Smuzhiyun 		udelay(100);
232*4882a593Smuzhiyun 		otg &= ~(EXYNOS_5250_USBOTGSYS_PHY_SW_RST |
233*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_LINK_SW_RST_UOTG |
234*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_PHYLINK_SW_RESET |
235*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_OTGDISABLE);
236*4882a593Smuzhiyun 		writel(otg, drv->reg_phy + EXYNOS_5250_USBOTGSYS);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		break;
240*4882a593Smuzhiyun 	case EXYNOS5250_HOST:
241*4882a593Smuzhiyun 	case EXYNOS5250_HSIC0:
242*4882a593Smuzhiyun 	case EXYNOS5250_HSIC1:
243*4882a593Smuzhiyun 		/* Host registers configuration */
244*4882a593Smuzhiyun 		ctrl0 = readl(drv->reg_phy + EXYNOS_5250_HOSTPHYCTRL0);
245*4882a593Smuzhiyun 		/* The clock */
246*4882a593Smuzhiyun 		ctrl0 &= ~EXYNOS_5250_HOSTPHYCTRL0_FSEL_MASK;
247*4882a593Smuzhiyun 		ctrl0 |= drv->ref_reg_val <<
248*4882a593Smuzhiyun 					EXYNOS_5250_HOSTPHYCTRL0_FSEL_SHIFT;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 		/* Reset */
251*4882a593Smuzhiyun 		ctrl0 &=	~(EXYNOS_5250_HOSTPHYCTRL0_PHYSWRST |
252*4882a593Smuzhiyun 				EXYNOS_5250_HOSTPHYCTRL0_PHYSWRSTALL |
253*4882a593Smuzhiyun 				EXYNOS_5250_HOSTPHYCTRL0_SIDDQ |
254*4882a593Smuzhiyun 				EXYNOS_5250_HOSTPHYCTRL0_FORCESUSPEND |
255*4882a593Smuzhiyun 				EXYNOS_5250_HOSTPHYCTRL0_FORCESLEEP);
256*4882a593Smuzhiyun 		ctrl0 |=	EXYNOS_5250_HOSTPHYCTRL0_LINKSWRST |
257*4882a593Smuzhiyun 				EXYNOS_5250_HOSTPHYCTRL0_UTMISWRST |
258*4882a593Smuzhiyun 				EXYNOS_5250_HOSTPHYCTRL0_COMMON_ON_N;
259*4882a593Smuzhiyun 		writel(ctrl0, drv->reg_phy + EXYNOS_5250_HOSTPHYCTRL0);
260*4882a593Smuzhiyun 		udelay(10);
261*4882a593Smuzhiyun 		ctrl0 &=	~(EXYNOS_5250_HOSTPHYCTRL0_LINKSWRST |
262*4882a593Smuzhiyun 				EXYNOS_5250_HOSTPHYCTRL0_UTMISWRST);
263*4882a593Smuzhiyun 		writel(ctrl0, drv->reg_phy + EXYNOS_5250_HOSTPHYCTRL0);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 		/* OTG configuration */
266*4882a593Smuzhiyun 		otg = readl(drv->reg_phy + EXYNOS_5250_USBOTGSYS);
267*4882a593Smuzhiyun 		/* The clock */
268*4882a593Smuzhiyun 		otg &= ~EXYNOS_5250_USBOTGSYS_FSEL_MASK;
269*4882a593Smuzhiyun 		otg |= drv->ref_reg_val << EXYNOS_5250_USBOTGSYS_FSEL_SHIFT;
270*4882a593Smuzhiyun 		/* Reset */
271*4882a593Smuzhiyun 		otg &= ~(EXYNOS_5250_USBOTGSYS_FORCE_SUSPEND |
272*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_FORCE_SLEEP |
273*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_SIDDQ_UOTG);
274*4882a593Smuzhiyun 		otg |=	EXYNOS_5250_USBOTGSYS_PHY_SW_RST |
275*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_PHYLINK_SW_RESET |
276*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_LINK_SW_RST_UOTG |
277*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_OTGDISABLE;
278*4882a593Smuzhiyun 		/* Ref clock */
279*4882a593Smuzhiyun 		otg &=	~EXYNOS_5250_USBOTGSYS_REFCLKSEL_MASK;
280*4882a593Smuzhiyun 		otg |=  EXYNOS_5250_REFCLKSEL_CLKCORE <<
281*4882a593Smuzhiyun 					EXYNOS_5250_USBOTGSYS_REFCLKSEL_SHIFT;
282*4882a593Smuzhiyun 		writel(otg, drv->reg_phy + EXYNOS_5250_USBOTGSYS);
283*4882a593Smuzhiyun 		udelay(10);
284*4882a593Smuzhiyun 		otg &= ~(EXYNOS_5250_USBOTGSYS_PHY_SW_RST |
285*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_LINK_SW_RST_UOTG |
286*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_PHYLINK_SW_RESET);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 		/* HSIC phy configuration */
289*4882a593Smuzhiyun 		hsic = (EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_12 |
290*4882a593Smuzhiyun 				EXYNOS_5250_HSICPHYCTRLX_REFCLKSEL_DEFAULT |
291*4882a593Smuzhiyun 				EXYNOS_5250_HSICPHYCTRLX_PHYSWRST);
292*4882a593Smuzhiyun 		writel(hsic, drv->reg_phy + EXYNOS_5250_HSICPHYCTRL1);
293*4882a593Smuzhiyun 		writel(hsic, drv->reg_phy + EXYNOS_5250_HSICPHYCTRL2);
294*4882a593Smuzhiyun 		udelay(10);
295*4882a593Smuzhiyun 		hsic &= ~EXYNOS_5250_HSICPHYCTRLX_PHYSWRST;
296*4882a593Smuzhiyun 		writel(hsic, drv->reg_phy + EXYNOS_5250_HSICPHYCTRL1);
297*4882a593Smuzhiyun 		writel(hsic, drv->reg_phy + EXYNOS_5250_HSICPHYCTRL2);
298*4882a593Smuzhiyun 		/* The following delay is necessary for the reset sequence to be
299*4882a593Smuzhiyun 		 * completed */
300*4882a593Smuzhiyun 		udelay(80);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 		/* Enable EHCI DMA burst */
303*4882a593Smuzhiyun 		ehci = readl(drv->reg_phy + EXYNOS_5250_HOSTEHCICTRL);
304*4882a593Smuzhiyun 		ehci |=	EXYNOS_5250_HOSTEHCICTRL_ENAINCRXALIGN |
305*4882a593Smuzhiyun 			EXYNOS_5250_HOSTEHCICTRL_ENAINCR4 |
306*4882a593Smuzhiyun 			EXYNOS_5250_HOSTEHCICTRL_ENAINCR8 |
307*4882a593Smuzhiyun 			EXYNOS_5250_HOSTEHCICTRL_ENAINCR16;
308*4882a593Smuzhiyun 		writel(ehci, drv->reg_phy + EXYNOS_5250_HOSTEHCICTRL);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 		/* OHCI settings */
311*4882a593Smuzhiyun 		ohci = readl(drv->reg_phy + EXYNOS_5250_HOSTOHCICTRL);
312*4882a593Smuzhiyun 		/* Following code is based on the old driver */
313*4882a593Smuzhiyun 		ohci |=	0x1 << 3;
314*4882a593Smuzhiyun 		writel(ohci, drv->reg_phy + EXYNOS_5250_HOSTOHCICTRL);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 		break;
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 	exynos5250_isol(inst, 0);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
exynos5250_power_off(struct samsung_usb2_phy_instance * inst)323*4882a593Smuzhiyun static int exynos5250_power_off(struct samsung_usb2_phy_instance *inst)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct samsung_usb2_phy_driver *drv = inst->drv;
326*4882a593Smuzhiyun 	u32 ctrl0;
327*4882a593Smuzhiyun 	u32 otg;
328*4882a593Smuzhiyun 	u32 hsic;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	exynos5250_isol(inst, 1);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	switch (inst->cfg->id) {
333*4882a593Smuzhiyun 	case EXYNOS5250_DEVICE:
334*4882a593Smuzhiyun 		otg = readl(drv->reg_phy + EXYNOS_5250_USBOTGSYS);
335*4882a593Smuzhiyun 		otg |= (EXYNOS_5250_USBOTGSYS_FORCE_SUSPEND |
336*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_SIDDQ_UOTG |
337*4882a593Smuzhiyun 			EXYNOS_5250_USBOTGSYS_FORCE_SLEEP);
338*4882a593Smuzhiyun 		writel(otg, drv->reg_phy + EXYNOS_5250_USBOTGSYS);
339*4882a593Smuzhiyun 		break;
340*4882a593Smuzhiyun 	case EXYNOS5250_HOST:
341*4882a593Smuzhiyun 		ctrl0 = readl(drv->reg_phy + EXYNOS_5250_HOSTPHYCTRL0);
342*4882a593Smuzhiyun 		ctrl0 |= (EXYNOS_5250_HOSTPHYCTRL0_SIDDQ |
343*4882a593Smuzhiyun 				EXYNOS_5250_HOSTPHYCTRL0_FORCESUSPEND |
344*4882a593Smuzhiyun 				EXYNOS_5250_HOSTPHYCTRL0_FORCESLEEP |
345*4882a593Smuzhiyun 				EXYNOS_5250_HOSTPHYCTRL0_PHYSWRST |
346*4882a593Smuzhiyun 				EXYNOS_5250_HOSTPHYCTRL0_PHYSWRSTALL);
347*4882a593Smuzhiyun 		writel(ctrl0, drv->reg_phy + EXYNOS_5250_HOSTPHYCTRL0);
348*4882a593Smuzhiyun 		break;
349*4882a593Smuzhiyun 	case EXYNOS5250_HSIC0:
350*4882a593Smuzhiyun 	case EXYNOS5250_HSIC1:
351*4882a593Smuzhiyun 		hsic = (EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_12 |
352*4882a593Smuzhiyun 				EXYNOS_5250_HSICPHYCTRLX_REFCLKSEL_DEFAULT |
353*4882a593Smuzhiyun 				EXYNOS_5250_HSICPHYCTRLX_SIDDQ |
354*4882a593Smuzhiyun 				EXYNOS_5250_HSICPHYCTRLX_FORCESLEEP |
355*4882a593Smuzhiyun 				EXYNOS_5250_HSICPHYCTRLX_FORCESUSPEND
356*4882a593Smuzhiyun 				);
357*4882a593Smuzhiyun 		writel(hsic, drv->reg_phy + EXYNOS_5250_HSICPHYCTRL1);
358*4882a593Smuzhiyun 		writel(hsic, drv->reg_phy + EXYNOS_5250_HSICPHYCTRL2);
359*4882a593Smuzhiyun 		break;
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static const struct samsung_usb2_common_phy exynos5250_phys[] = {
367*4882a593Smuzhiyun 	{
368*4882a593Smuzhiyun 		.label		= "device",
369*4882a593Smuzhiyun 		.id		= EXYNOS5250_DEVICE,
370*4882a593Smuzhiyun 		.power_on	= exynos5250_power_on,
371*4882a593Smuzhiyun 		.power_off	= exynos5250_power_off,
372*4882a593Smuzhiyun 	},
373*4882a593Smuzhiyun 	{
374*4882a593Smuzhiyun 		.label		= "host",
375*4882a593Smuzhiyun 		.id		= EXYNOS5250_HOST,
376*4882a593Smuzhiyun 		.power_on	= exynos5250_power_on,
377*4882a593Smuzhiyun 		.power_off	= exynos5250_power_off,
378*4882a593Smuzhiyun 	},
379*4882a593Smuzhiyun 	{
380*4882a593Smuzhiyun 		.label		= "hsic0",
381*4882a593Smuzhiyun 		.id		= EXYNOS5250_HSIC0,
382*4882a593Smuzhiyun 		.power_on	= exynos5250_power_on,
383*4882a593Smuzhiyun 		.power_off	= exynos5250_power_off,
384*4882a593Smuzhiyun 	},
385*4882a593Smuzhiyun 	{
386*4882a593Smuzhiyun 		.label		= "hsic1",
387*4882a593Smuzhiyun 		.id		= EXYNOS5250_HSIC1,
388*4882a593Smuzhiyun 		.power_on	= exynos5250_power_on,
389*4882a593Smuzhiyun 		.power_off	= exynos5250_power_off,
390*4882a593Smuzhiyun 	},
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun const struct samsung_usb2_phy_config exynos5250_usb2_phy_config = {
394*4882a593Smuzhiyun 	.has_mode_switch	= 1,
395*4882a593Smuzhiyun 	.num_phys		= EXYNOS5250_NUM_PHYS,
396*4882a593Smuzhiyun 	.phys			= exynos5250_phys,
397*4882a593Smuzhiyun 	.rate_to_clk		= exynos5250_rate_to_clk,
398*4882a593Smuzhiyun };
399