1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Samsung SoC USB 1.1/2.0 PHY driver - Exynos 4x12 support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun * Author: Kamil Debski <k.debski@samsung.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/phy/phy.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include "phy-samsung-usb2.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* Exynos USB PHY registers */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* PHY power control */
18*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR 0x0
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_PHY0_SUSPEND BIT(0)
21*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_PHY0_PWR BIT(3)
22*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_PHY0_OTG_PWR BIT(4)
23*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_PHY0_SLEEP BIT(5)
24*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_PHY0 ( \
25*4882a593Smuzhiyun EXYNOS_4x12_UPHYPWR_PHY0_SUSPEND | \
26*4882a593Smuzhiyun EXYNOS_4x12_UPHYPWR_PHY0_PWR | \
27*4882a593Smuzhiyun EXYNOS_4x12_UPHYPWR_PHY0_OTG_PWR | \
28*4882a593Smuzhiyun EXYNOS_4x12_UPHYPWR_PHY0_SLEEP)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_PHY1_SUSPEND BIT(6)
31*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_PHY1_PWR BIT(7)
32*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_PHY1_SLEEP BIT(8)
33*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_PHY1 ( \
34*4882a593Smuzhiyun EXYNOS_4x12_UPHYPWR_PHY1_SUSPEND | \
35*4882a593Smuzhiyun EXYNOS_4x12_UPHYPWR_PHY1_PWR | \
36*4882a593Smuzhiyun EXYNOS_4x12_UPHYPWR_PHY1_SLEEP)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_HSIC0_SUSPEND BIT(9)
39*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_HSIC0_PWR BIT(10)
40*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_HSIC0_SLEEP BIT(11)
41*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_HSIC0 ( \
42*4882a593Smuzhiyun EXYNOS_4x12_UPHYPWR_HSIC0_SUSPEND | \
43*4882a593Smuzhiyun EXYNOS_4x12_UPHYPWR_HSIC0_PWR | \
44*4882a593Smuzhiyun EXYNOS_4x12_UPHYPWR_HSIC0_SLEEP)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_HSIC1_SUSPEND BIT(12)
47*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_HSIC1_PWR BIT(13)
48*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_HSIC1_SLEEP BIT(14)
49*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYPWR_HSIC1 ( \
50*4882a593Smuzhiyun EXYNOS_4x12_UPHYPWR_HSIC1_SUSPEND | \
51*4882a593Smuzhiyun EXYNOS_4x12_UPHYPWR_HSIC1_PWR | \
52*4882a593Smuzhiyun EXYNOS_4x12_UPHYPWR_HSIC1_SLEEP)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* PHY clock control */
55*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK 0x4
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_PHYFSEL_MASK (0x7 << 0)
58*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_PHYFSEL_OFFSET 0
59*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_PHYFSEL_9MHZ6 (0x0 << 0)
60*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_PHYFSEL_10MHZ (0x1 << 0)
61*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_PHYFSEL_12MHZ (0x2 << 0)
62*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_PHYFSEL_19MHZ2 (0x3 << 0)
63*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_PHYFSEL_20MHZ (0x4 << 0)
64*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_PHYFSEL_24MHZ (0x5 << 0)
65*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_PHYFSEL_50MHZ (0x7 << 0)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define EXYNOS_3250_UPHYCLK_REFCLKSEL (0x2 << 8)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_PHY0_ID_PULLUP BIT(3)
70*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_PHY0_COMMON_ON BIT(4)
71*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_PHY1_COMMON_ON BIT(7)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_HSIC_REFCLK_MASK (0x7f << 10)
74*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_HSIC_REFCLK_OFFSET 10
75*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_HSIC_REFCLK_12MHZ (0x24 << 10)
76*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_HSIC_REFCLK_15MHZ (0x1c << 10)
77*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_HSIC_REFCLK_16MHZ (0x1a << 10)
78*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_HSIC_REFCLK_19MHZ2 (0x15 << 10)
79*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYCLK_HSIC_REFCLK_20MHZ (0x14 << 10)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* PHY reset control */
82*4882a593Smuzhiyun #define EXYNOS_4x12_UPHYRST 0x8
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define EXYNOS_4x12_URSTCON_PHY0 BIT(0)
85*4882a593Smuzhiyun #define EXYNOS_4x12_URSTCON_OTG_HLINK BIT(1)
86*4882a593Smuzhiyun #define EXYNOS_4x12_URSTCON_OTG_PHYLINK BIT(2)
87*4882a593Smuzhiyun #define EXYNOS_4x12_URSTCON_HOST_PHY BIT(3)
88*4882a593Smuzhiyun /* The following bit defines are presented in the
89*4882a593Smuzhiyun * order taken from the Exynos4412 reference manual.
90*4882a593Smuzhiyun *
91*4882a593Smuzhiyun * During experiments with the hardware and debugging
92*4882a593Smuzhiyun * it was determined that the hardware behaves contrary
93*4882a593Smuzhiyun * to the manual.
94*4882a593Smuzhiyun *
95*4882a593Smuzhiyun * The following bit values were chaned accordingly to the
96*4882a593Smuzhiyun * results of real hardware experiments.
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun #define EXYNOS_4x12_URSTCON_PHY1 BIT(4)
99*4882a593Smuzhiyun #define EXYNOS_4x12_URSTCON_HSIC0 BIT(6)
100*4882a593Smuzhiyun #define EXYNOS_4x12_URSTCON_HSIC1 BIT(5)
101*4882a593Smuzhiyun #define EXYNOS_4x12_URSTCON_HOST_LINK_ALL BIT(7)
102*4882a593Smuzhiyun #define EXYNOS_4x12_URSTCON_HOST_LINK_P0 BIT(10)
103*4882a593Smuzhiyun #define EXYNOS_4x12_URSTCON_HOST_LINK_P1 BIT(9)
104*4882a593Smuzhiyun #define EXYNOS_4x12_URSTCON_HOST_LINK_P2 BIT(8)
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Isolation, configured in the power management unit */
107*4882a593Smuzhiyun #define EXYNOS_4x12_USB_ISOL_OFFSET 0x704
108*4882a593Smuzhiyun #define EXYNOS_4x12_USB_ISOL_OTG BIT(0)
109*4882a593Smuzhiyun #define EXYNOS_4x12_USB_ISOL_HSIC0_OFFSET 0x708
110*4882a593Smuzhiyun #define EXYNOS_4x12_USB_ISOL_HSIC0 BIT(0)
111*4882a593Smuzhiyun #define EXYNOS_4x12_USB_ISOL_HSIC1_OFFSET 0x70c
112*4882a593Smuzhiyun #define EXYNOS_4x12_USB_ISOL_HSIC1 BIT(0)
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* Mode switching SUB Device <-> Host */
115*4882a593Smuzhiyun #define EXYNOS_4x12_MODE_SWITCH_OFFSET 0x21c
116*4882a593Smuzhiyun #define EXYNOS_4x12_MODE_SWITCH_MASK 1
117*4882a593Smuzhiyun #define EXYNOS_4x12_MODE_SWITCH_DEVICE 0
118*4882a593Smuzhiyun #define EXYNOS_4x12_MODE_SWITCH_HOST 1
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun enum exynos4x12_phy_id {
121*4882a593Smuzhiyun EXYNOS4x12_DEVICE,
122*4882a593Smuzhiyun EXYNOS4x12_HOST,
123*4882a593Smuzhiyun EXYNOS4x12_HSIC0,
124*4882a593Smuzhiyun EXYNOS4x12_HSIC1,
125*4882a593Smuzhiyun EXYNOS4x12_NUM_PHYS,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun * exynos4x12_rate_to_clk() converts the supplied clock rate to the value that
130*4882a593Smuzhiyun * can be written to the phy register.
131*4882a593Smuzhiyun */
exynos4x12_rate_to_clk(unsigned long rate,u32 * reg)132*4882a593Smuzhiyun static int exynos4x12_rate_to_clk(unsigned long rate, u32 *reg)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun /* EXYNOS_4x12_UPHYCLK_PHYFSEL_MASK */
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun switch (rate) {
137*4882a593Smuzhiyun case 9600 * KHZ:
138*4882a593Smuzhiyun *reg = EXYNOS_4x12_UPHYCLK_PHYFSEL_9MHZ6;
139*4882a593Smuzhiyun break;
140*4882a593Smuzhiyun case 10 * MHZ:
141*4882a593Smuzhiyun *reg = EXYNOS_4x12_UPHYCLK_PHYFSEL_10MHZ;
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun case 12 * MHZ:
144*4882a593Smuzhiyun *reg = EXYNOS_4x12_UPHYCLK_PHYFSEL_12MHZ;
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun case 19200 * KHZ:
147*4882a593Smuzhiyun *reg = EXYNOS_4x12_UPHYCLK_PHYFSEL_19MHZ2;
148*4882a593Smuzhiyun break;
149*4882a593Smuzhiyun case 20 * MHZ:
150*4882a593Smuzhiyun *reg = EXYNOS_4x12_UPHYCLK_PHYFSEL_20MHZ;
151*4882a593Smuzhiyun break;
152*4882a593Smuzhiyun case 24 * MHZ:
153*4882a593Smuzhiyun *reg = EXYNOS_4x12_UPHYCLK_PHYFSEL_24MHZ;
154*4882a593Smuzhiyun break;
155*4882a593Smuzhiyun case 50 * MHZ:
156*4882a593Smuzhiyun *reg = EXYNOS_4x12_UPHYCLK_PHYFSEL_50MHZ;
157*4882a593Smuzhiyun break;
158*4882a593Smuzhiyun default:
159*4882a593Smuzhiyun return -EINVAL;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
exynos4x12_isol(struct samsung_usb2_phy_instance * inst,bool on)165*4882a593Smuzhiyun static void exynos4x12_isol(struct samsung_usb2_phy_instance *inst, bool on)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct samsung_usb2_phy_driver *drv = inst->drv;
168*4882a593Smuzhiyun u32 offset;
169*4882a593Smuzhiyun u32 mask;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun switch (inst->cfg->id) {
172*4882a593Smuzhiyun case EXYNOS4x12_DEVICE:
173*4882a593Smuzhiyun case EXYNOS4x12_HOST:
174*4882a593Smuzhiyun offset = EXYNOS_4x12_USB_ISOL_OFFSET;
175*4882a593Smuzhiyun mask = EXYNOS_4x12_USB_ISOL_OTG;
176*4882a593Smuzhiyun break;
177*4882a593Smuzhiyun case EXYNOS4x12_HSIC0:
178*4882a593Smuzhiyun offset = EXYNOS_4x12_USB_ISOL_HSIC0_OFFSET;
179*4882a593Smuzhiyun mask = EXYNOS_4x12_USB_ISOL_HSIC0;
180*4882a593Smuzhiyun break;
181*4882a593Smuzhiyun case EXYNOS4x12_HSIC1:
182*4882a593Smuzhiyun offset = EXYNOS_4x12_USB_ISOL_HSIC1_OFFSET;
183*4882a593Smuzhiyun mask = EXYNOS_4x12_USB_ISOL_HSIC1;
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun default:
186*4882a593Smuzhiyun return;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun regmap_update_bits(drv->reg_pmu, offset, mask, on ? 0 : mask);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
exynos4x12_setup_clk(struct samsung_usb2_phy_instance * inst)192*4882a593Smuzhiyun static void exynos4x12_setup_clk(struct samsung_usb2_phy_instance *inst)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct samsung_usb2_phy_driver *drv = inst->drv;
195*4882a593Smuzhiyun u32 clk;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun clk = readl(drv->reg_phy + EXYNOS_4x12_UPHYCLK);
198*4882a593Smuzhiyun clk &= ~EXYNOS_4x12_UPHYCLK_PHYFSEL_MASK;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (drv->cfg->has_refclk_sel)
201*4882a593Smuzhiyun clk = EXYNOS_3250_UPHYCLK_REFCLKSEL;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun clk |= drv->ref_reg_val << EXYNOS_4x12_UPHYCLK_PHYFSEL_OFFSET;
204*4882a593Smuzhiyun clk |= EXYNOS_4x12_UPHYCLK_PHY1_COMMON_ON;
205*4882a593Smuzhiyun writel(clk, drv->reg_phy + EXYNOS_4x12_UPHYCLK);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
exynos4x12_phy_pwr(struct samsung_usb2_phy_instance * inst,bool on)208*4882a593Smuzhiyun static void exynos4x12_phy_pwr(struct samsung_usb2_phy_instance *inst, bool on)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct samsung_usb2_phy_driver *drv = inst->drv;
211*4882a593Smuzhiyun u32 rstbits = 0;
212*4882a593Smuzhiyun u32 phypwr = 0;
213*4882a593Smuzhiyun u32 rst;
214*4882a593Smuzhiyun u32 pwr;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun switch (inst->cfg->id) {
217*4882a593Smuzhiyun case EXYNOS4x12_DEVICE:
218*4882a593Smuzhiyun phypwr = EXYNOS_4x12_UPHYPWR_PHY0;
219*4882a593Smuzhiyun rstbits = EXYNOS_4x12_URSTCON_PHY0;
220*4882a593Smuzhiyun break;
221*4882a593Smuzhiyun case EXYNOS4x12_HOST:
222*4882a593Smuzhiyun phypwr = EXYNOS_4x12_UPHYPWR_PHY1;
223*4882a593Smuzhiyun rstbits = EXYNOS_4x12_URSTCON_HOST_PHY |
224*4882a593Smuzhiyun EXYNOS_4x12_URSTCON_PHY1 |
225*4882a593Smuzhiyun EXYNOS_4x12_URSTCON_HOST_LINK_P0;
226*4882a593Smuzhiyun break;
227*4882a593Smuzhiyun case EXYNOS4x12_HSIC0:
228*4882a593Smuzhiyun phypwr = EXYNOS_4x12_UPHYPWR_HSIC0;
229*4882a593Smuzhiyun rstbits = EXYNOS_4x12_URSTCON_HSIC0 |
230*4882a593Smuzhiyun EXYNOS_4x12_URSTCON_HOST_LINK_P1;
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun case EXYNOS4x12_HSIC1:
233*4882a593Smuzhiyun phypwr = EXYNOS_4x12_UPHYPWR_HSIC1;
234*4882a593Smuzhiyun rstbits = EXYNOS_4x12_URSTCON_HSIC1 |
235*4882a593Smuzhiyun EXYNOS_4x12_URSTCON_HOST_LINK_P1;
236*4882a593Smuzhiyun break;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (on) {
240*4882a593Smuzhiyun pwr = readl(drv->reg_phy + EXYNOS_4x12_UPHYPWR);
241*4882a593Smuzhiyun pwr &= ~phypwr;
242*4882a593Smuzhiyun writel(pwr, drv->reg_phy + EXYNOS_4x12_UPHYPWR);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun rst = readl(drv->reg_phy + EXYNOS_4x12_UPHYRST);
245*4882a593Smuzhiyun rst |= rstbits;
246*4882a593Smuzhiyun writel(rst, drv->reg_phy + EXYNOS_4x12_UPHYRST);
247*4882a593Smuzhiyun udelay(10);
248*4882a593Smuzhiyun rst &= ~rstbits;
249*4882a593Smuzhiyun writel(rst, drv->reg_phy + EXYNOS_4x12_UPHYRST);
250*4882a593Smuzhiyun /* The following delay is necessary for the reset sequence to be
251*4882a593Smuzhiyun * completed */
252*4882a593Smuzhiyun udelay(80);
253*4882a593Smuzhiyun } else {
254*4882a593Smuzhiyun pwr = readl(drv->reg_phy + EXYNOS_4x12_UPHYPWR);
255*4882a593Smuzhiyun pwr |= phypwr;
256*4882a593Smuzhiyun writel(pwr, drv->reg_phy + EXYNOS_4x12_UPHYPWR);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
exynos4x12_power_on_int(struct samsung_usb2_phy_instance * inst)260*4882a593Smuzhiyun static void exynos4x12_power_on_int(struct samsung_usb2_phy_instance *inst)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun if (inst->int_cnt++ > 0)
263*4882a593Smuzhiyun return;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun exynos4x12_setup_clk(inst);
266*4882a593Smuzhiyun exynos4x12_isol(inst, 0);
267*4882a593Smuzhiyun exynos4x12_phy_pwr(inst, 1);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
exynos4x12_power_on(struct samsung_usb2_phy_instance * inst)270*4882a593Smuzhiyun static int exynos4x12_power_on(struct samsung_usb2_phy_instance *inst)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct samsung_usb2_phy_driver *drv = inst->drv;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (inst->ext_cnt++ > 0)
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (inst->cfg->id == EXYNOS4x12_HOST) {
278*4882a593Smuzhiyun regmap_update_bits(drv->reg_sys, EXYNOS_4x12_MODE_SWITCH_OFFSET,
279*4882a593Smuzhiyun EXYNOS_4x12_MODE_SWITCH_MASK,
280*4882a593Smuzhiyun EXYNOS_4x12_MODE_SWITCH_HOST);
281*4882a593Smuzhiyun exynos4x12_power_on_int(&drv->instances[EXYNOS4x12_DEVICE]);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (inst->cfg->id == EXYNOS4x12_DEVICE && drv->cfg->has_mode_switch)
285*4882a593Smuzhiyun regmap_update_bits(drv->reg_sys, EXYNOS_4x12_MODE_SWITCH_OFFSET,
286*4882a593Smuzhiyun EXYNOS_4x12_MODE_SWITCH_MASK,
287*4882a593Smuzhiyun EXYNOS_4x12_MODE_SWITCH_DEVICE);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (inst->cfg->id == EXYNOS4x12_HSIC0 ||
290*4882a593Smuzhiyun inst->cfg->id == EXYNOS4x12_HSIC1) {
291*4882a593Smuzhiyun exynos4x12_power_on_int(&drv->instances[EXYNOS4x12_DEVICE]);
292*4882a593Smuzhiyun exynos4x12_power_on_int(&drv->instances[EXYNOS4x12_HOST]);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun exynos4x12_power_on_int(inst);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
exynos4x12_power_off_int(struct samsung_usb2_phy_instance * inst)300*4882a593Smuzhiyun static void exynos4x12_power_off_int(struct samsung_usb2_phy_instance *inst)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun if (inst->int_cnt-- > 1)
303*4882a593Smuzhiyun return;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun exynos4x12_isol(inst, 1);
306*4882a593Smuzhiyun exynos4x12_phy_pwr(inst, 0);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
exynos4x12_power_off(struct samsung_usb2_phy_instance * inst)309*4882a593Smuzhiyun static int exynos4x12_power_off(struct samsung_usb2_phy_instance *inst)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun struct samsung_usb2_phy_driver *drv = inst->drv;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (inst->ext_cnt-- > 1)
314*4882a593Smuzhiyun return 0;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (inst->cfg->id == EXYNOS4x12_DEVICE && drv->cfg->has_mode_switch)
317*4882a593Smuzhiyun regmap_update_bits(drv->reg_sys, EXYNOS_4x12_MODE_SWITCH_OFFSET,
318*4882a593Smuzhiyun EXYNOS_4x12_MODE_SWITCH_MASK,
319*4882a593Smuzhiyun EXYNOS_4x12_MODE_SWITCH_HOST);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (inst->cfg->id == EXYNOS4x12_HOST)
322*4882a593Smuzhiyun exynos4x12_power_off_int(&drv->instances[EXYNOS4x12_DEVICE]);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (inst->cfg->id == EXYNOS4x12_HSIC0 ||
325*4882a593Smuzhiyun inst->cfg->id == EXYNOS4x12_HSIC1) {
326*4882a593Smuzhiyun exynos4x12_power_off_int(&drv->instances[EXYNOS4x12_DEVICE]);
327*4882a593Smuzhiyun exynos4x12_power_off_int(&drv->instances[EXYNOS4x12_HOST]);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun exynos4x12_power_off_int(inst);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun static const struct samsung_usb2_common_phy exynos4x12_phys[] = {
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun .label = "device",
339*4882a593Smuzhiyun .id = EXYNOS4x12_DEVICE,
340*4882a593Smuzhiyun .power_on = exynos4x12_power_on,
341*4882a593Smuzhiyun .power_off = exynos4x12_power_off,
342*4882a593Smuzhiyun },
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun .label = "host",
345*4882a593Smuzhiyun .id = EXYNOS4x12_HOST,
346*4882a593Smuzhiyun .power_on = exynos4x12_power_on,
347*4882a593Smuzhiyun .power_off = exynos4x12_power_off,
348*4882a593Smuzhiyun },
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun .label = "hsic0",
351*4882a593Smuzhiyun .id = EXYNOS4x12_HSIC0,
352*4882a593Smuzhiyun .power_on = exynos4x12_power_on,
353*4882a593Smuzhiyun .power_off = exynos4x12_power_off,
354*4882a593Smuzhiyun },
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun .label = "hsic1",
357*4882a593Smuzhiyun .id = EXYNOS4x12_HSIC1,
358*4882a593Smuzhiyun .power_on = exynos4x12_power_on,
359*4882a593Smuzhiyun .power_off = exynos4x12_power_off,
360*4882a593Smuzhiyun },
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun const struct samsung_usb2_phy_config exynos3250_usb2_phy_config = {
364*4882a593Smuzhiyun .has_refclk_sel = 1,
365*4882a593Smuzhiyun .num_phys = 1,
366*4882a593Smuzhiyun .phys = exynos4x12_phys,
367*4882a593Smuzhiyun .rate_to_clk = exynos4x12_rate_to_clk,
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun const struct samsung_usb2_phy_config exynos4x12_usb2_phy_config = {
371*4882a593Smuzhiyun .has_mode_switch = 1,
372*4882a593Smuzhiyun .num_phys = EXYNOS4x12_NUM_PHYS,
373*4882a593Smuzhiyun .phys = exynos4x12_phys,
374*4882a593Smuzhiyun .rate_to_clk = exynos4x12_rate_to_clk,
375*4882a593Smuzhiyun };
376