1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Samsung Exynos SoC series PCIe PHY driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Phy provider for PCIe controller on Exynos SoC series
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2017 Samsung Electronics Co., Ltd.
8*4882a593Smuzhiyun * Jaehoon Chung <jh80.chung@samsung.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/phy/phy.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* PCIe Purple registers */
24*4882a593Smuzhiyun #define PCIE_PHY_GLOBAL_RESET 0x000
25*4882a593Smuzhiyun #define PCIE_PHY_COMMON_RESET 0x004
26*4882a593Smuzhiyun #define PCIE_PHY_CMN_REG 0x008
27*4882a593Smuzhiyun #define PCIE_PHY_MAC_RESET 0x00c
28*4882a593Smuzhiyun #define PCIE_PHY_PLL_LOCKED 0x010
29*4882a593Smuzhiyun #define PCIE_PHY_TRSVREG_RESET 0x020
30*4882a593Smuzhiyun #define PCIE_PHY_TRSV_RESET 0x024
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* PCIe PHY registers */
33*4882a593Smuzhiyun #define PCIE_PHY_IMPEDANCE 0x004
34*4882a593Smuzhiyun #define PCIE_PHY_PLL_DIV_0 0x008
35*4882a593Smuzhiyun #define PCIE_PHY_PLL_BIAS 0x00c
36*4882a593Smuzhiyun #define PCIE_PHY_DCC_FEEDBACK 0x014
37*4882a593Smuzhiyun #define PCIE_PHY_PLL_DIV_1 0x05c
38*4882a593Smuzhiyun #define PCIE_PHY_COMMON_POWER 0x064
39*4882a593Smuzhiyun #define PCIE_PHY_COMMON_PD_CMN BIT(3)
40*4882a593Smuzhiyun #define PCIE_PHY_TRSV0_EMP_LVL 0x084
41*4882a593Smuzhiyun #define PCIE_PHY_TRSV0_DRV_LVL 0x088
42*4882a593Smuzhiyun #define PCIE_PHY_TRSV0_RXCDR 0x0ac
43*4882a593Smuzhiyun #define PCIE_PHY_TRSV0_POWER 0x0c4
44*4882a593Smuzhiyun #define PCIE_PHY_TRSV0_PD_TSV BIT(7)
45*4882a593Smuzhiyun #define PCIE_PHY_TRSV0_LVCC 0x0dc
46*4882a593Smuzhiyun #define PCIE_PHY_TRSV1_EMP_LVL 0x144
47*4882a593Smuzhiyun #define PCIE_PHY_TRSV1_RXCDR 0x16c
48*4882a593Smuzhiyun #define PCIE_PHY_TRSV1_POWER 0x184
49*4882a593Smuzhiyun #define PCIE_PHY_TRSV1_PD_TSV BIT(7)
50*4882a593Smuzhiyun #define PCIE_PHY_TRSV1_LVCC 0x19c
51*4882a593Smuzhiyun #define PCIE_PHY_TRSV2_EMP_LVL 0x204
52*4882a593Smuzhiyun #define PCIE_PHY_TRSV2_RXCDR 0x22c
53*4882a593Smuzhiyun #define PCIE_PHY_TRSV2_POWER 0x244
54*4882a593Smuzhiyun #define PCIE_PHY_TRSV2_PD_TSV BIT(7)
55*4882a593Smuzhiyun #define PCIE_PHY_TRSV2_LVCC 0x25c
56*4882a593Smuzhiyun #define PCIE_PHY_TRSV3_EMP_LVL 0x2c4
57*4882a593Smuzhiyun #define PCIE_PHY_TRSV3_RXCDR 0x2ec
58*4882a593Smuzhiyun #define PCIE_PHY_TRSV3_POWER 0x304
59*4882a593Smuzhiyun #define PCIE_PHY_TRSV3_PD_TSV BIT(7)
60*4882a593Smuzhiyun #define PCIE_PHY_TRSV3_LVCC 0x31c
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct exynos_pcie_phy_data {
63*4882a593Smuzhiyun const struct phy_ops *ops;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* For Exynos pcie phy */
67*4882a593Smuzhiyun struct exynos_pcie_phy {
68*4882a593Smuzhiyun const struct exynos_pcie_phy_data *drv_data;
69*4882a593Smuzhiyun void __iomem *phy_base;
70*4882a593Smuzhiyun void __iomem *blk_base; /* For exynos5440 */
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
exynos_pcie_phy_writel(void __iomem * base,u32 val,u32 offset)73*4882a593Smuzhiyun static void exynos_pcie_phy_writel(void __iomem *base, u32 val, u32 offset)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun writel(val, base + offset);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
exynos_pcie_phy_readl(void __iomem * base,u32 offset)78*4882a593Smuzhiyun static u32 exynos_pcie_phy_readl(void __iomem *base, u32 offset)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun return readl(base + offset);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* For Exynos5440 specific functions */
exynos5440_pcie_phy_init(struct phy * phy)84*4882a593Smuzhiyun static int exynos5440_pcie_phy_init(struct phy *phy)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct exynos_pcie_phy *ep = phy_get_drvdata(phy);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* DCC feedback control off */
89*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0x29, PCIE_PHY_DCC_FEEDBACK);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* set TX/RX impedance */
92*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0xd5, PCIE_PHY_IMPEDANCE);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* set 50Mhz PHY clock */
95*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0x14, PCIE_PHY_PLL_DIV_0);
96*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0x12, PCIE_PHY_PLL_DIV_1);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* set TX Differential output for lane 0 */
99*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0x7f, PCIE_PHY_TRSV0_DRV_LVL);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* set TX Pre-emphasis Level Control for lane 0 to minimum */
102*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0x0, PCIE_PHY_TRSV0_EMP_LVL);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* set RX clock and data recovery bandwidth */
105*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0xe7, PCIE_PHY_PLL_BIAS);
106*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0x82, PCIE_PHY_TRSV0_RXCDR);
107*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0x82, PCIE_PHY_TRSV1_RXCDR);
108*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0x82, PCIE_PHY_TRSV2_RXCDR);
109*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0x82, PCIE_PHY_TRSV3_RXCDR);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* change TX Pre-emphasis Level Control for lanes */
112*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0x39, PCIE_PHY_TRSV0_EMP_LVL);
113*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0x39, PCIE_PHY_TRSV1_EMP_LVL);
114*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0x39, PCIE_PHY_TRSV2_EMP_LVL);
115*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0x39, PCIE_PHY_TRSV3_EMP_LVL);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* set LVCC */
118*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0x20, PCIE_PHY_TRSV0_LVCC);
119*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0xa0, PCIE_PHY_TRSV1_LVCC);
120*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0xa0, PCIE_PHY_TRSV2_LVCC);
121*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, 0xa0, PCIE_PHY_TRSV3_LVCC);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* pulse for common reset */
124*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->blk_base, 1, PCIE_PHY_COMMON_RESET);
125*4882a593Smuzhiyun udelay(500);
126*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->blk_base, 0, PCIE_PHY_COMMON_RESET);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
exynos5440_pcie_phy_power_on(struct phy * phy)131*4882a593Smuzhiyun static int exynos5440_pcie_phy_power_on(struct phy *phy)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct exynos_pcie_phy *ep = phy_get_drvdata(phy);
134*4882a593Smuzhiyun u32 val;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->blk_base, 0, PCIE_PHY_COMMON_RESET);
137*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->blk_base, 0, PCIE_PHY_CMN_REG);
138*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->blk_base, 0, PCIE_PHY_TRSVREG_RESET);
139*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->blk_base, 0, PCIE_PHY_TRSV_RESET);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun val = exynos_pcie_phy_readl(ep->phy_base, PCIE_PHY_COMMON_POWER);
142*4882a593Smuzhiyun val &= ~PCIE_PHY_COMMON_PD_CMN;
143*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, val, PCIE_PHY_COMMON_POWER);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun val = exynos_pcie_phy_readl(ep->phy_base, PCIE_PHY_TRSV0_POWER);
146*4882a593Smuzhiyun val &= ~PCIE_PHY_TRSV0_PD_TSV;
147*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, val, PCIE_PHY_TRSV0_POWER);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun val = exynos_pcie_phy_readl(ep->phy_base, PCIE_PHY_TRSV1_POWER);
150*4882a593Smuzhiyun val &= ~PCIE_PHY_TRSV1_PD_TSV;
151*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, val, PCIE_PHY_TRSV1_POWER);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun val = exynos_pcie_phy_readl(ep->phy_base, PCIE_PHY_TRSV2_POWER);
154*4882a593Smuzhiyun val &= ~PCIE_PHY_TRSV2_PD_TSV;
155*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, val, PCIE_PHY_TRSV2_POWER);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun val = exynos_pcie_phy_readl(ep->phy_base, PCIE_PHY_TRSV3_POWER);
158*4882a593Smuzhiyun val &= ~PCIE_PHY_TRSV3_PD_TSV;
159*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, val, PCIE_PHY_TRSV3_POWER);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
exynos5440_pcie_phy_power_off(struct phy * phy)164*4882a593Smuzhiyun static int exynos5440_pcie_phy_power_off(struct phy *phy)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct exynos_pcie_phy *ep = phy_get_drvdata(phy);
167*4882a593Smuzhiyun u32 val;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (readl_poll_timeout(ep->phy_base + PCIE_PHY_PLL_LOCKED, val,
170*4882a593Smuzhiyun (val != 0), 1, 500)) {
171*4882a593Smuzhiyun dev_err(&phy->dev, "PLL Locked: 0x%x\n", val);
172*4882a593Smuzhiyun return -ETIMEDOUT;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun val = exynos_pcie_phy_readl(ep->phy_base, PCIE_PHY_COMMON_POWER);
176*4882a593Smuzhiyun val |= PCIE_PHY_COMMON_PD_CMN;
177*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, val, PCIE_PHY_COMMON_POWER);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun val = exynos_pcie_phy_readl(ep->phy_base, PCIE_PHY_TRSV0_POWER);
180*4882a593Smuzhiyun val |= PCIE_PHY_TRSV0_PD_TSV;
181*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, val, PCIE_PHY_TRSV0_POWER);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun val = exynos_pcie_phy_readl(ep->phy_base, PCIE_PHY_TRSV1_POWER);
184*4882a593Smuzhiyun val |= PCIE_PHY_TRSV1_PD_TSV;
185*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, val, PCIE_PHY_TRSV1_POWER);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun val = exynos_pcie_phy_readl(ep->phy_base, PCIE_PHY_TRSV2_POWER);
188*4882a593Smuzhiyun val |= PCIE_PHY_TRSV2_PD_TSV;
189*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, val, PCIE_PHY_TRSV2_POWER);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun val = exynos_pcie_phy_readl(ep->phy_base, PCIE_PHY_TRSV3_POWER);
192*4882a593Smuzhiyun val |= PCIE_PHY_TRSV3_PD_TSV;
193*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->phy_base, val, PCIE_PHY_TRSV3_POWER);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
exynos5440_pcie_phy_reset(struct phy * phy)198*4882a593Smuzhiyun static int exynos5440_pcie_phy_reset(struct phy *phy)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct exynos_pcie_phy *ep = phy_get_drvdata(phy);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->blk_base, 0, PCIE_PHY_MAC_RESET);
203*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->blk_base, 1, PCIE_PHY_GLOBAL_RESET);
204*4882a593Smuzhiyun exynos_pcie_phy_writel(ep->blk_base, 0, PCIE_PHY_GLOBAL_RESET);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static const struct phy_ops exynos5440_phy_ops = {
210*4882a593Smuzhiyun .init = exynos5440_pcie_phy_init,
211*4882a593Smuzhiyun .power_on = exynos5440_pcie_phy_power_on,
212*4882a593Smuzhiyun .power_off = exynos5440_pcie_phy_power_off,
213*4882a593Smuzhiyun .reset = exynos5440_pcie_phy_reset,
214*4882a593Smuzhiyun .owner = THIS_MODULE,
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static const struct exynos_pcie_phy_data exynos5440_pcie_phy_data = {
218*4882a593Smuzhiyun .ops = &exynos5440_phy_ops,
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const struct of_device_id exynos_pcie_phy_match[] = {
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun .compatible = "samsung,exynos5440-pcie-phy",
224*4882a593Smuzhiyun .data = &exynos5440_pcie_phy_data,
225*4882a593Smuzhiyun },
226*4882a593Smuzhiyun {},
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
exynos_pcie_phy_probe(struct platform_device * pdev)229*4882a593Smuzhiyun static int exynos_pcie_phy_probe(struct platform_device *pdev)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun struct device *dev = &pdev->dev;
232*4882a593Smuzhiyun struct exynos_pcie_phy *exynos_phy;
233*4882a593Smuzhiyun struct phy *generic_phy;
234*4882a593Smuzhiyun struct phy_provider *phy_provider;
235*4882a593Smuzhiyun struct resource *res;
236*4882a593Smuzhiyun const struct exynos_pcie_phy_data *drv_data;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun drv_data = of_device_get_match_data(dev);
239*4882a593Smuzhiyun if (!drv_data)
240*4882a593Smuzhiyun return -ENODEV;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun exynos_phy = devm_kzalloc(dev, sizeof(*exynos_phy), GFP_KERNEL);
243*4882a593Smuzhiyun if (!exynos_phy)
244*4882a593Smuzhiyun return -ENOMEM;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
247*4882a593Smuzhiyun exynos_phy->phy_base = devm_ioremap_resource(dev, res);
248*4882a593Smuzhiyun if (IS_ERR(exynos_phy->phy_base))
249*4882a593Smuzhiyun return PTR_ERR(exynos_phy->phy_base);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
252*4882a593Smuzhiyun exynos_phy->blk_base = devm_ioremap_resource(dev, res);
253*4882a593Smuzhiyun if (IS_ERR(exynos_phy->blk_base))
254*4882a593Smuzhiyun return PTR_ERR(exynos_phy->blk_base);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun exynos_phy->drv_data = drv_data;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun generic_phy = devm_phy_create(dev, dev->of_node, drv_data->ops);
259*4882a593Smuzhiyun if (IS_ERR(generic_phy)) {
260*4882a593Smuzhiyun dev_err(dev, "failed to create PHY\n");
261*4882a593Smuzhiyun return PTR_ERR(generic_phy);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun phy_set_drvdata(generic_phy, exynos_phy);
265*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(phy_provider);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static struct platform_driver exynos_pcie_phy_driver = {
271*4882a593Smuzhiyun .probe = exynos_pcie_phy_probe,
272*4882a593Smuzhiyun .driver = {
273*4882a593Smuzhiyun .of_match_table = exynos_pcie_phy_match,
274*4882a593Smuzhiyun .name = "exynos_pcie_phy",
275*4882a593Smuzhiyun .suppress_bind_attrs = true,
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun builtin_platform_driver(exynos_pcie_phy_driver);
280