xref: /OK3568_Linux_fs/kernel/drivers/phy/samsung/phy-exynos-mipi-video.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Samsung S5P/Exynos SoC series MIPI CSIS/DSIM DPHY driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013,2016 Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun  * Author: Sylwester Nawrocki <s.nawrocki@samsung.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/phy/phy.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/spinlock.h>
19*4882a593Smuzhiyun #include <linux/soc/samsung/exynos-regs-pmu.h>
20*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun enum exynos_mipi_phy_id {
23*4882a593Smuzhiyun 	EXYNOS_MIPI_PHY_ID_NONE = -1,
24*4882a593Smuzhiyun 	EXYNOS_MIPI_PHY_ID_CSIS0,
25*4882a593Smuzhiyun 	EXYNOS_MIPI_PHY_ID_DSIM0,
26*4882a593Smuzhiyun 	EXYNOS_MIPI_PHY_ID_CSIS1,
27*4882a593Smuzhiyun 	EXYNOS_MIPI_PHY_ID_DSIM1,
28*4882a593Smuzhiyun 	EXYNOS_MIPI_PHY_ID_CSIS2,
29*4882a593Smuzhiyun 	EXYNOS_MIPI_PHYS_NUM
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun enum exynos_mipi_phy_regmap_id {
33*4882a593Smuzhiyun 	EXYNOS_MIPI_REGMAP_PMU,
34*4882a593Smuzhiyun 	EXYNOS_MIPI_REGMAP_DISP,
35*4882a593Smuzhiyun 	EXYNOS_MIPI_REGMAP_CAM0,
36*4882a593Smuzhiyun 	EXYNOS_MIPI_REGMAP_CAM1,
37*4882a593Smuzhiyun 	EXYNOS_MIPI_REGMAPS_NUM
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct mipi_phy_device_desc {
41*4882a593Smuzhiyun 	int num_phys;
42*4882a593Smuzhiyun 	int num_regmaps;
43*4882a593Smuzhiyun 	const char *regmap_names[EXYNOS_MIPI_REGMAPS_NUM];
44*4882a593Smuzhiyun 	struct exynos_mipi_phy_desc {
45*4882a593Smuzhiyun 		enum exynos_mipi_phy_id	coupled_phy_id;
46*4882a593Smuzhiyun 		u32 enable_val;
47*4882a593Smuzhiyun 		unsigned int enable_reg;
48*4882a593Smuzhiyun 		enum exynos_mipi_phy_regmap_id enable_map;
49*4882a593Smuzhiyun 		u32 resetn_val;
50*4882a593Smuzhiyun 		unsigned int resetn_reg;
51*4882a593Smuzhiyun 		enum exynos_mipi_phy_regmap_id resetn_map;
52*4882a593Smuzhiyun 	} phys[EXYNOS_MIPI_PHYS_NUM];
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static const struct mipi_phy_device_desc s5pv210_mipi_phy = {
56*4882a593Smuzhiyun 	.num_regmaps = 1,
57*4882a593Smuzhiyun 	.regmap_names = {"syscon"},
58*4882a593Smuzhiyun 	.num_phys = 4,
59*4882a593Smuzhiyun 	.phys = {
60*4882a593Smuzhiyun 		{
61*4882a593Smuzhiyun 			/* EXYNOS_MIPI_PHY_ID_CSIS0 */
62*4882a593Smuzhiyun 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_DSIM0,
63*4882a593Smuzhiyun 			.enable_val = EXYNOS4_PHY_ENABLE,
64*4882a593Smuzhiyun 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(0),
65*4882a593Smuzhiyun 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
66*4882a593Smuzhiyun 			.resetn_val = EXYNOS4_MIPI_PHY_SRESETN,
67*4882a593Smuzhiyun 			.resetn_reg = EXYNOS4_MIPI_PHY_CONTROL(0),
68*4882a593Smuzhiyun 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
69*4882a593Smuzhiyun 		}, {
70*4882a593Smuzhiyun 			/* EXYNOS_MIPI_PHY_ID_DSIM0 */
71*4882a593Smuzhiyun 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_CSIS0,
72*4882a593Smuzhiyun 			.enable_val = EXYNOS4_PHY_ENABLE,
73*4882a593Smuzhiyun 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(0),
74*4882a593Smuzhiyun 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
75*4882a593Smuzhiyun 			.resetn_val = EXYNOS4_MIPI_PHY_MRESETN,
76*4882a593Smuzhiyun 			.resetn_reg = EXYNOS4_MIPI_PHY_CONTROL(0),
77*4882a593Smuzhiyun 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
78*4882a593Smuzhiyun 		}, {
79*4882a593Smuzhiyun 			/* EXYNOS_MIPI_PHY_ID_CSIS1 */
80*4882a593Smuzhiyun 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_DSIM1,
81*4882a593Smuzhiyun 			.enable_val = EXYNOS4_PHY_ENABLE,
82*4882a593Smuzhiyun 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(1),
83*4882a593Smuzhiyun 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
84*4882a593Smuzhiyun 			.resetn_val = EXYNOS4_MIPI_PHY_SRESETN,
85*4882a593Smuzhiyun 			.resetn_reg = EXYNOS4_MIPI_PHY_CONTROL(1),
86*4882a593Smuzhiyun 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
87*4882a593Smuzhiyun 		}, {
88*4882a593Smuzhiyun 			/* EXYNOS_MIPI_PHY_ID_DSIM1 */
89*4882a593Smuzhiyun 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_CSIS1,
90*4882a593Smuzhiyun 			.enable_val = EXYNOS4_PHY_ENABLE,
91*4882a593Smuzhiyun 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(1),
92*4882a593Smuzhiyun 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
93*4882a593Smuzhiyun 			.resetn_val = EXYNOS4_MIPI_PHY_MRESETN,
94*4882a593Smuzhiyun 			.resetn_reg = EXYNOS4_MIPI_PHY_CONTROL(1),
95*4882a593Smuzhiyun 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
96*4882a593Smuzhiyun 		},
97*4882a593Smuzhiyun 	},
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static const struct mipi_phy_device_desc exynos5420_mipi_phy = {
101*4882a593Smuzhiyun 	.num_regmaps = 1,
102*4882a593Smuzhiyun 	.regmap_names = {"syscon"},
103*4882a593Smuzhiyun 	.num_phys = 5,
104*4882a593Smuzhiyun 	.phys = {
105*4882a593Smuzhiyun 		{
106*4882a593Smuzhiyun 			/* EXYNOS_MIPI_PHY_ID_CSIS0 */
107*4882a593Smuzhiyun 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_DSIM0,
108*4882a593Smuzhiyun 			.enable_val = EXYNOS4_PHY_ENABLE,
109*4882a593Smuzhiyun 			.enable_reg = EXYNOS5420_MIPI_PHY_CONTROL(0),
110*4882a593Smuzhiyun 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
111*4882a593Smuzhiyun 			.resetn_val = EXYNOS4_MIPI_PHY_SRESETN,
112*4882a593Smuzhiyun 			.resetn_reg = EXYNOS5420_MIPI_PHY_CONTROL(0),
113*4882a593Smuzhiyun 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
114*4882a593Smuzhiyun 		}, {
115*4882a593Smuzhiyun 			/* EXYNOS_MIPI_PHY_ID_DSIM0 */
116*4882a593Smuzhiyun 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_CSIS0,
117*4882a593Smuzhiyun 			.enable_val = EXYNOS4_PHY_ENABLE,
118*4882a593Smuzhiyun 			.enable_reg = EXYNOS5420_MIPI_PHY_CONTROL(0),
119*4882a593Smuzhiyun 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
120*4882a593Smuzhiyun 			.resetn_val = EXYNOS4_MIPI_PHY_MRESETN,
121*4882a593Smuzhiyun 			.resetn_reg = EXYNOS5420_MIPI_PHY_CONTROL(0),
122*4882a593Smuzhiyun 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
123*4882a593Smuzhiyun 		}, {
124*4882a593Smuzhiyun 			/* EXYNOS_MIPI_PHY_ID_CSIS1 */
125*4882a593Smuzhiyun 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_DSIM1,
126*4882a593Smuzhiyun 			.enable_val = EXYNOS4_PHY_ENABLE,
127*4882a593Smuzhiyun 			.enable_reg = EXYNOS5420_MIPI_PHY_CONTROL(1),
128*4882a593Smuzhiyun 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
129*4882a593Smuzhiyun 			.resetn_val = EXYNOS4_MIPI_PHY_SRESETN,
130*4882a593Smuzhiyun 			.resetn_reg = EXYNOS5420_MIPI_PHY_CONTROL(1),
131*4882a593Smuzhiyun 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
132*4882a593Smuzhiyun 		}, {
133*4882a593Smuzhiyun 			/* EXYNOS_MIPI_PHY_ID_DSIM1 */
134*4882a593Smuzhiyun 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_CSIS1,
135*4882a593Smuzhiyun 			.enable_val = EXYNOS4_PHY_ENABLE,
136*4882a593Smuzhiyun 			.enable_reg = EXYNOS5420_MIPI_PHY_CONTROL(1),
137*4882a593Smuzhiyun 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
138*4882a593Smuzhiyun 			.resetn_val = EXYNOS4_MIPI_PHY_MRESETN,
139*4882a593Smuzhiyun 			.resetn_reg = EXYNOS5420_MIPI_PHY_CONTROL(1),
140*4882a593Smuzhiyun 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
141*4882a593Smuzhiyun 		}, {
142*4882a593Smuzhiyun 			/* EXYNOS_MIPI_PHY_ID_CSIS2 */
143*4882a593Smuzhiyun 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_NONE,
144*4882a593Smuzhiyun 			.enable_val = EXYNOS4_PHY_ENABLE,
145*4882a593Smuzhiyun 			.enable_reg = EXYNOS5420_MIPI_PHY_CONTROL(2),
146*4882a593Smuzhiyun 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
147*4882a593Smuzhiyun 			.resetn_val = EXYNOS4_MIPI_PHY_SRESETN,
148*4882a593Smuzhiyun 			.resetn_reg = EXYNOS5420_MIPI_PHY_CONTROL(2),
149*4882a593Smuzhiyun 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
150*4882a593Smuzhiyun 		},
151*4882a593Smuzhiyun 	},
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define EXYNOS5433_SYSREG_DISP_MIPI_PHY		0x100C
155*4882a593Smuzhiyun #define EXYNOS5433_SYSREG_CAM0_MIPI_DPHY_CON	0x1014
156*4882a593Smuzhiyun #define EXYNOS5433_SYSREG_CAM1_MIPI_DPHY_CON	0x1020
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static const struct mipi_phy_device_desc exynos5433_mipi_phy = {
159*4882a593Smuzhiyun 	.num_regmaps = 4,
160*4882a593Smuzhiyun 	.regmap_names = {
161*4882a593Smuzhiyun 		"samsung,pmu-syscon",
162*4882a593Smuzhiyun 		"samsung,disp-sysreg",
163*4882a593Smuzhiyun 		"samsung,cam0-sysreg",
164*4882a593Smuzhiyun 		"samsung,cam1-sysreg"
165*4882a593Smuzhiyun 	},
166*4882a593Smuzhiyun 	.num_phys = 5,
167*4882a593Smuzhiyun 	.phys = {
168*4882a593Smuzhiyun 		{
169*4882a593Smuzhiyun 			/* EXYNOS_MIPI_PHY_ID_CSIS0 */
170*4882a593Smuzhiyun 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_DSIM0,
171*4882a593Smuzhiyun 			.enable_val = EXYNOS4_PHY_ENABLE,
172*4882a593Smuzhiyun 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(0),
173*4882a593Smuzhiyun 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
174*4882a593Smuzhiyun 			.resetn_val = BIT(0),
175*4882a593Smuzhiyun 			.resetn_reg = EXYNOS5433_SYSREG_CAM0_MIPI_DPHY_CON,
176*4882a593Smuzhiyun 			.resetn_map = EXYNOS_MIPI_REGMAP_CAM0,
177*4882a593Smuzhiyun 		}, {
178*4882a593Smuzhiyun 			/* EXYNOS_MIPI_PHY_ID_DSIM0 */
179*4882a593Smuzhiyun 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_CSIS0,
180*4882a593Smuzhiyun 			.enable_val = EXYNOS4_PHY_ENABLE,
181*4882a593Smuzhiyun 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(0),
182*4882a593Smuzhiyun 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
183*4882a593Smuzhiyun 			.resetn_val = BIT(0),
184*4882a593Smuzhiyun 			.resetn_reg = EXYNOS5433_SYSREG_DISP_MIPI_PHY,
185*4882a593Smuzhiyun 			.resetn_map = EXYNOS_MIPI_REGMAP_DISP,
186*4882a593Smuzhiyun 		}, {
187*4882a593Smuzhiyun 			/* EXYNOS_MIPI_PHY_ID_CSIS1 */
188*4882a593Smuzhiyun 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_NONE,
189*4882a593Smuzhiyun 			.enable_val = EXYNOS4_PHY_ENABLE,
190*4882a593Smuzhiyun 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(1),
191*4882a593Smuzhiyun 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
192*4882a593Smuzhiyun 			.resetn_val = BIT(1),
193*4882a593Smuzhiyun 			.resetn_reg = EXYNOS5433_SYSREG_CAM0_MIPI_DPHY_CON,
194*4882a593Smuzhiyun 			.resetn_map = EXYNOS_MIPI_REGMAP_CAM0,
195*4882a593Smuzhiyun 		}, {
196*4882a593Smuzhiyun 			/* EXYNOS_MIPI_PHY_ID_DSIM1 */
197*4882a593Smuzhiyun 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_NONE,
198*4882a593Smuzhiyun 			.enable_val = EXYNOS4_PHY_ENABLE,
199*4882a593Smuzhiyun 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(1),
200*4882a593Smuzhiyun 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
201*4882a593Smuzhiyun 			.resetn_val = BIT(1),
202*4882a593Smuzhiyun 			.resetn_reg = EXYNOS5433_SYSREG_DISP_MIPI_PHY,
203*4882a593Smuzhiyun 			.resetn_map = EXYNOS_MIPI_REGMAP_DISP,
204*4882a593Smuzhiyun 		}, {
205*4882a593Smuzhiyun 			/* EXYNOS_MIPI_PHY_ID_CSIS2 */
206*4882a593Smuzhiyun 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_NONE,
207*4882a593Smuzhiyun 			.enable_val = EXYNOS4_PHY_ENABLE,
208*4882a593Smuzhiyun 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(2),
209*4882a593Smuzhiyun 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
210*4882a593Smuzhiyun 			.resetn_val = BIT(0),
211*4882a593Smuzhiyun 			.resetn_reg = EXYNOS5433_SYSREG_CAM1_MIPI_DPHY_CON,
212*4882a593Smuzhiyun 			.resetn_map = EXYNOS_MIPI_REGMAP_CAM1,
213*4882a593Smuzhiyun 		},
214*4882a593Smuzhiyun 	},
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun struct exynos_mipi_video_phy {
218*4882a593Smuzhiyun 	struct regmap *regmaps[EXYNOS_MIPI_REGMAPS_NUM];
219*4882a593Smuzhiyun 	int num_phys;
220*4882a593Smuzhiyun 	struct video_phy_desc {
221*4882a593Smuzhiyun 		struct phy *phy;
222*4882a593Smuzhiyun 		unsigned int index;
223*4882a593Smuzhiyun 		const struct exynos_mipi_phy_desc *data;
224*4882a593Smuzhiyun 	} phys[EXYNOS_MIPI_PHYS_NUM];
225*4882a593Smuzhiyun 	spinlock_t slock;
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
__set_phy_state(const struct exynos_mipi_phy_desc * data,struct exynos_mipi_video_phy * state,unsigned int on)228*4882a593Smuzhiyun static int __set_phy_state(const struct exynos_mipi_phy_desc *data,
229*4882a593Smuzhiyun 			   struct exynos_mipi_video_phy *state, unsigned int on)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	struct regmap *enable_map = state->regmaps[data->enable_map];
232*4882a593Smuzhiyun 	struct regmap *resetn_map = state->regmaps[data->resetn_map];
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	spin_lock(&state->slock);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* disable in PMU sysreg */
237*4882a593Smuzhiyun 	if (!on && data->coupled_phy_id >= 0 &&
238*4882a593Smuzhiyun 	    state->phys[data->coupled_phy_id].phy->power_count == 0)
239*4882a593Smuzhiyun 		regmap_update_bits(enable_map, data->enable_reg,
240*4882a593Smuzhiyun 				   data->enable_val, 0);
241*4882a593Smuzhiyun 	/* PHY reset */
242*4882a593Smuzhiyun 	if (on)
243*4882a593Smuzhiyun 		regmap_update_bits(resetn_map, data->resetn_reg,
244*4882a593Smuzhiyun 				   data->resetn_val, data->resetn_val);
245*4882a593Smuzhiyun 	else
246*4882a593Smuzhiyun 		regmap_update_bits(resetn_map, data->resetn_reg,
247*4882a593Smuzhiyun 				   data->resetn_val, 0);
248*4882a593Smuzhiyun 	/* enable in PMU sysreg */
249*4882a593Smuzhiyun 	if (on)
250*4882a593Smuzhiyun 		regmap_update_bits(enable_map, data->enable_reg,
251*4882a593Smuzhiyun 				   data->enable_val, data->enable_val);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	spin_unlock(&state->slock);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun #define to_mipi_video_phy(desc) \
259*4882a593Smuzhiyun 	container_of((desc), struct exynos_mipi_video_phy, phys[(desc)->index])
260*4882a593Smuzhiyun 
exynos_mipi_video_phy_power_on(struct phy * phy)261*4882a593Smuzhiyun static int exynos_mipi_video_phy_power_on(struct phy *phy)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct video_phy_desc *phy_desc = phy_get_drvdata(phy);
264*4882a593Smuzhiyun 	struct exynos_mipi_video_phy *state = to_mipi_video_phy(phy_desc);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	return __set_phy_state(phy_desc->data, state, 1);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
exynos_mipi_video_phy_power_off(struct phy * phy)269*4882a593Smuzhiyun static int exynos_mipi_video_phy_power_off(struct phy *phy)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	struct video_phy_desc *phy_desc = phy_get_drvdata(phy);
272*4882a593Smuzhiyun 	struct exynos_mipi_video_phy *state = to_mipi_video_phy(phy_desc);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	return __set_phy_state(phy_desc->data, state, 0);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
exynos_mipi_video_phy_xlate(struct device * dev,struct of_phandle_args * args)277*4882a593Smuzhiyun static struct phy *exynos_mipi_video_phy_xlate(struct device *dev,
278*4882a593Smuzhiyun 					struct of_phandle_args *args)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	struct exynos_mipi_video_phy *state = dev_get_drvdata(dev);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	if (WARN_ON(args->args[0] >= state->num_phys))
283*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return state->phys[args->args[0]].phy;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static const struct phy_ops exynos_mipi_video_phy_ops = {
289*4882a593Smuzhiyun 	.power_on	= exynos_mipi_video_phy_power_on,
290*4882a593Smuzhiyun 	.power_off	= exynos_mipi_video_phy_power_off,
291*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
exynos_mipi_video_phy_probe(struct platform_device * pdev)294*4882a593Smuzhiyun static int exynos_mipi_video_phy_probe(struct platform_device *pdev)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	const struct mipi_phy_device_desc *phy_dev;
297*4882a593Smuzhiyun 	struct exynos_mipi_video_phy *state;
298*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
299*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
300*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
301*4882a593Smuzhiyun 	unsigned int i;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	phy_dev = of_device_get_match_data(dev);
304*4882a593Smuzhiyun 	if (!phy_dev)
305*4882a593Smuzhiyun 		return -ENODEV;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	state = devm_kzalloc(dev, sizeof(*state), GFP_KERNEL);
308*4882a593Smuzhiyun 	if (!state)
309*4882a593Smuzhiyun 		return -ENOMEM;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	for (i = 0; i < phy_dev->num_regmaps; i++) {
312*4882a593Smuzhiyun 		state->regmaps[i] = syscon_regmap_lookup_by_phandle(np,
313*4882a593Smuzhiyun 						phy_dev->regmap_names[i]);
314*4882a593Smuzhiyun 		if (IS_ERR(state->regmaps[i]))
315*4882a593Smuzhiyun 			return PTR_ERR(state->regmaps[i]);
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 	state->num_phys = phy_dev->num_phys;
318*4882a593Smuzhiyun 	spin_lock_init(&state->slock);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	dev_set_drvdata(dev, state);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	for (i = 0; i < state->num_phys; i++) {
323*4882a593Smuzhiyun 		struct phy *phy = devm_phy_create(dev, NULL,
324*4882a593Smuzhiyun 						  &exynos_mipi_video_phy_ops);
325*4882a593Smuzhiyun 		if (IS_ERR(phy)) {
326*4882a593Smuzhiyun 			dev_err(dev, "failed to create PHY %d\n", i);
327*4882a593Smuzhiyun 			return PTR_ERR(phy);
328*4882a593Smuzhiyun 		}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 		state->phys[i].phy = phy;
331*4882a593Smuzhiyun 		state->phys[i].index = i;
332*4882a593Smuzhiyun 		state->phys[i].data = &phy_dev->phys[i];
333*4882a593Smuzhiyun 		phy_set_drvdata(phy, &state->phys[i]);
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	phy_provider = devm_of_phy_provider_register(dev,
337*4882a593Smuzhiyun 					exynos_mipi_video_phy_xlate);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(phy_provider);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static const struct of_device_id exynos_mipi_video_phy_of_match[] = {
343*4882a593Smuzhiyun 	{
344*4882a593Smuzhiyun 		.compatible = "samsung,s5pv210-mipi-video-phy",
345*4882a593Smuzhiyun 		.data = &s5pv210_mipi_phy,
346*4882a593Smuzhiyun 	}, {
347*4882a593Smuzhiyun 		.compatible = "samsung,exynos5420-mipi-video-phy",
348*4882a593Smuzhiyun 		.data = &exynos5420_mipi_phy,
349*4882a593Smuzhiyun 	}, {
350*4882a593Smuzhiyun 		.compatible = "samsung,exynos5433-mipi-video-phy",
351*4882a593Smuzhiyun 		.data = &exynos5433_mipi_phy,
352*4882a593Smuzhiyun 	},
353*4882a593Smuzhiyun 	{ /* sentinel */ },
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, exynos_mipi_video_phy_of_match);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static struct platform_driver exynos_mipi_video_phy_driver = {
358*4882a593Smuzhiyun 	.probe	= exynos_mipi_video_phy_probe,
359*4882a593Smuzhiyun 	.driver = {
360*4882a593Smuzhiyun 		.of_match_table	= exynos_mipi_video_phy_of_match,
361*4882a593Smuzhiyun 		.name  = "exynos-mipi-video-phy",
362*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun module_platform_driver(exynos_mipi_video_phy_driver);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun MODULE_DESCRIPTION("Samsung S5P/Exynos SoC MIPI CSI-2/DSI PHY driver");
368*4882a593Smuzhiyun MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");
369*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
370