1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) Rockchip Electronics Co.Ltd
4*4882a593Smuzhiyun * Author:
5*4882a593Smuzhiyun * Algea Cao <algea.cao@rock-chips.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/nvmem-consumer.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/reset.h>
20*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
21*4882a593Smuzhiyun #include <linux/phy/phy.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/rational.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun #include <linux/rockchip/cpu.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define UPDATE(x, h, l) (((x) << (l)) & GENMASK((h), (l)))
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define GRF_HDPTX_CON0 0x00
31*4882a593Smuzhiyun #define LC_REF_CLK_SEL BIT(11)
32*4882a593Smuzhiyun #define HDPTX_I_PLL_EN BIT(7)
33*4882a593Smuzhiyun #define HDPTX_I_BIAS_EN BIT(6)
34*4882a593Smuzhiyun #define HDPTX_I_BGR_EN BIT(5)
35*4882a593Smuzhiyun #define GRF_HDPTX_STATUS 0x80
36*4882a593Smuzhiyun #define HDPTX_O_PLL_LOCK_DONE BIT(3)
37*4882a593Smuzhiyun #define HDPTX_O_PHY_CLK_RDY BIT(2)
38*4882a593Smuzhiyun #define HDPTX_O_PHY_RDY BIT(1)
39*4882a593Smuzhiyun #define HDPTX_O_SB_RDY BIT(0)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define CMN_REG0000 0x0000
42*4882a593Smuzhiyun #define CMN_REG0001 0x0004
43*4882a593Smuzhiyun #define CMN_REG0002 0x0008
44*4882a593Smuzhiyun #define CMN_REG0003 0x000C
45*4882a593Smuzhiyun #define CMN_REG0004 0x0010
46*4882a593Smuzhiyun #define CMN_REG0005 0x0014
47*4882a593Smuzhiyun #define CMN_REG0006 0x0018
48*4882a593Smuzhiyun #define CMN_REG0007 0x001C
49*4882a593Smuzhiyun #define CMN_REG0008 0x0020
50*4882a593Smuzhiyun #define LCPLL_EN_MASK BIT(6)
51*4882a593Smuzhiyun #define LCPLL_EN(x) UPDATE(x, 4, 4)
52*4882a593Smuzhiyun #define LCPLL_LCVCO_MODE_EN_MASK BIT(4)
53*4882a593Smuzhiyun #define LCPLL_LCVCO_MODE_EN(x) UPDATE(x, 4, 4)
54*4882a593Smuzhiyun #define CMN_REG0009 0x0024
55*4882a593Smuzhiyun #define CMN_REG000A 0x0028
56*4882a593Smuzhiyun #define CMN_REG000B 0x002C
57*4882a593Smuzhiyun #define CMN_REG000C 0x0030
58*4882a593Smuzhiyun #define CMN_REG000D 0x0034
59*4882a593Smuzhiyun #define CMN_REG000E 0x0038
60*4882a593Smuzhiyun #define CMN_REG000F 0x003C
61*4882a593Smuzhiyun #define CMN_REG0010 0x0040
62*4882a593Smuzhiyun #define CMN_REG0011 0x0044
63*4882a593Smuzhiyun #define CMN_REG0012 0x0048
64*4882a593Smuzhiyun #define CMN_REG0013 0x004C
65*4882a593Smuzhiyun #define CMN_REG0014 0x0050
66*4882a593Smuzhiyun #define CMN_REG0015 0x0054
67*4882a593Smuzhiyun #define CMN_REG0016 0x0058
68*4882a593Smuzhiyun #define CMN_REG0017 0x005C
69*4882a593Smuzhiyun #define CMN_REG0018 0x0060
70*4882a593Smuzhiyun #define CMN_REG0019 0x0064
71*4882a593Smuzhiyun #define CMN_REG001A 0x0068
72*4882a593Smuzhiyun #define CMN_REG001B 0x006C
73*4882a593Smuzhiyun #define CMN_REG001C 0x0070
74*4882a593Smuzhiyun #define CMN_REG001D 0x0074
75*4882a593Smuzhiyun #define CMN_REG001E 0x0078
76*4882a593Smuzhiyun #define LCPLL_PI_EN_MASK BIT(5)
77*4882a593Smuzhiyun #define LCPLL_PI_EN(x) UPDATE(x, 5, 5)
78*4882a593Smuzhiyun #define LCPLL_100M_CLK_EN_MASK BIT(0)
79*4882a593Smuzhiyun #define LCPLL_100M_CLK_EN(x) UPDATE(x, 0, 0)
80*4882a593Smuzhiyun #define CMN_REG001F 0x007C
81*4882a593Smuzhiyun #define CMN_REG0020 0x0080
82*4882a593Smuzhiyun #define CMN_REG0021 0x0084
83*4882a593Smuzhiyun #define CMN_REG0022 0x0088
84*4882a593Smuzhiyun #define CMN_REG0023 0x008C
85*4882a593Smuzhiyun #define CMN_REG0024 0x0090
86*4882a593Smuzhiyun #define CMN_REG0025 0x0094
87*4882a593Smuzhiyun #define LCPLL_PMS_IQDIV_RSTN BIT(4)
88*4882a593Smuzhiyun #define CMN_REG0026 0x0098
89*4882a593Smuzhiyun #define CMN_REG0027 0x009C
90*4882a593Smuzhiyun #define CMN_REG0028 0x00A0
91*4882a593Smuzhiyun #define LCPLL_SDC_FRAC_EN BIT(2)
92*4882a593Smuzhiyun #define LCPLL_SDC_FRAC_RSTN BIT(0)
93*4882a593Smuzhiyun #define CMN_REG0029 0x00A4
94*4882a593Smuzhiyun #define CMN_REG002A 0x00A8
95*4882a593Smuzhiyun #define CMN_REG002B 0x00AC
96*4882a593Smuzhiyun #define CMN_REG002C 0x00B0
97*4882a593Smuzhiyun #define CMN_REG002D 0x00B4
98*4882a593Smuzhiyun #define LCPLL_SDC_N_MASK GENMASK(3, 1)
99*4882a593Smuzhiyun #define LCPLL_SDC_N(x) UPDATE(x, 3, 1)
100*4882a593Smuzhiyun #define CMN_REG002E 0x00B8
101*4882a593Smuzhiyun #define LCPLL_SDC_NUMBERATOR_MASK GENMASK(5, 0)
102*4882a593Smuzhiyun #define LCPLL_SDC_NUMBERATOR(x) UPDATE(x, 5, 0)
103*4882a593Smuzhiyun #define CMN_REG002F 0x00BC
104*4882a593Smuzhiyun #define LCPLL_SDC_DENOMINATOR_MASK GENMASK(7, 2)
105*4882a593Smuzhiyun #define LCPLL_SDC_DENOMINATOR(x) UPDATE(x, 7, 2)
106*4882a593Smuzhiyun #define LCPLL_SDC_NDIV_RSTN BIT(0)
107*4882a593Smuzhiyun #define CMN_REG0030 0x00C0
108*4882a593Smuzhiyun #define CMN_REG0031 0x00C4
109*4882a593Smuzhiyun #define CMN_REG0032 0x00C8
110*4882a593Smuzhiyun #define CMN_REG0033 0x00CC
111*4882a593Smuzhiyun #define CMN_REG0034 0x00D0
112*4882a593Smuzhiyun #define CMN_REG0035 0x00D4
113*4882a593Smuzhiyun #define CMN_REG0036 0x00D8
114*4882a593Smuzhiyun #define CMN_REG0037 0x00DC
115*4882a593Smuzhiyun #define CMN_REG0038 0x00E0
116*4882a593Smuzhiyun #define CMN_REG0039 0x00E4
117*4882a593Smuzhiyun #define CMN_REG003A 0x00E8
118*4882a593Smuzhiyun #define CMN_REG003B 0x00EC
119*4882a593Smuzhiyun #define CMN_REG003C 0x00F0
120*4882a593Smuzhiyun #define CMN_REG003D 0x00F4
121*4882a593Smuzhiyun #define ROPLL_LCVCO_EN BIT(4)
122*4882a593Smuzhiyun #define CMN_REG003E 0x00F8
123*4882a593Smuzhiyun #define CMN_REG003F 0x00FC
124*4882a593Smuzhiyun #define CMN_REG0040 0x0100
125*4882a593Smuzhiyun #define CMN_REG0041 0x0104
126*4882a593Smuzhiyun #define CMN_REG0042 0x0108
127*4882a593Smuzhiyun #define CMN_REG0043 0x010C
128*4882a593Smuzhiyun #define CMN_REG0044 0x0110
129*4882a593Smuzhiyun #define CMN_REG0045 0x0114
130*4882a593Smuzhiyun #define CMN_REG0046 0x0118
131*4882a593Smuzhiyun #define CMN_REG0047 0x011C
132*4882a593Smuzhiyun #define CMN_REG0048 0x0120
133*4882a593Smuzhiyun #define CMN_REG0049 0x0124
134*4882a593Smuzhiyun #define CMN_REG004A 0x0128
135*4882a593Smuzhiyun #define CMN_REG004B 0x012C
136*4882a593Smuzhiyun #define CMN_REG004C 0x0130
137*4882a593Smuzhiyun #define CMN_REG004D 0x0134
138*4882a593Smuzhiyun #define CMN_REG004E 0x0138
139*4882a593Smuzhiyun #define ROPLL_PI_EN BIT(5)
140*4882a593Smuzhiyun #define CMN_REG004F 0x013C
141*4882a593Smuzhiyun #define CMN_REG0050 0x0140
142*4882a593Smuzhiyun #define CMN_REG0051 0x0144
143*4882a593Smuzhiyun #define CMN_REG0052 0x0148
144*4882a593Smuzhiyun #define CMN_REG0053 0x014C
145*4882a593Smuzhiyun #define CMN_REG0054 0x0150
146*4882a593Smuzhiyun #define CMN_REG0055 0x0154
147*4882a593Smuzhiyun #define CMN_REG0056 0x0158
148*4882a593Smuzhiyun #define CMN_REG0057 0x015C
149*4882a593Smuzhiyun #define CMN_REG0058 0x0160
150*4882a593Smuzhiyun #define CMN_REG0059 0x0164
151*4882a593Smuzhiyun #define CMN_REG005A 0x0168
152*4882a593Smuzhiyun #define CMN_REG005B 0x016C
153*4882a593Smuzhiyun #define CMN_REG005C 0x0170
154*4882a593Smuzhiyun #define ROPLL_PMS_IQDIV_RSTN BIT(5)
155*4882a593Smuzhiyun #define CMN_REG005D 0x0174
156*4882a593Smuzhiyun #define CMN_REG005E 0x0178
157*4882a593Smuzhiyun #define ROPLL_SDM_EN_MASK BIT(6)
158*4882a593Smuzhiyun #define ROPLL_SDM_EN(x) UPDATE(x, 6, 6)
159*4882a593Smuzhiyun #define ROPLL_SDM_FRAC_EN_RBR BIT(3)
160*4882a593Smuzhiyun #define ROPLL_SDM_FRAC_EN_HBR BIT(2)
161*4882a593Smuzhiyun #define ROPLL_SDM_FRAC_EN_HBR2 BIT(1)
162*4882a593Smuzhiyun #define ROPLL_SDM_FRAC_EN_HBR3 BIT(0)
163*4882a593Smuzhiyun #define CMN_REG005F 0x017C
164*4882a593Smuzhiyun #define CMN_REG0060 0x0180
165*4882a593Smuzhiyun #define CMN_REG0061 0x0184
166*4882a593Smuzhiyun #define CMN_REG0062 0x0188
167*4882a593Smuzhiyun #define CMN_REG0063 0x018C
168*4882a593Smuzhiyun #define CMN_REG0064 0x0190
169*4882a593Smuzhiyun #define ROPLL_SDM_NUM_SIGN_RBR_MASK BIT(3)
170*4882a593Smuzhiyun #define ROPLL_SDM_NUM_SIGN_RBR(x) UPDATE(x, 3, 3)
171*4882a593Smuzhiyun #define CMN_REG0065 0x0194
172*4882a593Smuzhiyun #define CMN_REG0066 0x0198
173*4882a593Smuzhiyun #define CMN_REG0067 0x019C
174*4882a593Smuzhiyun #define CMN_REG0068 0x01A0
175*4882a593Smuzhiyun #define CMN_REG0069 0x01A4
176*4882a593Smuzhiyun #define ROPLL_SDC_N_RBR_MASK GENMASK(2, 0)
177*4882a593Smuzhiyun #define ROPLL_SDC_N_RBR(x) UPDATE(x, 2, 0)
178*4882a593Smuzhiyun #define CMN_REG006A 0x01A8
179*4882a593Smuzhiyun #define CMN_REG006B 0x01AC
180*4882a593Smuzhiyun #define CMN_REG006C 0x01B0
181*4882a593Smuzhiyun #define CMN_REG006D 0x01B4
182*4882a593Smuzhiyun #define CMN_REG006E 0x01B8
183*4882a593Smuzhiyun #define CMN_REG006F 0x01BC
184*4882a593Smuzhiyun #define CMN_REG0070 0x01C0
185*4882a593Smuzhiyun #define CMN_REG0071 0x01C4
186*4882a593Smuzhiyun #define CMN_REG0072 0x01C8
187*4882a593Smuzhiyun #define CMN_REG0073 0x01CC
188*4882a593Smuzhiyun #define CMN_REG0074 0x01D0
189*4882a593Smuzhiyun #define ROPLL_SDC_NDIV_RSTN BIT(2)
190*4882a593Smuzhiyun #define ROPLL_SSC_EN BIT(0)
191*4882a593Smuzhiyun #define CMN_REG0075 0x01D4
192*4882a593Smuzhiyun #define CMN_REG0076 0x01D8
193*4882a593Smuzhiyun #define CMN_REG0077 0x01DC
194*4882a593Smuzhiyun #define CMN_REG0078 0x01E0
195*4882a593Smuzhiyun #define CMN_REG0079 0x01E4
196*4882a593Smuzhiyun #define CMN_REG007A 0x01E8
197*4882a593Smuzhiyun #define CMN_REG007B 0x01EC
198*4882a593Smuzhiyun #define CMN_REG007C 0x01F0
199*4882a593Smuzhiyun #define CMN_REG007D 0x01F4
200*4882a593Smuzhiyun #define CMN_REG007E 0x01F8
201*4882a593Smuzhiyun #define CMN_REG007F 0x01FC
202*4882a593Smuzhiyun #define CMN_REG0080 0x0200
203*4882a593Smuzhiyun #define CMN_REG0081 0x0204
204*4882a593Smuzhiyun #define OVRD_PLL_CD_CLK_EN BIT(8)
205*4882a593Smuzhiyun #define PLL_CD_HSCLK_EAST_EN BIT(0)
206*4882a593Smuzhiyun #define CMN_REG0082 0x0208
207*4882a593Smuzhiyun #define CMN_REG0083 0x020C
208*4882a593Smuzhiyun #define CMN_REG0084 0x0210
209*4882a593Smuzhiyun #define CMN_REG0085 0x0214
210*4882a593Smuzhiyun #define CMN_REG0086 0x0218
211*4882a593Smuzhiyun #define PLL_PCG_POSTDIV_SEL_MASK GENMASK(7, 4)
212*4882a593Smuzhiyun #define PLL_PCG_POSTDIV_SEL(x) UPDATE(x, 7, 4)
213*4882a593Smuzhiyun #define PLL_PCG_CLK_SEL_MASK GENMASK(3, 1)
214*4882a593Smuzhiyun #define PLL_PCG_CLK_SEL(x) UPDATE(x, 3, 1)
215*4882a593Smuzhiyun #define PLL_PCG_CLK_EN BIT(0)
216*4882a593Smuzhiyun #define CMN_REG0087 0x021C
217*4882a593Smuzhiyun #define PLL_FRL_MODE_EN BIT(3)
218*4882a593Smuzhiyun #define PLL_TX_HS_CLK_EN BIT(2)
219*4882a593Smuzhiyun #define CMN_REG0088 0x0220
220*4882a593Smuzhiyun #define CMN_REG0089 0x0224
221*4882a593Smuzhiyun #define LCPLL_ALONE_MODE BIT(1)
222*4882a593Smuzhiyun #define CMN_REG008A 0x0228
223*4882a593Smuzhiyun #define CMN_REG008B 0x022C
224*4882a593Smuzhiyun #define CMN_REG008C 0x0230
225*4882a593Smuzhiyun #define CMN_REG008D 0x0234
226*4882a593Smuzhiyun #define CMN_REG008E 0x0238
227*4882a593Smuzhiyun #define CMN_REG008F 0x023C
228*4882a593Smuzhiyun #define CMN_REG0090 0x0240
229*4882a593Smuzhiyun #define CMN_REG0091 0x0244
230*4882a593Smuzhiyun #define CMN_REG0092 0x0248
231*4882a593Smuzhiyun #define CMN_REG0093 0x024C
232*4882a593Smuzhiyun #define CMN_REG0094 0x0250
233*4882a593Smuzhiyun #define CMN_REG0095 0x0254
234*4882a593Smuzhiyun #define CMN_REG0096 0x0258
235*4882a593Smuzhiyun #define CMN_REG0097 0x025C
236*4882a593Smuzhiyun #define DIG_CLK_SEL BIT(1)
237*4882a593Smuzhiyun #define ROPLL_REF BIT(1)
238*4882a593Smuzhiyun #define LCPLL_REF 0
239*4882a593Smuzhiyun #define CMN_REG0098 0x0260
240*4882a593Smuzhiyun #define CMN_REG0099 0x0264
241*4882a593Smuzhiyun #define CMN_ROPLL_ALONE_MODE BIT(2)
242*4882a593Smuzhiyun #define ROPLL_ALONE_MODE BIT(2)
243*4882a593Smuzhiyun #define CMN_REG009A 0x0268
244*4882a593Smuzhiyun #define HS_SPEED_SEL BIT(0)
245*4882a593Smuzhiyun #define DIV_10_CLOCK BIT(0)
246*4882a593Smuzhiyun #define CMN_REG009B 0x026C
247*4882a593Smuzhiyun #define IS_SPEED_SEL BIT(4)
248*4882a593Smuzhiyun #define LINK_SYMBOL_CLOCK BIT(4)
249*4882a593Smuzhiyun #define LINK_SYMBOL_CLOCK1_2 0
250*4882a593Smuzhiyun #define CMN_REG009C 0x0270
251*4882a593Smuzhiyun #define CMN_REG009D 0x0274
252*4882a593Smuzhiyun #define CMN_REG009E 0x0278
253*4882a593Smuzhiyun #define CMN_REG009F 0x027C
254*4882a593Smuzhiyun #define CMN_REG00A0 0x0280
255*4882a593Smuzhiyun #define CMN_REG00A1 0x0284
256*4882a593Smuzhiyun #define CMN_REG00A2 0x0288
257*4882a593Smuzhiyun #define CMN_REG00A3 0x028C
258*4882a593Smuzhiyun #define CMN_REG00AD 0x0290
259*4882a593Smuzhiyun #define CMN_REG00A5 0x0294
260*4882a593Smuzhiyun #define CMN_REG00A6 0x0298
261*4882a593Smuzhiyun #define CMN_REG00A7 0x029C
262*4882a593Smuzhiyun #define SB_REG0100 0x0400
263*4882a593Smuzhiyun #define SB_REG0101 0x0404
264*4882a593Smuzhiyun #define SB_REG0102 0x0408
265*4882a593Smuzhiyun #define OVRD_SB_RXTERM_EN_MASK BIT(5)
266*4882a593Smuzhiyun #define OVRD_SB_RXTERM_EN(x) UPDATE(x, 5, 5)
267*4882a593Smuzhiyun #define SB_RXTERM_EN_MASK BIT(4)
268*4882a593Smuzhiyun #define SB_RXTERM_EN(x) UPDATE(x, 4, 4)
269*4882a593Smuzhiyun #define ANA_SB_RXTERM_OFFSP_MASK GENMASK(3, 0)
270*4882a593Smuzhiyun #define ANA_SB_RXTERM_OFFSP(x) UPDATE(x, 3, 0)
271*4882a593Smuzhiyun #define SB_REG0103 0x040C
272*4882a593Smuzhiyun #define ANA_SB_RXTERM_OFFSN_MASK GENMASK(6, 3)
273*4882a593Smuzhiyun #define ANA_SB_RXTERM_OFFSN(x) UPDATE(x, 6, 3)
274*4882a593Smuzhiyun #define OVRD_SB_RX_RESCAL_DONE_MASK BIT(1)
275*4882a593Smuzhiyun #define OVRD_SB_RX_RESCAL_DONE(x) UPDATE(x, 1, 1)
276*4882a593Smuzhiyun #define SB_RX_RESCAL_DONE_MASK BIT(0)
277*4882a593Smuzhiyun #define SB_RX_RESCAL_DONE(x) UPDATE(x, 0, 0)
278*4882a593Smuzhiyun #define SB_REG0104 0x0410
279*4882a593Smuzhiyun #define OVRD_SB_EN_MASK BIT(5)
280*4882a593Smuzhiyun #define OVRD_SB_EN(x) UPDATE(x, 5, 5)
281*4882a593Smuzhiyun #define SB_EN_MASK BIT(4)
282*4882a593Smuzhiyun #define SB_EN(x) UPDATE(x, 4, 4)
283*4882a593Smuzhiyun #define SB_REG0105 0x0414
284*4882a593Smuzhiyun #define OVRD_SB_EARC_CMDC_EN_MASK BIT(6)
285*4882a593Smuzhiyun #define OVRD_SB_EARC_CMDC_EN(x) UPDATE(x, 6, 6)
286*4882a593Smuzhiyun #define SB_EARC_CMDC_EN_MASK BIT(5)
287*4882a593Smuzhiyun #define SB_EARC_CMDC_EN(x) UPDATE(x, 5, 5)
288*4882a593Smuzhiyun #define ANA_SB_TX_HLVL_PROG_MASK GENMASK(2, 0)
289*4882a593Smuzhiyun #define ANA_SB_TX_HLVL_PROG(x) UPDATE(x, 2, 0)
290*4882a593Smuzhiyun #define SB_REG0106 0x0418
291*4882a593Smuzhiyun #define ANA_SB_TX_LLVL_PROG_MASK GENMASK(6, 4)
292*4882a593Smuzhiyun #define ANA_SB_TX_LLVL_PROG(x) UPDATE(x, 6, 4)
293*4882a593Smuzhiyun #define SB_REG0107 0x041C
294*4882a593Smuzhiyun #define SB_REG0108 0x0420
295*4882a593Smuzhiyun #define SB_REG0109 0x0424
296*4882a593Smuzhiyun #define ANA_SB_DMRX_AFC_DIV_RATIO_MASK GENMASK(2, 0)
297*4882a593Smuzhiyun #define ANA_SB_DMRX_AFC_DIV_RATIO(x) UPDATE(x, 2, 0)
298*4882a593Smuzhiyun #define SB_REG010A 0x0428
299*4882a593Smuzhiyun #define SB_REG010B 0x042C
300*4882a593Smuzhiyun #define SB_REG010C 0x0430
301*4882a593Smuzhiyun #define SB_REG010D 0x0434
302*4882a593Smuzhiyun #define SB_REG010E 0x0438
303*4882a593Smuzhiyun #define SB_REG010F 0x043C
304*4882a593Smuzhiyun #define OVRD_SB_VREG_EN_MASK BIT(7)
305*4882a593Smuzhiyun #define OVRD_SB_VREG_EN(x) UPDATE(x, 7, 7)
306*4882a593Smuzhiyun #define SB_VREG_EN_MASK BIT(6)
307*4882a593Smuzhiyun #define SB_VREG_EN(x) UPDATE(x, 6, 6)
308*4882a593Smuzhiyun #define OVRD_SB_VREG_LPF_BYPASS_MASK BIT(5)
309*4882a593Smuzhiyun #define OVRD_SB_VREG_LPF_BYPASS(x) UPDATE(x, 5, 5)
310*4882a593Smuzhiyun #define SB_VREG_LPF_BYPASS_MASK BIT(4)
311*4882a593Smuzhiyun #define SB_VREG_LPF_BYPASS(x) UPDATE(x, 4, 4)
312*4882a593Smuzhiyun #define ANA_SB_VREG_GAIN_CTRL_MASK GENMASK(3, 0)
313*4882a593Smuzhiyun #define ANA_SB_VREG_GAIN_CTRL(x) UPDATE(x, 3, 0)
314*4882a593Smuzhiyun #define SB_REG0110 0x0440
315*4882a593Smuzhiyun #define ANA_SB_VREG_REF_SEL_MASK BIT(0)
316*4882a593Smuzhiyun #define ANA_SB_VREG_REF_SEL(x) UPDATE(x, 0, 0)
317*4882a593Smuzhiyun #define SB_REG0111 0x0444
318*4882a593Smuzhiyun #define SB_REG0112 0x0448
319*4882a593Smuzhiyun #define SB_REG0113 0x044C
320*4882a593Smuzhiyun #define SB_RX_RCAL_OPT_CODE_MASK GENMASK(5, 4)
321*4882a593Smuzhiyun #define SB_RX_RCAL_OPT_CODE(x) UPDATE(x, 5, 4)
322*4882a593Smuzhiyun #define SB_RX_RTERM_CTRL_MASK GENMASK(3, 0)
323*4882a593Smuzhiyun #define SB_RX_RTERM_CTRL(x) UPDATE(x, 3, 0)
324*4882a593Smuzhiyun #define SB_REG0114 0x0450
325*4882a593Smuzhiyun #define SB_TG_SB_EN_DELAY_TIME_MASK GENMASK(5, 3)
326*4882a593Smuzhiyun #define SB_TG_SB_EN_DELAY_TIME(x) UPDATE(x, 5, 3)
327*4882a593Smuzhiyun #define SB_TG_RXTERM_EN_DELAY_TIME_MASK GENMASK(2, 0)
328*4882a593Smuzhiyun #define SB_TG_RXTERM_EN_DELAY_TIME(x) UPDATE(x, 2, 0)
329*4882a593Smuzhiyun #define SB_REG0115 0x0454
330*4882a593Smuzhiyun #define SB_READY_DELAY_TIME_MASK GENMASK(5, 3)
331*4882a593Smuzhiyun #define SB_READY_DELAY_TIME(x) UPDATE(x, 5, 3)
332*4882a593Smuzhiyun #define SB_TG_OSC_EN_DELAY_TIME_MASK GENMASK(2, 0)
333*4882a593Smuzhiyun #define SB_TG_OSC_EN_DELAY_TIME(x) UPDATE(x, 2, 0)
334*4882a593Smuzhiyun #define SB_REG0116 0x0458
335*4882a593Smuzhiyun #define AFC_RSTN_DELAY_TIME_MASK GENMASK(6, 4)
336*4882a593Smuzhiyun #define AFC_RSTN_DELAY_TIME(x) UPDATE(x, 6, 4)
337*4882a593Smuzhiyun #define SB_REG0117 0x045C
338*4882a593Smuzhiyun #define FAST_PULSE_TIME_MASK GENMASK(3, 0)
339*4882a593Smuzhiyun #define FAST_PULSE_TIME(x) UPDATE(x, 3, 0)
340*4882a593Smuzhiyun #define SB_REG0118 0x0460
341*4882a593Smuzhiyun #define SB_REG0119 0x0464
342*4882a593Smuzhiyun #define SB_REG011A 0x0468
343*4882a593Smuzhiyun #define SB_REG011B 0x046C
344*4882a593Smuzhiyun #define SB_EARC_SIG_DET_BYPASS_MASK BIT(4)
345*4882a593Smuzhiyun #define SB_EARC_SIG_DET_BYPASS(x) UPDATE(x, 4, 4)
346*4882a593Smuzhiyun #define SB_AFC_TOL_MASK GENMASK(3, 0)
347*4882a593Smuzhiyun #define SB_AFC_TOL(x) UPDATE(x, 3, 0)
348*4882a593Smuzhiyun #define SB_REG011C 0x0470
349*4882a593Smuzhiyun #define SB_REG011D 0x0474
350*4882a593Smuzhiyun #define SB_REG011E 0x0478
351*4882a593Smuzhiyun #define SB_REG011F 0x047C
352*4882a593Smuzhiyun #define SB_PWM_AFC_CTRL_MASK GENMASK(7, 2)
353*4882a593Smuzhiyun #define SB_PWM_AFC_CTRL(x) UPDATE(x, 7, 2)
354*4882a593Smuzhiyun #define SB_RCAL_RSTN_MASK BIT(1)
355*4882a593Smuzhiyun #define SB_RCAL_RSTN(x) UPDATE(x, 1, 1)
356*4882a593Smuzhiyun #define SB_REG0120 0x0480
357*4882a593Smuzhiyun #define SB_EARC_EN_MASK BIT(1)
358*4882a593Smuzhiyun #define SB_EARC_EN(x) UPDATE(x, 1, 1)
359*4882a593Smuzhiyun #define SB_EARC_AFC_EN_MASK BIT(2)
360*4882a593Smuzhiyun #define SB_EARC_AFC_EN(x) UPDATE(x, 2, 2)
361*4882a593Smuzhiyun #define SB_REG0121 0x0484
362*4882a593Smuzhiyun #define SB_REG0122 0x0488
363*4882a593Smuzhiyun #define SB_REG0123 0x048C
364*4882a593Smuzhiyun #define OVRD_SB_READY_MASK BIT(5)
365*4882a593Smuzhiyun #define OVRD_SB_READY(x) UPDATE(x, 5, 5)
366*4882a593Smuzhiyun #define SB_READY_MASK BIT(4)
367*4882a593Smuzhiyun #define SB_READY(x) UPDATE(x, 4, 4)
368*4882a593Smuzhiyun #define SB_REG0124 0x0490
369*4882a593Smuzhiyun #define SB_REG0125 0x0494
370*4882a593Smuzhiyun #define SB_REG0126 0x0498
371*4882a593Smuzhiyun #define SB_REG0127 0x049C
372*4882a593Smuzhiyun #define SB_REG0128 0x04A0
373*4882a593Smuzhiyun #define SB_REG0129 0x04AD
374*4882a593Smuzhiyun #define LNTOP_REG0200 0x0800
375*4882a593Smuzhiyun #define PROTOCOL_SEL BIT(2)
376*4882a593Smuzhiyun #define HDMI_MODE BIT(2)
377*4882a593Smuzhiyun #define HDMI_TMDS_FRL_SEL BIT(1)
378*4882a593Smuzhiyun #define LNTOP_REG0201 0x0804
379*4882a593Smuzhiyun #define LNTOP_REG0202 0x0808
380*4882a593Smuzhiyun #define LNTOP_REG0203 0x080C
381*4882a593Smuzhiyun #define LNTOP_REG0204 0x0810
382*4882a593Smuzhiyun #define LNTOP_REG0205 0x0814
383*4882a593Smuzhiyun #define LNTOP_REG0206 0x0818
384*4882a593Smuzhiyun #define DATA_BUS_WIDTH (0x3 << 1)
385*4882a593Smuzhiyun #define WIDTH_40BIT (0x3 << 1)
386*4882a593Smuzhiyun #define WIDTH_36BIT (0x2 << 1)
387*4882a593Smuzhiyun #define DATA_BUS_SEL BIT(0)
388*4882a593Smuzhiyun #define DATA_BUS_36_40 BIT(0)
389*4882a593Smuzhiyun #define LNTOP_REG0207 0x081C
390*4882a593Smuzhiyun #define LANE_EN 0xf
391*4882a593Smuzhiyun #define ALL_LANE_EN 0xf
392*4882a593Smuzhiyun #define LNTOP_REG0208 0x0820
393*4882a593Smuzhiyun #define LNTOP_REG0209 0x0824
394*4882a593Smuzhiyun #define LNTOP_REG020A 0x0828
395*4882a593Smuzhiyun #define LNTOP_REG020B 0x082C
396*4882a593Smuzhiyun #define LNTOP_REG020C 0x0830
397*4882a593Smuzhiyun #define LNTOP_REG020D 0x0834
398*4882a593Smuzhiyun #define LNTOP_REG020E 0x0838
399*4882a593Smuzhiyun #define LNTOP_REG020F 0x083C
400*4882a593Smuzhiyun #define LNTOP_REG0210 0x0840
401*4882a593Smuzhiyun #define LNTOP_REG0211 0x0844
402*4882a593Smuzhiyun #define LNTOP_REG0212 0x0848
403*4882a593Smuzhiyun #define LNTOP_REG0213 0x084C
404*4882a593Smuzhiyun #define LNTOP_REG0214 0x0850
405*4882a593Smuzhiyun #define LNTOP_REG0215 0x0854
406*4882a593Smuzhiyun #define LNTOP_REG0216 0x0858
407*4882a593Smuzhiyun #define LNTOP_REG0217 0x085C
408*4882a593Smuzhiyun #define LNTOP_REG0218 0x0860
409*4882a593Smuzhiyun #define LNTOP_REG0219 0x0864
410*4882a593Smuzhiyun #define LNTOP_REG021A 0x0868
411*4882a593Smuzhiyun #define LNTOP_REG021B 0x086C
412*4882a593Smuzhiyun #define LNTOP_REG021C 0x0870
413*4882a593Smuzhiyun #define LNTOP_REG021D 0x0874
414*4882a593Smuzhiyun #define LNTOP_REG021E 0x0878
415*4882a593Smuzhiyun #define LNTOP_REG021F 0x087C
416*4882a593Smuzhiyun #define LNTOP_REG0220 0x0880
417*4882a593Smuzhiyun #define LNTOP_REG0221 0x0884
418*4882a593Smuzhiyun #define LNTOP_REG0222 0x0888
419*4882a593Smuzhiyun #define LNTOP_REG0223 0x088C
420*4882a593Smuzhiyun #define LNTOP_REG0224 0x0890
421*4882a593Smuzhiyun #define LNTOP_REG0225 0x0894
422*4882a593Smuzhiyun #define LNTOP_REG0226 0x0898
423*4882a593Smuzhiyun #define LNTOP_REG0227 0x089C
424*4882a593Smuzhiyun #define LNTOP_REG0228 0x08A0
425*4882a593Smuzhiyun #define LNTOP_REG0229 0x08A4
426*4882a593Smuzhiyun #define LANE_REG0300 0x0C00
427*4882a593Smuzhiyun #define LANE_REG0301 0x0C04
428*4882a593Smuzhiyun #define LANE_REG0302 0x0C08
429*4882a593Smuzhiyun #define LANE_REG0303 0x0C0C
430*4882a593Smuzhiyun #define LANE_REG0304 0x0C10
431*4882a593Smuzhiyun #define LANE_REG0305 0x0C14
432*4882a593Smuzhiyun #define LANE_REG0306 0x0C18
433*4882a593Smuzhiyun #define LANE_REG0307 0x0C1C
434*4882a593Smuzhiyun #define LANE_REG0308 0x0C20
435*4882a593Smuzhiyun #define LANE_REG0309 0x0C24
436*4882a593Smuzhiyun #define LANE_REG030A 0x0C28
437*4882a593Smuzhiyun #define LANE_REG030B 0x0C2C
438*4882a593Smuzhiyun #define LANE_REG030C 0x0C30
439*4882a593Smuzhiyun #define LANE_REG030D 0x0C34
440*4882a593Smuzhiyun #define LANE_REG030E 0x0C38
441*4882a593Smuzhiyun #define LANE_REG030F 0x0C3C
442*4882a593Smuzhiyun #define LANE_REG0310 0x0C40
443*4882a593Smuzhiyun #define LANE_REG0311 0x0C44
444*4882a593Smuzhiyun #define LANE_REG0312 0x0C48
445*4882a593Smuzhiyun #define LN0_TX_SER_RATE_SEL_RBR BIT(5)
446*4882a593Smuzhiyun #define LN0_TX_SER_RATE_SEL_HBR BIT(4)
447*4882a593Smuzhiyun #define LN0_TX_SER_RATE_SEL_HBR2 BIT(3)
448*4882a593Smuzhiyun #define LN0_TX_SER_RATE_SEL_HBR3 BIT(2)
449*4882a593Smuzhiyun #define LANE_REG0313 0x0C4C
450*4882a593Smuzhiyun #define LANE_REG0314 0x0C50
451*4882a593Smuzhiyun #define LANE_REG0315 0x0C54
452*4882a593Smuzhiyun #define LANE_REG0316 0x0C58
453*4882a593Smuzhiyun #define LANE_REG0317 0x0C5C
454*4882a593Smuzhiyun #define LANE_REG0318 0x0C60
455*4882a593Smuzhiyun #define LANE_REG0319 0x0C64
456*4882a593Smuzhiyun #define LANE_REG031A 0x0C68
457*4882a593Smuzhiyun #define LANE_REG031B 0x0C6C
458*4882a593Smuzhiyun #define LANE_REG031C 0x0C70
459*4882a593Smuzhiyun #define LANE_REG031D 0x0C74
460*4882a593Smuzhiyun #define LANE_REG031E 0x0C78
461*4882a593Smuzhiyun #define LANE_REG031F 0x0C7C
462*4882a593Smuzhiyun #define LANE_REG0320 0x0C80
463*4882a593Smuzhiyun #define LANE_REG0321 0x0C84
464*4882a593Smuzhiyun #define LANE_REG0322 0x0C88
465*4882a593Smuzhiyun #define LANE_REG0323 0x0C8C
466*4882a593Smuzhiyun #define LANE_REG0324 0x0C90
467*4882a593Smuzhiyun #define LANE_REG0325 0x0C94
468*4882a593Smuzhiyun #define LANE_REG0326 0x0C98
469*4882a593Smuzhiyun #define LANE_REG0327 0x0C9C
470*4882a593Smuzhiyun #define LANE_REG0328 0x0CA0
471*4882a593Smuzhiyun #define LANE_REG0329 0x0CA4
472*4882a593Smuzhiyun #define LANE_REG032A 0x0CA8
473*4882a593Smuzhiyun #define LANE_REG032B 0x0CAC
474*4882a593Smuzhiyun #define LANE_REG032C 0x0CB0
475*4882a593Smuzhiyun #define LANE_REG032D 0x0CB4
476*4882a593Smuzhiyun #define LANE_REG0400 0x1000
477*4882a593Smuzhiyun #define LANE_REG0401 0x1004
478*4882a593Smuzhiyun #define LANE_REG0402 0x1008
479*4882a593Smuzhiyun #define LANE_REG0403 0x100C
480*4882a593Smuzhiyun #define LANE_REG0404 0x1010
481*4882a593Smuzhiyun #define LANE_REG0405 0x1014
482*4882a593Smuzhiyun #define LANE_REG0406 0x1018
483*4882a593Smuzhiyun #define LANE_REG0407 0x101C
484*4882a593Smuzhiyun #define LANE_REG0408 0x1020
485*4882a593Smuzhiyun #define LANE_REG0409 0x1024
486*4882a593Smuzhiyun #define LANE_REG040A 0x1028
487*4882a593Smuzhiyun #define LANE_REG040B 0x102C
488*4882a593Smuzhiyun #define LANE_REG040C 0x1030
489*4882a593Smuzhiyun #define LANE_REG040D 0x1034
490*4882a593Smuzhiyun #define LANE_REG040E 0x1038
491*4882a593Smuzhiyun #define LANE_REG040F 0x103C
492*4882a593Smuzhiyun #define LANE_REG0410 0x1040
493*4882a593Smuzhiyun #define LANE_REG0411 0x1044
494*4882a593Smuzhiyun #define LANE_REG0412 0x1048
495*4882a593Smuzhiyun #define LN1_TX_SER_RATE_SEL_RBR BIT(5)
496*4882a593Smuzhiyun #define LN1_TX_SER_RATE_SEL_HBR BIT(4)
497*4882a593Smuzhiyun #define LN1_TX_SER_RATE_SEL_HBR2 BIT(3)
498*4882a593Smuzhiyun #define LN1_TX_SER_RATE_SEL_HBR3 BIT(2)
499*4882a593Smuzhiyun #define LANE_REG0413 0x104C
500*4882a593Smuzhiyun #define LANE_REG0414 0x1050
501*4882a593Smuzhiyun #define LANE_REG0415 0x1054
502*4882a593Smuzhiyun #define LANE_REG0416 0x1058
503*4882a593Smuzhiyun #define LANE_REG0417 0x105C
504*4882a593Smuzhiyun #define LANE_REG0418 0x1060
505*4882a593Smuzhiyun #define LANE_REG0419 0x1064
506*4882a593Smuzhiyun #define LANE_REG041A 0x1068
507*4882a593Smuzhiyun #define LANE_REG041B 0x106C
508*4882a593Smuzhiyun #define LANE_REG041C 0x1070
509*4882a593Smuzhiyun #define LANE_REG041D 0x1074
510*4882a593Smuzhiyun #define LANE_REG041E 0x1078
511*4882a593Smuzhiyun #define LANE_REG041F 0x107C
512*4882a593Smuzhiyun #define LANE_REG0420 0x1080
513*4882a593Smuzhiyun #define LANE_REG0421 0x1084
514*4882a593Smuzhiyun #define LANE_REG0422 0x1088
515*4882a593Smuzhiyun #define LANE_REG0423 0x108C
516*4882a593Smuzhiyun #define LANE_REG0424 0x1090
517*4882a593Smuzhiyun #define LANE_REG0425 0x1094
518*4882a593Smuzhiyun #define LANE_REG0426 0x1098
519*4882a593Smuzhiyun #define LANE_REG0427 0x109C
520*4882a593Smuzhiyun #define LANE_REG0428 0x10A0
521*4882a593Smuzhiyun #define LANE_REG0429 0x10A4
522*4882a593Smuzhiyun #define LANE_REG042A 0x10A8
523*4882a593Smuzhiyun #define LANE_REG042B 0x10AC
524*4882a593Smuzhiyun #define LANE_REG042C 0x10B0
525*4882a593Smuzhiyun #define LANE_REG042D 0x10B4
526*4882a593Smuzhiyun #define LANE_REG0500 0x1400
527*4882a593Smuzhiyun #define LANE_REG0501 0x1404
528*4882a593Smuzhiyun #define LANE_REG0502 0x1408
529*4882a593Smuzhiyun #define LANE_REG0503 0x140C
530*4882a593Smuzhiyun #define LANE_REG0504 0x1410
531*4882a593Smuzhiyun #define LANE_REG0505 0x1414
532*4882a593Smuzhiyun #define LANE_REG0506 0x1418
533*4882a593Smuzhiyun #define LANE_REG0507 0x141C
534*4882a593Smuzhiyun #define LANE_REG0508 0x1420
535*4882a593Smuzhiyun #define LANE_REG0509 0x1424
536*4882a593Smuzhiyun #define LANE_REG050A 0x1428
537*4882a593Smuzhiyun #define LANE_REG050B 0x142C
538*4882a593Smuzhiyun #define LANE_REG050C 0x1430
539*4882a593Smuzhiyun #define LANE_REG050D 0x1434
540*4882a593Smuzhiyun #define LANE_REG050E 0x1438
541*4882a593Smuzhiyun #define LANE_REG050F 0x143C
542*4882a593Smuzhiyun #define LANE_REG0510 0x1440
543*4882a593Smuzhiyun #define LANE_REG0511 0x1444
544*4882a593Smuzhiyun #define LANE_REG0512 0x1448
545*4882a593Smuzhiyun #define LN2_TX_SER_RATE_SEL_RBR BIT(5)
546*4882a593Smuzhiyun #define LN2_TX_SER_RATE_SEL_HBR BIT(4)
547*4882a593Smuzhiyun #define LN2_TX_SER_RATE_SEL_HBR2 BIT(3)
548*4882a593Smuzhiyun #define LN2_TX_SER_RATE_SEL_HBR3 BIT(2)
549*4882a593Smuzhiyun #define LANE_REG0513 0x144C
550*4882a593Smuzhiyun #define LANE_REG0514 0x1450
551*4882a593Smuzhiyun #define LANE_REG0515 0x1454
552*4882a593Smuzhiyun #define LANE_REG0516 0x1458
553*4882a593Smuzhiyun #define LANE_REG0517 0x145C
554*4882a593Smuzhiyun #define LANE_REG0518 0x1460
555*4882a593Smuzhiyun #define LANE_REG0519 0x1464
556*4882a593Smuzhiyun #define LANE_REG051A 0x1468
557*4882a593Smuzhiyun #define LANE_REG051B 0x146C
558*4882a593Smuzhiyun #define LANE_REG051C 0x1470
559*4882a593Smuzhiyun #define LANE_REG051D 0x1474
560*4882a593Smuzhiyun #define LANE_REG051E 0x1478
561*4882a593Smuzhiyun #define LANE_REG051F 0x147C
562*4882a593Smuzhiyun #define LANE_REG0520 0x1480
563*4882a593Smuzhiyun #define LANE_REG0521 0x1484
564*4882a593Smuzhiyun #define LANE_REG0522 0x1488
565*4882a593Smuzhiyun #define LANE_REG0523 0x148C
566*4882a593Smuzhiyun #define LANE_REG0524 0x1490
567*4882a593Smuzhiyun #define LANE_REG0525 0x1494
568*4882a593Smuzhiyun #define LANE_REG0526 0x1498
569*4882a593Smuzhiyun #define LANE_REG0527 0x149C
570*4882a593Smuzhiyun #define LANE_REG0528 0x14A0
571*4882a593Smuzhiyun #define LANE_REG0529 0x14AD
572*4882a593Smuzhiyun #define LANE_REG052A 0x14A8
573*4882a593Smuzhiyun #define LANE_REG052B 0x14AC
574*4882a593Smuzhiyun #define LANE_REG052C 0x14B0
575*4882a593Smuzhiyun #define LANE_REG052D 0x14B4
576*4882a593Smuzhiyun #define LANE_REG0600 0x1800
577*4882a593Smuzhiyun #define LANE_REG0601 0x1804
578*4882a593Smuzhiyun #define LANE_REG0602 0x1808
579*4882a593Smuzhiyun #define LANE_REG0603 0x180C
580*4882a593Smuzhiyun #define LANE_REG0604 0x1810
581*4882a593Smuzhiyun #define LANE_REG0605 0x1814
582*4882a593Smuzhiyun #define LANE_REG0606 0x1818
583*4882a593Smuzhiyun #define LANE_REG0607 0x181C
584*4882a593Smuzhiyun #define LANE_REG0608 0x1820
585*4882a593Smuzhiyun #define LANE_REG0609 0x1824
586*4882a593Smuzhiyun #define LANE_REG060A 0x1828
587*4882a593Smuzhiyun #define LANE_REG060B 0x182C
588*4882a593Smuzhiyun #define LANE_REG060C 0x1830
589*4882a593Smuzhiyun #define LANE_REG060D 0x1834
590*4882a593Smuzhiyun #define LANE_REG060E 0x1838
591*4882a593Smuzhiyun #define LANE_REG060F 0x183C
592*4882a593Smuzhiyun #define LANE_REG0610 0x1840
593*4882a593Smuzhiyun #define LANE_REG0611 0x1844
594*4882a593Smuzhiyun #define LANE_REG0612 0x1848
595*4882a593Smuzhiyun #define LN3_TX_SER_RATE_SEL_RBR BIT(5)
596*4882a593Smuzhiyun #define LN3_TX_SER_RATE_SEL_HBR BIT(4)
597*4882a593Smuzhiyun #define LN3_TX_SER_RATE_SEL_HBR2 BIT(3)
598*4882a593Smuzhiyun #define LN3_TX_SER_RATE_SEL_HBR3 BIT(2)
599*4882a593Smuzhiyun #define LANE_REG0613 0x184C
600*4882a593Smuzhiyun #define LANE_REG0614 0x1850
601*4882a593Smuzhiyun #define LANE_REG0615 0x1854
602*4882a593Smuzhiyun #define LANE_REG0616 0x1858
603*4882a593Smuzhiyun #define LANE_REG0617 0x185C
604*4882a593Smuzhiyun #define LANE_REG0618 0x1860
605*4882a593Smuzhiyun #define LANE_REG0619 0x1864
606*4882a593Smuzhiyun #define LANE_REG061A 0x1868
607*4882a593Smuzhiyun #define LANE_REG061B 0x186C
608*4882a593Smuzhiyun #define LANE_REG061C 0x1870
609*4882a593Smuzhiyun #define LANE_REG061D 0x1874
610*4882a593Smuzhiyun #define LANE_REG061E 0x1878
611*4882a593Smuzhiyun #define LANE_REG061F 0x187C
612*4882a593Smuzhiyun #define LANE_REG0620 0x1880
613*4882a593Smuzhiyun #define LANE_REG0621 0x1884
614*4882a593Smuzhiyun #define LANE_REG0622 0x1888
615*4882a593Smuzhiyun #define LANE_REG0623 0x188C
616*4882a593Smuzhiyun #define LANE_REG0624 0x1890
617*4882a593Smuzhiyun #define LANE_REG0625 0x1894
618*4882a593Smuzhiyun #define LANE_REG0626 0x1898
619*4882a593Smuzhiyun #define LANE_REG0627 0x189C
620*4882a593Smuzhiyun #define LANE_REG0628 0x18A0
621*4882a593Smuzhiyun #define LANE_REG0629 0x18A4
622*4882a593Smuzhiyun #define LANE_REG062A 0x18A8
623*4882a593Smuzhiyun #define LANE_REG062B 0x18AC
624*4882a593Smuzhiyun #define LANE_REG062C 0x18B0
625*4882a593Smuzhiyun #define LANE_REG062D 0x18B4
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun #define HDMI20_MAX_RATE 600000000
628*4882a593Smuzhiyun #define DATA_RATE_MASK 0xFFFFFFF
629*4882a593Smuzhiyun #define COLOR_DEPTH_MASK BIT(31)
630*4882a593Smuzhiyun #define HDMI_MODE_MASK BIT(30)
631*4882a593Smuzhiyun #define HDMI_EARC_MASK BIT(29)
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun #define FRL_8G_4LANES 3200000000ULL
634*4882a593Smuzhiyun #define FRL_6G_3LANES 1800000000
635*4882a593Smuzhiyun #define FRL_3G_3LANES 900000000
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun enum hdptx_combphy_type {
638*4882a593Smuzhiyun SS_HDMI,
639*4882a593Smuzhiyun SS_DP
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun struct lcpll_config {
644*4882a593Smuzhiyun u32 bit_rate;
645*4882a593Smuzhiyun u8 lcvco_mode_en;
646*4882a593Smuzhiyun u8 pi_en;
647*4882a593Smuzhiyun u8 clk_en_100m;
648*4882a593Smuzhiyun u8 pms_mdiv;
649*4882a593Smuzhiyun u8 pms_mdiv_afc;
650*4882a593Smuzhiyun u8 pms_pdiv;
651*4882a593Smuzhiyun u8 pms_refdiv;
652*4882a593Smuzhiyun u8 pms_sdiv;
653*4882a593Smuzhiyun u8 pi_cdiv_rstn;
654*4882a593Smuzhiyun u8 pi_cdiv_sel;
655*4882a593Smuzhiyun u8 sdm_en;
656*4882a593Smuzhiyun u8 sdm_rstn;
657*4882a593Smuzhiyun u8 sdc_frac_en;
658*4882a593Smuzhiyun u8 sdc_rstn;
659*4882a593Smuzhiyun u8 sdm_deno;
660*4882a593Smuzhiyun u8 sdm_num_sign;
661*4882a593Smuzhiyun u8 sdm_num;
662*4882a593Smuzhiyun u8 sdc_n;
663*4882a593Smuzhiyun u8 sdc_n2;
664*4882a593Smuzhiyun u8 sdc_num;
665*4882a593Smuzhiyun u8 sdc_deno;
666*4882a593Smuzhiyun u8 sdc_ndiv_rstn;
667*4882a593Smuzhiyun u8 ssc_en;
668*4882a593Smuzhiyun u8 ssc_fm_dev;
669*4882a593Smuzhiyun u8 ssc_fm_freq;
670*4882a593Smuzhiyun u8 ssc_clk_div_sel;
671*4882a593Smuzhiyun u8 cd_tx_ser_rate_sel;
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun struct ropll_config {
675*4882a593Smuzhiyun u32 bit_rate;
676*4882a593Smuzhiyun u8 pms_mdiv;
677*4882a593Smuzhiyun u8 pms_mdiv_afc;
678*4882a593Smuzhiyun u8 pms_pdiv;
679*4882a593Smuzhiyun u8 pms_refdiv;
680*4882a593Smuzhiyun u8 pms_sdiv;
681*4882a593Smuzhiyun u8 pms_iqdiv_rstn;
682*4882a593Smuzhiyun u8 ref_clk_sel;
683*4882a593Smuzhiyun u8 sdm_en;
684*4882a593Smuzhiyun u8 sdm_rstn;
685*4882a593Smuzhiyun u8 sdc_frac_en;
686*4882a593Smuzhiyun u8 sdc_rstn;
687*4882a593Smuzhiyun u8 sdm_clk_div;
688*4882a593Smuzhiyun u8 sdm_deno;
689*4882a593Smuzhiyun u8 sdm_num_sign;
690*4882a593Smuzhiyun u8 sdm_num;
691*4882a593Smuzhiyun u8 sdc_n;
692*4882a593Smuzhiyun u8 sdc_num;
693*4882a593Smuzhiyun u8 sdc_deno;
694*4882a593Smuzhiyun u8 sdc_ndiv_rstn;
695*4882a593Smuzhiyun u8 ssc_en;
696*4882a593Smuzhiyun u8 ssc_fm_dev;
697*4882a593Smuzhiyun u8 ssc_fm_freq;
698*4882a593Smuzhiyun u8 ssc_clk_div_sel;
699*4882a593Smuzhiyun u8 ana_cpp_ctrl;
700*4882a593Smuzhiyun u8 ana_lpf_c_sel;
701*4882a593Smuzhiyun u8 cd_tx_ser_rate_sel;
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun struct rockchip_hdptx_phy {
705*4882a593Smuzhiyun struct device *dev;
706*4882a593Smuzhiyun struct regmap *regmap;
707*4882a593Smuzhiyun struct regmap *grf;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun int irq;
710*4882a593Smuzhiyun int id;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun struct phy *phy;
713*4882a593Smuzhiyun struct clk_bulk_data *clks;
714*4882a593Smuzhiyun int nr_clks;
715*4882a593Smuzhiyun struct phy_config *phy_cfg;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* clk provider */
718*4882a593Smuzhiyun struct clk_hw hw;
719*4882a593Smuzhiyun struct clk *dclk;
720*4882a593Smuzhiyun unsigned long rate;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun struct reset_control *phy_reset;
723*4882a593Smuzhiyun struct reset_control *apb_reset;
724*4882a593Smuzhiyun struct reset_control *cmn_reset;
725*4882a593Smuzhiyun struct reset_control *init_reset;
726*4882a593Smuzhiyun struct reset_control *lane_reset;
727*4882a593Smuzhiyun struct reset_control *ropll_reset;
728*4882a593Smuzhiyun struct reset_control *lcpll_reset;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun bool earc_en;
731*4882a593Smuzhiyun int count;
732*4882a593Smuzhiyun };
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun struct lcpll_config lcpll_cfg[] = {
735*4882a593Smuzhiyun { 48000000, 1, 0, 0, 0x7d, 0x7d, 1, 1, 0, 0, 0, 0, 0, 1, 1, 1, 0, 0, 2,
736*4882a593Smuzhiyun 0, 0x13, 0x18, 1, 0, 0x20, 0x0c, 1, 0,
737*4882a593Smuzhiyun },
738*4882a593Smuzhiyun { 40000000, 1, 1, 0, 0x68, 0x68, 1, 1, 0, 0, 0, 1, 1, 1, 1, 9, 0, 1, 1,
739*4882a593Smuzhiyun 0, 2, 3, 1, 0, 0x20, 0x0c, 1, 0,
740*4882a593Smuzhiyun },
741*4882a593Smuzhiyun { 24000000, 1, 0, 0, 0x7d, 0x7d, 1, 1, 1, 0, 0, 0, 0, 1, 1, 1, 0, 0, 2,
742*4882a593Smuzhiyun 0, 0x13, 0x18, 1, 0, 0x20, 0x0c, 1, 0,
743*4882a593Smuzhiyun },
744*4882a593Smuzhiyun { 18000000, 1, 0, 0, 0x7d, 0x7d, 1, 1, 1, 0, 0, 0, 0, 1, 1, 1, 0, 0, 2,
745*4882a593Smuzhiyun 0, 0x13, 0x18, 1, 0, 0x20, 0x0c, 1, 0,
746*4882a593Smuzhiyun },
747*4882a593Smuzhiyun { 9000000, 1, 0, 0, 0x7d, 0x7d, 1, 1, 3, 0, 0, 0, 0, 1, 1, 1, 0, 0, 2,
748*4882a593Smuzhiyun 0, 0x13, 0x18, 1, 0, 0x20, 0x0c, 1, 0,
749*4882a593Smuzhiyun },
750*4882a593Smuzhiyun { ~0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
751*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0,
752*4882a593Smuzhiyun },
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun struct ropll_config ropll_frl_cfg[] = {
756*4882a593Smuzhiyun { 24000000, 0x19, 0x19, 1, 1, 0, 1, 2, 0, 0, 0, 0, 1, 1, 0, 0, 0, 0, 1, 0,
757*4882a593Smuzhiyun 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
758*4882a593Smuzhiyun },
759*4882a593Smuzhiyun { 18000000, 0x7d, 0x7d, 1, 1, 0, 1, 1, 0, 0, 0, 0, 1, 1, 0, 0, 0, 0, 1, 0,
760*4882a593Smuzhiyun 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
761*4882a593Smuzhiyun },
762*4882a593Smuzhiyun { 9000000, 0x7d, 0x7d, 1, 1, 1, 1, 1, 0, 0, 0, 0, 1, 1, 0, 0, 0, 0, 1, 0,
763*4882a593Smuzhiyun 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
764*4882a593Smuzhiyun },
765*4882a593Smuzhiyun { ~0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
766*4882a593Smuzhiyun 0, 0, 0, 0,
767*4882a593Smuzhiyun },
768*4882a593Smuzhiyun };
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun struct ropll_config ropll_tmds_cfg[] = {
771*4882a593Smuzhiyun { 5940000, 124, 124, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 62, 1, 16, 5, 0,
772*4882a593Smuzhiyun 1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
773*4882a593Smuzhiyun },
774*4882a593Smuzhiyun { 3712500, 155, 155, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 62, 1, 16, 5, 0,
775*4882a593Smuzhiyun 1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
776*4882a593Smuzhiyun },
777*4882a593Smuzhiyun { 2970000, 124, 124, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 62, 1, 16, 5, 0,
778*4882a593Smuzhiyun 1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
779*4882a593Smuzhiyun },
780*4882a593Smuzhiyun { 1620000, 135, 135, 1, 1, 3, 1, 1, 0, 1, 1, 1, 1, 4, 0, 3, 5, 5, 0x10,
781*4882a593Smuzhiyun 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
782*4882a593Smuzhiyun },
783*4882a593Smuzhiyun { 1856250, 155, 155, 1, 1, 3, 1, 1, 1, 1, 1, 1, 1, 62, 1, 16, 5, 0,
784*4882a593Smuzhiyun 1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
785*4882a593Smuzhiyun },
786*4882a593Smuzhiyun { 1540000, 193, 193, 1, 1, 5, 1, 1, 1, 1, 1, 1, 1, 193, 1, 32, 2, 1,
787*4882a593Smuzhiyun 1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
788*4882a593Smuzhiyun },
789*4882a593Smuzhiyun { 1485000, 0x7b, 0x7b, 1, 1, 3, 1, 1, 1, 1, 1, 1, 1, 4, 0, 3, 5, 5, 0x10,
790*4882a593Smuzhiyun 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
791*4882a593Smuzhiyun },
792*4882a593Smuzhiyun { 1462500, 122, 122, 1, 1, 3, 1, 1, 1, 1, 1, 1, 1, 244, 1, 16, 2, 1, 1,
793*4882a593Smuzhiyun 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
794*4882a593Smuzhiyun },
795*4882a593Smuzhiyun { 1190000, 149, 149, 1, 1, 5, 1, 1, 1, 1, 1, 1, 1, 149, 1, 16, 2, 1, 1,
796*4882a593Smuzhiyun 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
797*4882a593Smuzhiyun },
798*4882a593Smuzhiyun { 1065000, 89, 89, 1, 1, 3, 1, 1, 1, 1, 1, 1, 1, 89, 1, 16, 1, 0, 1,
799*4882a593Smuzhiyun 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
800*4882a593Smuzhiyun },
801*4882a593Smuzhiyun { 1080000, 135, 135, 1, 1, 5, 1, 1, 0, 1, 0, 1, 1, 0x9, 0, 0x05, 0, 0x14,
802*4882a593Smuzhiyun 0x18, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
803*4882a593Smuzhiyun },
804*4882a593Smuzhiyun { 855000, 214, 214, 1, 1, 11, 1, 1, 1, 1, 1, 1, 1, 214, 1, 16, 2, 1,
805*4882a593Smuzhiyun 1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
806*4882a593Smuzhiyun },
807*4882a593Smuzhiyun { 835000, 105, 105, 1, 1, 5, 1, 1, 1, 1, 1, 1, 1, 42, 1, 16, 1, 0,
808*4882a593Smuzhiyun 1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
809*4882a593Smuzhiyun },
810*4882a593Smuzhiyun { 928125, 155, 155, 1, 1, 7, 1, 1, 1, 1, 1, 1, 1, 62, 1, 16, 5, 0,
811*4882a593Smuzhiyun 1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
812*4882a593Smuzhiyun },
813*4882a593Smuzhiyun { 742500, 124, 124, 1, 1, 7, 1, 1, 1, 1, 1, 1, 1, 62, 1, 16, 5, 0,
814*4882a593Smuzhiyun 1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
815*4882a593Smuzhiyun },
816*4882a593Smuzhiyun { 650000, 162, 162, 1, 1, 11, 1, 1, 1, 1, 1, 1, 1, 54, 0, 16, 4, 1,
817*4882a593Smuzhiyun 1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
818*4882a593Smuzhiyun },
819*4882a593Smuzhiyun { 337500, 0x70, 0x70, 1, 1, 0xf, 1, 1, 1, 1, 1, 1, 1, 0x2, 0, 0x01, 5, 1,
820*4882a593Smuzhiyun 1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
821*4882a593Smuzhiyun },
822*4882a593Smuzhiyun { 400000, 100, 100, 1, 1, 11, 1, 1, 0, 1, 0, 1, 1, 0x9, 0, 0x05, 0, 0x14,
823*4882a593Smuzhiyun 0x18, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
824*4882a593Smuzhiyun },
825*4882a593Smuzhiyun { 270000, 0x5a, 0x5a, 1, 1, 0xf, 1, 1, 0, 1, 0, 1, 1, 0x9, 0, 0x05, 0, 0x14,
826*4882a593Smuzhiyun 0x18, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
827*4882a593Smuzhiyun },
828*4882a593Smuzhiyun { 251750, 84, 84, 1, 1, 0xf, 1, 1, 1, 1, 1, 1, 1, 168, 1, 16, 4, 1,
829*4882a593Smuzhiyun 1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
830*4882a593Smuzhiyun },
831*4882a593Smuzhiyun { ~0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
832*4882a593Smuzhiyun 0, 0, 0, 0,
833*4882a593Smuzhiyun },
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun
rockchip_hdptx_phy_is_accissible_reg(struct device * dev,unsigned int reg)836*4882a593Smuzhiyun static bool rockchip_hdptx_phy_is_accissible_reg(struct device *dev,
837*4882a593Smuzhiyun unsigned int reg)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun switch (reg) {
840*4882a593Smuzhiyun case 0x0000 ... 0x029c:
841*4882a593Smuzhiyun case 0x0400 ... 0x04a4:
842*4882a593Smuzhiyun case 0x0800 ... 0x08a4:
843*4882a593Smuzhiyun case 0x0c00 ... 0x0cb4:
844*4882a593Smuzhiyun case 0x1000 ... 0x10b4:
845*4882a593Smuzhiyun case 0x1400 ... 0x14b4:
846*4882a593Smuzhiyun case 0x1800 ... 0x18b4:
847*4882a593Smuzhiyun return true;
848*4882a593Smuzhiyun default:
849*4882a593Smuzhiyun return false;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun static const struct regmap_config rockchip_hdptx_phy_regmap_config = {
854*4882a593Smuzhiyun .reg_bits = 32,
855*4882a593Smuzhiyun .reg_stride = 4,
856*4882a593Smuzhiyun .val_bits = 32,
857*4882a593Smuzhiyun .fast_io = true,
858*4882a593Smuzhiyun .max_register = 0x18b4,
859*4882a593Smuzhiyun .name = "hdptx-combphy",
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun .readable_reg = rockchip_hdptx_phy_is_accissible_reg,
862*4882a593Smuzhiyun .writeable_reg = rockchip_hdptx_phy_is_accissible_reg,
863*4882a593Smuzhiyun };
864*4882a593Smuzhiyun
to_rockchip_hdptx_phy(struct clk_hw * hw)865*4882a593Smuzhiyun static inline struct rockchip_hdptx_phy *to_rockchip_hdptx_phy(struct clk_hw *hw)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun return container_of(hw, struct rockchip_hdptx_phy, hw);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
hdptx_write(struct rockchip_hdptx_phy * hdptx,u32 reg,u8 val)870*4882a593Smuzhiyun static inline void hdptx_write(struct rockchip_hdptx_phy *hdptx, u32 reg, u8 val)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun regmap_write(hdptx->regmap, reg, val);
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
hdptx_read(struct rockchip_hdptx_phy * hdptx,u32 reg)875*4882a593Smuzhiyun static inline u8 hdptx_read(struct rockchip_hdptx_phy *hdptx, u32 reg)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun u32 val;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun regmap_read(hdptx->regmap, reg, &val);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun return val;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
hdptx_update_bits(struct rockchip_hdptx_phy * hdptx,u32 reg,u8 mask,u8 val)884*4882a593Smuzhiyun static inline void hdptx_update_bits(struct rockchip_hdptx_phy *hdptx, u32 reg,
885*4882a593Smuzhiyun u8 mask, u8 val)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun regmap_update_bits(hdptx->regmap, reg, mask, val);
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
hdptx_grf_write(struct rockchip_hdptx_phy * hdptx,u32 reg,u32 val)890*4882a593Smuzhiyun static inline void hdptx_grf_write(struct rockchip_hdptx_phy *hdptx, u32 reg, u32 val)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun regmap_write(hdptx->grf, reg, val);
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
hdptx_grf_read(struct rockchip_hdptx_phy * hdptx,u32 reg)895*4882a593Smuzhiyun static inline u8 hdptx_grf_read(struct rockchip_hdptx_phy *hdptx, u32 reg)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun u32 val;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun regmap_read(hdptx->grf, reg, &val);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun return val;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
hdptx_pre_power_up(struct rockchip_hdptx_phy * hdptx)904*4882a593Smuzhiyun static void hdptx_pre_power_up(struct rockchip_hdptx_phy *hdptx)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun u32 val = 0;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun reset_control_assert(hdptx->apb_reset);
909*4882a593Smuzhiyun udelay(20);
910*4882a593Smuzhiyun reset_control_deassert(hdptx->apb_reset);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun reset_control_assert(hdptx->lane_reset);
913*4882a593Smuzhiyun reset_control_assert(hdptx->cmn_reset);
914*4882a593Smuzhiyun reset_control_assert(hdptx->init_reset);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun val = (HDPTX_I_PLL_EN | HDPTX_I_BIAS_EN | HDPTX_I_BGR_EN) << 16;
917*4882a593Smuzhiyun hdptx_grf_write(hdptx, GRF_HDPTX_CON0, val);
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
hdptx_post_enable_lane(struct rockchip_hdptx_phy * hdptx)920*4882a593Smuzhiyun static int hdptx_post_enable_lane(struct rockchip_hdptx_phy *hdptx)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun u32 val = 0;
923*4882a593Smuzhiyun int i;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun reset_control_deassert(hdptx->lane_reset);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun val = (HDPTX_I_BIAS_EN | HDPTX_I_BGR_EN) << 16 | HDPTX_I_BIAS_EN |
928*4882a593Smuzhiyun HDPTX_I_BGR_EN;
929*4882a593Smuzhiyun hdptx_grf_write(hdptx, GRF_HDPTX_CON0, val);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* 3 lanes frl mode */
932*4882a593Smuzhiyun if (hdptx->rate == FRL_6G_3LANES || hdptx->rate == FRL_3G_3LANES)
933*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0207, 0x07);
934*4882a593Smuzhiyun else
935*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0207, 0x0f);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun for (i = 0; i < 50; i++) {
938*4882a593Smuzhiyun val = hdptx_grf_read(hdptx, GRF_HDPTX_STATUS);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun if (val & HDPTX_O_PHY_RDY && val & HDPTX_O_PLL_LOCK_DONE)
941*4882a593Smuzhiyun break;
942*4882a593Smuzhiyun udelay(100);
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun if (i == 50) {
946*4882a593Smuzhiyun dev_err(hdptx->dev, "hdptx phy lane can't ready!\n");
947*4882a593Smuzhiyun return -EINVAL;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun dev_err(hdptx->dev, "hdptx phy lane locked!\n");
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun return 0;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
hdptx_post_enable_pll(struct rockchip_hdptx_phy * hdptx)955*4882a593Smuzhiyun static int hdptx_post_enable_pll(struct rockchip_hdptx_phy *hdptx)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun u32 val = 0;
958*4882a593Smuzhiyun int i;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun val = (HDPTX_I_BIAS_EN | HDPTX_I_BGR_EN) << 16 | HDPTX_I_BIAS_EN |
961*4882a593Smuzhiyun HDPTX_I_BGR_EN;
962*4882a593Smuzhiyun hdptx_grf_write(hdptx, GRF_HDPTX_CON0, val);
963*4882a593Smuzhiyun udelay(10);
964*4882a593Smuzhiyun reset_control_deassert(hdptx->init_reset);
965*4882a593Smuzhiyun udelay(10);
966*4882a593Smuzhiyun val = HDPTX_I_PLL_EN << 16 | HDPTX_I_PLL_EN;
967*4882a593Smuzhiyun hdptx_grf_write(hdptx, GRF_HDPTX_CON0, val);
968*4882a593Smuzhiyun udelay(10);
969*4882a593Smuzhiyun reset_control_deassert(hdptx->cmn_reset);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun for (i = 0; i < 20; i++) {
972*4882a593Smuzhiyun val = hdptx_grf_read(hdptx, GRF_HDPTX_STATUS);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun if (val & HDPTX_O_PHY_CLK_RDY)
975*4882a593Smuzhiyun break;
976*4882a593Smuzhiyun udelay(20);
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun if (i == 20) {
980*4882a593Smuzhiyun dev_err(hdptx->dev, "hdptx phy pll can't lock!\n");
981*4882a593Smuzhiyun return -EINVAL;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun dev_err(hdptx->dev, "hdptx phy pll locked!\n");
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun return 0;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
hdptx_phy_disable(struct rockchip_hdptx_phy * hdptx)989*4882a593Smuzhiyun static void hdptx_phy_disable(struct rockchip_hdptx_phy *hdptx)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun u32 val;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /* reset phy and apb, or phy locked flag may keep 1 */
994*4882a593Smuzhiyun reset_control_assert(hdptx->phy_reset);
995*4882a593Smuzhiyun udelay(20);
996*4882a593Smuzhiyun reset_control_deassert(hdptx->phy_reset);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun reset_control_assert(hdptx->apb_reset);
999*4882a593Smuzhiyun udelay(20);
1000*4882a593Smuzhiyun reset_control_deassert(hdptx->apb_reset);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0300, 0x82);
1003*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG010F, 0xc1);
1004*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0110, 0x1);
1005*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0301, 0x80);
1006*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0401, 0x80);
1007*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0501, 0x80);
1008*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0601, 0x80);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun reset_control_assert(hdptx->lane_reset);
1011*4882a593Smuzhiyun reset_control_assert(hdptx->cmn_reset);
1012*4882a593Smuzhiyun reset_control_assert(hdptx->init_reset);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun val = (HDPTX_I_PLL_EN | HDPTX_I_BIAS_EN | HDPTX_I_BGR_EN) << 16;
1015*4882a593Smuzhiyun hdptx_grf_write(hdptx, GRF_HDPTX_CON0, val);
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
hdptx_earc_config(struct rockchip_hdptx_phy * hdptx)1018*4882a593Smuzhiyun static void hdptx_earc_config(struct rockchip_hdptx_phy *hdptx)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0113, SB_RX_RCAL_OPT_CODE_MASK,
1021*4882a593Smuzhiyun SB_RX_RCAL_OPT_CODE(1));
1022*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG011C, 0x04);
1023*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG011B, SB_AFC_TOL_MASK,
1024*4882a593Smuzhiyun SB_AFC_TOL(3));
1025*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0109, 0x05);
1026*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0120, SB_EARC_EN_MASK | SB_EARC_AFC_EN_MASK,
1027*4882a593Smuzhiyun SB_EARC_EN(1) | SB_EARC_AFC_EN(1));
1028*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG011B, SB_EARC_SIG_DET_BYPASS_MASK,
1029*4882a593Smuzhiyun SB_EARC_SIG_DET_BYPASS(1));
1030*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG011F, SB_PWM_AFC_CTRL_MASK | SB_RCAL_RSTN_MASK,
1031*4882a593Smuzhiyun SB_PWM_AFC_CTRL(0xc) | SB_RCAL_RSTN(1));
1032*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0115, SB_READY_DELAY_TIME_MASK,
1033*4882a593Smuzhiyun SB_READY_DELAY_TIME(2));
1034*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0113, SB_RX_RTERM_CTRL_MASK,
1035*4882a593Smuzhiyun SB_RX_RTERM_CTRL(3));
1036*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0102, ANA_SB_RXTERM_OFFSP_MASK,
1037*4882a593Smuzhiyun ANA_SB_RXTERM_OFFSP(3));
1038*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0103, ANA_SB_RXTERM_OFFSN_MASK,
1039*4882a593Smuzhiyun ANA_SB_RXTERM_OFFSN(3));
1040*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG011A, 0x03);
1041*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0118, 0x0a);
1042*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG011E, 0x6a);
1043*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG011D, 0x67);
1044*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0117, FAST_PULSE_TIME_MASK,
1045*4882a593Smuzhiyun FAST_PULSE_TIME(4));
1046*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0114, SB_TG_SB_EN_DELAY_TIME_MASK |
1047*4882a593Smuzhiyun SB_TG_RXTERM_EN_DELAY_TIME_MASK,
1048*4882a593Smuzhiyun SB_TG_SB_EN_DELAY_TIME(2) |
1049*4882a593Smuzhiyun SB_TG_RXTERM_EN_DELAY_TIME(2));
1050*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0105, ANA_SB_TX_HLVL_PROG_MASK,
1051*4882a593Smuzhiyun ANA_SB_TX_HLVL_PROG(7));
1052*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0106, ANA_SB_TX_LLVL_PROG_MASK,
1053*4882a593Smuzhiyun ANA_SB_TX_LLVL_PROG(7));
1054*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG010F, ANA_SB_VREG_GAIN_CTRL_MASK,
1055*4882a593Smuzhiyun ANA_SB_VREG_GAIN_CTRL(0));
1056*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0110, ANA_SB_VREG_REF_SEL_MASK,
1057*4882a593Smuzhiyun ANA_SB_VREG_REF_SEL(1));
1058*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0115, SB_TG_OSC_EN_DELAY_TIME_MASK,
1059*4882a593Smuzhiyun SB_TG_OSC_EN_DELAY_TIME(2));
1060*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0116, AFC_RSTN_DELAY_TIME_MASK,
1061*4882a593Smuzhiyun AFC_RSTN_DELAY_TIME(2));
1062*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0109, ANA_SB_DMRX_AFC_DIV_RATIO_MASK,
1063*4882a593Smuzhiyun ANA_SB_DMRX_AFC_DIV_RATIO(5));
1064*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0103, OVRD_SB_RX_RESCAL_DONE_MASK,
1065*4882a593Smuzhiyun OVRD_SB_RX_RESCAL_DONE(1));
1066*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0104, OVRD_SB_EN_MASK,
1067*4882a593Smuzhiyun OVRD_SB_EN(1));
1068*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0102, OVRD_SB_RXTERM_EN_MASK,
1069*4882a593Smuzhiyun OVRD_SB_RXTERM_EN(1));
1070*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0105, OVRD_SB_EARC_CMDC_EN_MASK,
1071*4882a593Smuzhiyun OVRD_SB_EARC_CMDC_EN(1));
1072*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG010F, OVRD_SB_VREG_EN_MASK |
1073*4882a593Smuzhiyun OVRD_SB_VREG_LPF_BYPASS_MASK,
1074*4882a593Smuzhiyun OVRD_SB_VREG_EN(1) | OVRD_SB_VREG_LPF_BYPASS(1));
1075*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0123, OVRD_SB_READY_MASK,
1076*4882a593Smuzhiyun OVRD_SB_READY(1));
1077*4882a593Smuzhiyun udelay(1000);
1078*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0103, SB_RX_RESCAL_DONE_MASK,
1079*4882a593Smuzhiyun SB_RX_RESCAL_DONE(1));
1080*4882a593Smuzhiyun udelay(50);
1081*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0104, SB_EN_MASK, SB_EN(1));
1082*4882a593Smuzhiyun udelay(50);
1083*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0102, SB_RXTERM_EN_MASK,
1084*4882a593Smuzhiyun SB_RXTERM_EN(1));
1085*4882a593Smuzhiyun udelay(50);
1086*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0105, SB_EARC_CMDC_EN_MASK,
1087*4882a593Smuzhiyun SB_EARC_CMDC_EN(1));
1088*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG010F, SB_VREG_EN_MASK,
1089*4882a593Smuzhiyun SB_VREG_EN(1));
1090*4882a593Smuzhiyun udelay(50);
1091*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG010F, OVRD_SB_VREG_LPF_BYPASS_MASK,
1092*4882a593Smuzhiyun OVRD_SB_VREG_LPF_BYPASS(1));
1093*4882a593Smuzhiyun udelay(250);
1094*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG010F, OVRD_SB_VREG_LPF_BYPASS_MASK,
1095*4882a593Smuzhiyun OVRD_SB_VREG_LPF_BYPASS(0));
1096*4882a593Smuzhiyun udelay(100);
1097*4882a593Smuzhiyun hdptx_update_bits(hdptx, SB_REG0123, SB_READY_MASK, SB_READY(1));
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
hdptx_phy_clk_pll_calc(unsigned int data_rate,struct ropll_config * cfg)1100*4882a593Smuzhiyun static bool hdptx_phy_clk_pll_calc(unsigned int data_rate,
1101*4882a593Smuzhiyun struct ropll_config *cfg)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun unsigned int fref = 24000;
1104*4882a593Smuzhiyun unsigned int sdc;
1105*4882a593Smuzhiyun unsigned int fout = data_rate / 2;
1106*4882a593Smuzhiyun unsigned int fvco;
1107*4882a593Smuzhiyun u32 mdiv, sdiv, n = 8;
1108*4882a593Smuzhiyun unsigned long k = 0, lc, k_sub, lc_sub;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun for (sdiv = 16; sdiv >= 1; sdiv--) {
1111*4882a593Smuzhiyun if (sdiv % 2 && sdiv != 1)
1112*4882a593Smuzhiyun continue;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun fvco = fout * sdiv;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if (fvco < 2000000 || fvco > 4000000)
1117*4882a593Smuzhiyun continue;
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun mdiv = DIV_ROUND_UP(fvco, fref);
1120*4882a593Smuzhiyun if (mdiv < 20 || mdiv > 255)
1121*4882a593Smuzhiyun continue;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun if (fref * mdiv - fvco) {
1124*4882a593Smuzhiyun for (sdc = 264000; sdc <= 750000; sdc += fref)
1125*4882a593Smuzhiyun if (sdc * n > fref * mdiv)
1126*4882a593Smuzhiyun break;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun if (sdc > 750000)
1129*4882a593Smuzhiyun continue;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun rational_best_approximation(fref * mdiv - fvco,
1132*4882a593Smuzhiyun sdc / 16,
1133*4882a593Smuzhiyun GENMASK(6, 0),
1134*4882a593Smuzhiyun GENMASK(7, 0),
1135*4882a593Smuzhiyun &k, &lc);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun rational_best_approximation(sdc * n - fref * mdiv,
1138*4882a593Smuzhiyun sdc,
1139*4882a593Smuzhiyun GENMASK(6, 0),
1140*4882a593Smuzhiyun GENMASK(7, 0),
1141*4882a593Smuzhiyun &k_sub, &lc_sub);
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun break;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun if (sdiv < 1)
1148*4882a593Smuzhiyun return false;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun if (cfg) {
1151*4882a593Smuzhiyun cfg->pms_mdiv = mdiv;
1152*4882a593Smuzhiyun cfg->pms_mdiv_afc = mdiv;
1153*4882a593Smuzhiyun cfg->pms_pdiv = 1;
1154*4882a593Smuzhiyun cfg->pms_refdiv = 1;
1155*4882a593Smuzhiyun cfg->pms_sdiv = sdiv - 1;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun cfg->sdm_en = k > 0 ? 1 : 0;
1158*4882a593Smuzhiyun if (cfg->sdm_en) {
1159*4882a593Smuzhiyun cfg->sdm_deno = lc;
1160*4882a593Smuzhiyun cfg->sdm_num_sign = 1;
1161*4882a593Smuzhiyun cfg->sdm_num = k;
1162*4882a593Smuzhiyun cfg->sdc_n = n - 3;
1163*4882a593Smuzhiyun cfg->sdc_num = k_sub;
1164*4882a593Smuzhiyun cfg->sdc_deno = lc_sub;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun return true;
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
hdptx_ropll_cmn_config(struct rockchip_hdptx_phy * hdptx,unsigned long bit_rate)1171*4882a593Smuzhiyun static int hdptx_ropll_cmn_config(struct rockchip_hdptx_phy *hdptx, unsigned long bit_rate)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun int bus_width = phy_get_bus_width(hdptx->phy);
1174*4882a593Smuzhiyun u8 color_depth = (bus_width & COLOR_DEPTH_MASK) ? 1 : 0;
1175*4882a593Smuzhiyun struct ropll_config *cfg = ropll_tmds_cfg;
1176*4882a593Smuzhiyun struct ropll_config rc = {0};
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun dev_info(hdptx->dev, "%s bus_width:%x rate:%lu\n", __func__, bus_width, bit_rate);
1179*4882a593Smuzhiyun hdptx->rate = bit_rate * 100;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun if (color_depth)
1182*4882a593Smuzhiyun bit_rate = bit_rate * 10 / 8;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun for (; cfg->bit_rate != ~0; cfg++)
1185*4882a593Smuzhiyun if (bit_rate == cfg->bit_rate)
1186*4882a593Smuzhiyun break;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun if (cfg->bit_rate == ~0) {
1189*4882a593Smuzhiyun if (hdptx_phy_clk_pll_calc(bit_rate, &rc)) {
1190*4882a593Smuzhiyun cfg = &rc;
1191*4882a593Smuzhiyun } else {
1192*4882a593Smuzhiyun dev_err(hdptx->dev, "%s can't find pll cfg\n", __func__);
1193*4882a593Smuzhiyun return -EINVAL;
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun dev_dbg(hdptx->dev, "mdiv=%u, sdiv=%u\n",
1198*4882a593Smuzhiyun cfg->pms_mdiv, cfg->pms_sdiv + 1);
1199*4882a593Smuzhiyun dev_dbg(hdptx->dev, "sdm_en=%u, k_sign=%u, k=%u, lc=%u",
1200*4882a593Smuzhiyun cfg->sdm_en, cfg->sdm_num_sign, cfg->sdm_num, cfg->sdm_deno);
1201*4882a593Smuzhiyun dev_dbg(hdptx->dev, "n=%u, k_sub=%u, lc_sub=%u\n",
1202*4882a593Smuzhiyun cfg->sdc_n + 3, cfg->sdc_num, cfg->sdc_deno);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun hdptx_pre_power_up(hdptx);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun reset_control_assert(hdptx->ropll_reset);
1207*4882a593Smuzhiyun udelay(20);
1208*4882a593Smuzhiyun reset_control_deassert(hdptx->ropll_reset);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun hdptx_grf_write(hdptx, GRF_HDPTX_CON0, LC_REF_CLK_SEL << 16);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0008, 0x00);
1213*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0009, 0x0c);
1214*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000A, 0x83);
1215*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000B, 0x06);
1216*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000C, 0x20);
1217*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000D, 0xb8);
1218*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000E, 0x0f);
1219*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000F, 0x0f);
1220*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0010, 0x04);
1221*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0011, 0x01);
1222*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0012, 0x26);
1223*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0013, 0x22);
1224*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0014, 0x24);
1225*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0015, 0x77);
1226*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0016, 0x08);
1227*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0017, 0x20);
1228*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0018, 0x04);
1229*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0019, 0x48);
1230*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001A, 0x01);
1231*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001B, 0x00);
1232*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001C, 0x01);
1233*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001D, 0x64);
1234*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001E, 0x14);
1235*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001F, 0x00);
1236*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0020, 0x00);
1237*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0021, 0x00);
1238*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0022, 0x11);
1239*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0023, 0x00);
1240*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0024, 0x00);
1241*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0025, 0x53);
1242*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0026, 0x00);
1243*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0027, 0x00);
1244*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0028, 0x01);
1245*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0029, 0x01);
1246*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002A, 0x00);
1247*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002B, 0x00);
1248*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002C, 0x00);
1249*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002D, 0x00);
1250*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002E, 0x04);
1251*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002F, 0x00);
1252*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0030, 0x20);
1253*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0031, 0x30);
1254*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0032, 0x0b);
1255*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0033, 0x23);
1256*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0034, 0x00);
1257*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0035, 0x00);
1258*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0038, 0x00);
1259*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0039, 0x00);
1260*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003A, 0x00);
1261*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003B, 0x00);
1262*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003C, 0x80);
1263*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003D, 0x40);
1264*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003E, 0x0c);
1265*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003F, 0x83);
1266*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0040, 0x06);
1267*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0041, 0x20);
1268*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0042, 0x78);
1269*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0043, 0x00);
1270*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0044, 0x46);
1271*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0045, 0x24);
1272*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0046, 0xdd);
1273*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0047, 0x00);
1274*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0048, 0x11);
1275*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0049, 0xfa);
1276*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004A, 0x08);
1277*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004B, 0x00);
1278*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004C, 0x01);
1279*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004D, 0x64);
1280*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004E, 0x34);
1281*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004F, 0x00);
1282*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0050, 0x00);
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0051, cfg->pms_mdiv);
1285*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0055, cfg->pms_mdiv_afc);
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0059, (cfg->pms_pdiv << 4) | cfg->pms_refdiv);
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005A, (cfg->pms_sdiv << 4));
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005C, 0x25);
1292*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005D, 0x0c);
1293*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005E, 0x4f);
1294*4882a593Smuzhiyun hdptx_update_bits(hdptx, CMN_REG005E, ROPLL_SDM_EN_MASK,
1295*4882a593Smuzhiyun ROPLL_SDM_EN(cfg->sdm_en));
1296*4882a593Smuzhiyun if (!cfg->sdm_en)
1297*4882a593Smuzhiyun hdptx_update_bits(hdptx, CMN_REG005E, 0xf, 0);
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005F, 0x01);
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun hdptx_update_bits(hdptx, CMN_REG0064, ROPLL_SDM_NUM_SIGN_RBR_MASK,
1302*4882a593Smuzhiyun ROPLL_SDM_NUM_SIGN_RBR(cfg->sdm_num_sign));
1303*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0065, cfg->sdm_num);
1304*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0060, cfg->sdm_deno);
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun hdptx_update_bits(hdptx, CMN_REG0069, ROPLL_SDC_N_RBR_MASK,
1307*4882a593Smuzhiyun ROPLL_SDC_N_RBR(cfg->sdc_n));
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG006C, cfg->sdc_num);
1310*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0070, cfg->sdc_deno);
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG006B, 0x04);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0073, 0x30);
1315*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0074, 0x04);
1316*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0075, 0x20);
1317*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0076, 0x30);
1318*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0077, 0x08);
1319*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0078, 0x0c);
1320*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0079, 0x00);
1321*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007B, 0x00);
1322*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007C, 0x00);
1323*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007D, 0x00);
1324*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007E, 0x00);
1325*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007F, 0x00);
1326*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0080, 0x00);
1327*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0081, 0x01);
1328*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0082, 0x04);
1329*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0083, 0x24);
1330*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0084, 0x20);
1331*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0085, 0x03);
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun hdptx_update_bits(hdptx, CMN_REG0086, PLL_PCG_POSTDIV_SEL_MASK,
1334*4882a593Smuzhiyun PLL_PCG_POSTDIV_SEL(cfg->pms_sdiv));
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun hdptx_update_bits(hdptx, CMN_REG0086, PLL_PCG_CLK_SEL_MASK,
1337*4882a593Smuzhiyun PLL_PCG_CLK_SEL(color_depth));
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun hdptx_update_bits(hdptx, CMN_REG0086, PLL_PCG_CLK_EN, PLL_PCG_CLK_EN);
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0087, 0x04);
1342*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0089, 0x00);
1343*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008A, 0x55);
1344*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008B, 0x25);
1345*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008C, 0x2c);
1346*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008D, 0x22);
1347*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008E, 0x14);
1348*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008F, 0x20);
1349*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0090, 0x00);
1350*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0091, 0x00);
1351*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0092, 0x00);
1352*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0093, 0x00);
1353*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0095, 0x00);
1354*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0097, 0x02);
1355*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0099, 0x04);
1356*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG009A, 0x11);
1357*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG009B, 0x00);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun return hdptx_post_enable_pll(hdptx);
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
hdptx_ropll_tmds_mode_config(struct rockchip_hdptx_phy * hdptx,u32 rate)1362*4882a593Smuzhiyun static int hdptx_ropll_tmds_mode_config(struct rockchip_hdptx_phy *hdptx, u32 rate)
1363*4882a593Smuzhiyun {
1364*4882a593Smuzhiyun u32 bit_rate = rate & DATA_RATE_MASK;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0114, 0x00);
1367*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0115, 0x00);
1368*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0116, 0x00);
1369*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0117, 0x00);
1370*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0200, 0x06);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun if (bit_rate >= 3400000) {
1373*4882a593Smuzhiyun /* For 1/40 bitrate clk */
1374*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0201, 0x00);
1375*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0202, 0x00);
1376*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0203, 0x0f);
1377*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0204, 0xff);
1378*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0205, 0xff);
1379*4882a593Smuzhiyun } else {
1380*4882a593Smuzhiyun /* For 1/10 bitrate clk */
1381*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0201, 0x07);
1382*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0202, 0xc1);
1383*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0203, 0xf0);
1384*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0204, 0x7c);
1385*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0205, 0x1f);
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0206, 0x07);
1389*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0303, 0x0c);
1390*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0307, 0x20);
1391*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030A, 0x17);
1392*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030B, 0x77);
1393*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030C, 0x77);
1394*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030D, 0x77);
1395*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030E, 0x38);
1396*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0310, 0x03);
1397*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0311, 0x0f);
1398*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0312, 0x00);
1399*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0316, 0x02);
1400*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG031B, 0x01);
1401*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG031F, 0x15);
1402*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0320, 0xa0);
1403*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0403, 0x0c);
1404*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0407, 0x20);
1405*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040A, 0x17);
1406*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040B, 0x77);
1407*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040C, 0x77);
1408*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040D, 0x77);
1409*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040E, 0x38);
1410*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0410, 0x03);
1411*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0411, 0x0f);
1412*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0412, 0x00);
1413*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0416, 0x02);
1414*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG041B, 0x01);
1415*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG041F, 0x15);
1416*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0420, 0xa0);
1417*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0503, 0x0c);
1418*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0507, 0x20);
1419*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050A, 0x17);
1420*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050B, 0x77);
1421*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050C, 0x77);
1422*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050D, 0x77);
1423*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050E, 0x38);
1424*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0510, 0x03);
1425*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0511, 0x0f);
1426*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0512, 0x00);
1427*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0516, 0x02);
1428*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG051B, 0x01);
1429*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG051F, 0x15);
1430*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0520, 0xa0);
1431*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0603, 0x0c);
1432*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0607, 0x20);
1433*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060A, 0x17);
1434*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060B, 0x77);
1435*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060C, 0x77);
1436*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060D, 0x77);
1437*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060E, 0x38);
1438*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0610, 0x03);
1439*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0611, 0x0f);
1440*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0612, 0x00);
1441*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0616, 0x02);
1442*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG061B, 0x01);
1443*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG061E, 0x08);
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun /* fix Inter-Pair Skew exceed the limits */
1446*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG031E, 0x02);
1447*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG041E, 0x02);
1448*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG051E, 0x02);
1449*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG061E, 0x0a);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG061F, 0x15);
1452*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0620, 0xa0);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0303, 0x2f);
1455*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0403, 0x2f);
1456*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0503, 0x2f);
1457*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0603, 0x2f);
1458*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0305, 0x03);
1459*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0405, 0x03);
1460*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0505, 0x03);
1461*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0605, 0x03);
1462*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0306, 0x1c);
1463*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0406, 0x1c);
1464*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0506, 0x1c);
1465*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0606, 0x1c);
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun if (hdptx->earc_en)
1468*4882a593Smuzhiyun hdptx_earc_config(hdptx);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun return hdptx_post_enable_lane(hdptx);
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun
hdptx_lcpll_ropll_cmn_config(struct rockchip_hdptx_phy * hdptx,unsigned long rate)1473*4882a593Smuzhiyun static int hdptx_lcpll_ropll_cmn_config(struct rockchip_hdptx_phy *hdptx, unsigned long rate)
1474*4882a593Smuzhiyun {
1475*4882a593Smuzhiyun u32 val;
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun dev_info(hdptx->dev, "%s rate:%lu\n", __func__, rate);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun hdptx->rate = rate * 100;
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun hdptx_pre_power_up(hdptx);
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun reset_control_assert(hdptx->ropll_reset);
1484*4882a593Smuzhiyun udelay(20);
1485*4882a593Smuzhiyun reset_control_deassert(hdptx->ropll_reset);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun reset_control_assert(hdptx->lcpll_reset);
1488*4882a593Smuzhiyun udelay(20);
1489*4882a593Smuzhiyun reset_control_deassert(hdptx->lcpll_reset);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun /* ROPLL input reference clock from LCPLL (cascade mode) */
1492*4882a593Smuzhiyun val = (LC_REF_CLK_SEL << 16) | LC_REF_CLK_SEL;
1493*4882a593Smuzhiyun hdptx_grf_write(hdptx, GRF_HDPTX_CON0, val);
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0008, 0xd0);
1496*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0009, 0x0c);
1497*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000A, 0x83);
1498*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000B, 0x06);
1499*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000C, 0x20);
1500*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000D, 0xb8);
1501*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000E, 0x0f);
1502*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000F, 0x0f);
1503*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0010, 0x04);
1504*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0011, 0x00);
1505*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0012, 0x26);
1506*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0013, 0x22);
1507*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0014, 0x24);
1508*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0015, 0x77);
1509*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0016, 0x08);
1510*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0017, 0x00);
1511*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0018, 0x04);
1512*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0019, 0x48);
1513*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001A, 0x01);
1514*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001B, 0x00);
1515*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001C, 0x01);
1516*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001D, 0x64);
1517*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001E, 0x35);
1518*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001F, 0x00);
1519*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0020, 0x6b);
1520*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0021, 0x6b);
1521*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0022, 0x11);
1522*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0024, 0x00);
1523*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0025, 0x10);
1524*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0026, 0x53);
1525*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0027, 0x15);
1526*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0028, 0x0d);
1527*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0029, 0x01);
1528*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002A, 0x09);
1529*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002B, 0x01);
1530*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002C, 0x02);
1531*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002D, 0x02);
1532*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002E, 0x0d);
1533*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002F, 0x61);
1534*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0030, 0x00);
1535*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0031, 0x20);
1536*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0032, 0x30);
1537*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0033, 0x0b);
1538*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0034, 0x23);
1539*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0035, 0x00);
1540*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0037, 0x00);
1541*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0038, 0x00);
1542*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0039, 0x00);
1543*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003A, 0x00);
1544*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003B, 0x00);
1545*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003C, 0x80);
1546*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003D, 0xc0);
1547*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003E, 0x0c);
1548*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003F, 0x83);
1549*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0040, 0x06);
1550*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0041, 0x20);
1551*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0042, 0xb8);
1552*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0043, 0x00);
1553*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0044, 0x46);
1554*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0045, 0x24);
1555*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0046, 0xff);
1556*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0047, 0x00);
1557*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0048, 0x44);
1558*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0049, 0xfa);
1559*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004A, 0x08);
1560*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004B, 0x00);
1561*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004C, 0x01);
1562*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004D, 0x64);
1563*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004E, 0x14);
1564*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004F, 0x00);
1565*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0050, 0x00);
1566*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0054, 0x19);
1567*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0058, 0x19);
1568*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0059, 0x11);
1569*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005B, 0x30);
1570*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005C, 0x25);
1571*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005D, 0x14);
1572*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005E, 0x0e);
1573*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005F, 0x01);
1574*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0063, 0x01);
1575*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0064, 0x0e);
1576*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0068, 0x00);
1577*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0069, 0x02);
1578*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG006B, 0x00);
1579*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG006F, 0x00);
1580*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0073, 0x02);
1581*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0074, 0x00);
1582*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0075, 0x20);
1583*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0076, 0x30);
1584*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0077, 0x08);
1585*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0078, 0x0c);
1586*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007A, 0x00);
1587*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007B, 0x00);
1588*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007C, 0x00);
1589*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007D, 0x00);
1590*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007E, 0x00);
1591*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007F, 0x00);
1592*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0080, 0x00);
1593*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0081, 0x09);
1594*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0082, 0x04);
1595*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0083, 0x24);
1596*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0084, 0x20);
1597*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0085, 0x03);
1598*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0086, 0x11);
1599*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0087, 0x0c);
1600*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0089, 0x00);
1601*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008A, 0x55);
1602*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008B, 0x25);
1603*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008C, 0x2c);
1604*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008D, 0x22);
1605*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008E, 0x14);
1606*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008F, 0x20);
1607*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0090, 0x00);
1608*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0091, 0x00);
1609*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0092, 0x00);
1610*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0093, 0x00);
1611*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0095, 0x03);
1612*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0097, 0x00);
1613*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0099, 0x00);
1614*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG009A, 0x11);
1615*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG009B, 0x10);
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG009E, 0x03);
1618*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG00A0, 0x60);
1619*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG009F, 0xff);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun if (hdptx->earc_en)
1622*4882a593Smuzhiyun hdptx_earc_config(hdptx);
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun return hdptx_post_enable_pll(hdptx);
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun
hdptx_lcpll_cmn_config(struct rockchip_hdptx_phy * hdptx,unsigned long rate)1627*4882a593Smuzhiyun static int hdptx_lcpll_cmn_config(struct rockchip_hdptx_phy *hdptx, unsigned long rate)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun u32 bit_rate = rate & DATA_RATE_MASK;
1630*4882a593Smuzhiyun u8 color_depth = (rate & COLOR_DEPTH_MASK) ? 1 : 0;
1631*4882a593Smuzhiyun struct lcpll_config *cfg = lcpll_cfg;
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun dev_info(hdptx->dev, "%s rate:%lu\n", __func__, rate);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun hdptx->rate = bit_rate * 100;
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun for (; cfg->bit_rate != ~0; cfg++)
1638*4882a593Smuzhiyun if (bit_rate == cfg->bit_rate)
1639*4882a593Smuzhiyun break;
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun if (cfg->bit_rate == ~0) {
1642*4882a593Smuzhiyun dev_err(hdptx->dev, "can't find frl rate, phy pll init failed\n");
1643*4882a593Smuzhiyun return -EINVAL;
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun hdptx_pre_power_up(hdptx);
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun hdptx_grf_write(hdptx, GRF_HDPTX_CON0, LC_REF_CLK_SEL << 16);
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun hdptx_update_bits(hdptx, CMN_REG0008, LCPLL_EN_MASK |
1651*4882a593Smuzhiyun LCPLL_LCVCO_MODE_EN_MASK, LCPLL_EN(1) |
1652*4882a593Smuzhiyun LCPLL_LCVCO_MODE_EN(cfg->lcvco_mode_en));
1653*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0009, 0x0c);
1654*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000A, 0x83);
1655*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000B, 0x06);
1656*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000C, 0x20);
1657*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000D, 0xb8);
1658*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000E, 0x0f);
1659*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG000F, 0x0f);
1660*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0010, 0x04);
1661*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0011, 0x00);
1662*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0012, 0x26);
1663*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0013, 0x22);
1664*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0014, 0x24);
1665*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0015, 0x77);
1666*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0016, 0x08);
1667*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0017, 0x00);
1668*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0018, 0x04);
1669*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0019, 0x48);
1670*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001A, 0x01);
1671*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001B, 0x00);
1672*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001C, 0x01);
1673*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001D, 0x64);
1674*4882a593Smuzhiyun hdptx_update_bits(hdptx, CMN_REG001E, LCPLL_PI_EN_MASK |
1675*4882a593Smuzhiyun LCPLL_100M_CLK_EN_MASK,
1676*4882a593Smuzhiyun LCPLL_PI_EN(cfg->pi_en) |
1677*4882a593Smuzhiyun LCPLL_100M_CLK_EN(cfg->clk_en_100m));
1678*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG001F, 0x00);
1679*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0020, cfg->pms_mdiv);
1680*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0021, cfg->pms_mdiv_afc);
1681*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0022, (cfg->pms_pdiv << 4) | cfg->pms_refdiv);
1682*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0023, (cfg->pms_sdiv << 4) | cfg->pms_sdiv);
1683*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0025, 0x10);
1684*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0026, 0x53);
1685*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0027, 0x01);
1686*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0028, 0x0d);
1687*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0029, 0x01);
1688*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002A, cfg->sdm_deno);
1689*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002B, cfg->sdm_num_sign);
1690*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002C, cfg->sdm_num);
1691*4882a593Smuzhiyun hdptx_update_bits(hdptx, CMN_REG002D, LCPLL_SDC_N_MASK,
1692*4882a593Smuzhiyun LCPLL_SDC_N(cfg->sdc_n));
1693*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002E, 0x02);
1694*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG002F, 0x0d);
1695*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0030, 0x00);
1696*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0031, 0x20);
1697*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0032, 0x30);
1698*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0033, 0x0b);
1699*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0034, 0x23);
1700*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0035, 0x00);
1701*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0038, 0x00);
1702*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0039, 0x00);
1703*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003A, 0x00);
1704*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003B, 0x00);
1705*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003C, 0x80);
1706*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003D, 0x00);
1707*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003E, 0x0c);
1708*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG003F, 0x83);
1709*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0040, 0x06);
1710*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0041, 0x20);
1711*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0042, 0xb8);
1712*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0043, 0x00);
1713*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0044, 0x46);
1714*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0045, 0x24);
1715*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0046, 0xff);
1716*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0047, 0x00);
1717*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0048, 0x44);
1718*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0049, 0xfa);
1719*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004A, 0x08);
1720*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004B, 0x00);
1721*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004C, 0x01);
1722*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004D, 0x64);
1723*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004E, 0x14);
1724*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG004F, 0x00);
1725*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0050, 0x00);
1726*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0051, 0x00);
1727*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0055, 0x00);
1728*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0059, 0x11);
1729*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005A, 0x03);
1730*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005C, 0x05);
1731*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005D, 0x0c);
1732*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005E, 0x07);
1733*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG005F, 0x01);
1734*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0060, 0x01);
1735*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0064, 0x07);
1736*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0065, 0x00);
1737*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0069, 0x00);
1738*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG006B, 0x04);
1739*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG006C, 0x00);
1740*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0070, 0x01);
1741*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0073, 0x30);
1742*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0074, 0x00);
1743*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0075, 0x20);
1744*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0076, 0x30);
1745*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0077, 0x08);
1746*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0078, 0x0c);
1747*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0079, 0x00);
1748*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007B, 0x00);
1749*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007C, 0x00);
1750*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007D, 0x00);
1751*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007E, 0x00);
1752*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG007F, 0x00);
1753*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0080, 0x00);
1754*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0081, 0x09);
1755*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0082, 0x04);
1756*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0083, 0x24);
1757*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0084, 0x20);
1758*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0085, 0x03);
1759*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0086, 0x01);
1760*4882a593Smuzhiyun hdptx_update_bits(hdptx, CMN_REG0086, PLL_PCG_POSTDIV_SEL_MASK,
1761*4882a593Smuzhiyun PLL_PCG_POSTDIV_SEL(cfg->pms_sdiv));
1762*4882a593Smuzhiyun hdptx_update_bits(hdptx, CMN_REG0086, PLL_PCG_CLK_SEL_MASK,
1763*4882a593Smuzhiyun PLL_PCG_CLK_SEL(color_depth));
1764*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0087, 0x0c);
1765*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0089, 0x02);
1766*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008A, 0x55);
1767*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008B, 0x25);
1768*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008C, 0x2c);
1769*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008D, 0x22);
1770*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008E, 0x14);
1771*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG008F, 0x20);
1772*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0090, 0x00);
1773*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0091, 0x00);
1774*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0092, 0x00);
1775*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0093, 0x00);
1776*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0095, 0x00);
1777*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0097, 0x00);
1778*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG0099, 0x00);
1779*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG009A, 0x11);
1780*4882a593Smuzhiyun hdptx_write(hdptx, CMN_REG009B, 0x10);
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun return hdptx_post_enable_pll(hdptx);
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun
hdptx_lcpll_ropll_frl_mode_config(struct rockchip_hdptx_phy * hdptx)1785*4882a593Smuzhiyun static int hdptx_lcpll_ropll_frl_mode_config(struct rockchip_hdptx_phy *hdptx)
1786*4882a593Smuzhiyun {
1787*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0114, 0x00);
1788*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0115, 0x00);
1789*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0116, 0x00);
1790*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0117, 0x00);
1791*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0200, 0x04);
1792*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0201, 0x00);
1793*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0202, 0x00);
1794*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0203, 0xf0);
1795*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0204, 0xff);
1796*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0205, 0xff);
1797*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0206, 0x05);
1798*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0303, 0x0c);
1799*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0307, 0x20);
1800*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030A, 0x17);
1801*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030B, 0x77);
1802*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030C, 0x77);
1803*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030D, 0x77);
1804*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030E, 0x38);
1805*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0310, 0x03);
1806*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0311, 0x0f);
1807*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0312, 0x3c);
1808*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0316, 0x02);
1809*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG031B, 0x01);
1810*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG031F, 0x15);
1811*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0320, 0xa0);
1812*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0403, 0x0c);
1813*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0407, 0x20);
1814*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040A, 0x17);
1815*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040B, 0x77);
1816*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040C, 0x77);
1817*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040D, 0x77);
1818*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040E, 0x38);
1819*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0410, 0x03);
1820*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0411, 0x0f);
1821*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0412, 0x3c);
1822*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0416, 0x02);
1823*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG041B, 0x01);
1824*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG041F, 0x15);
1825*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0420, 0xa0);
1826*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0503, 0x0c);
1827*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0507, 0x20);
1828*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050A, 0x17);
1829*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050B, 0x77);
1830*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050C, 0x77);
1831*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050D, 0x77);
1832*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0507, 0x20);
1833*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050A, 0x17);
1834*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050B, 0x77);
1835*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050C, 0x77);
1836*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050D, 0x77);
1837*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050E, 0x38);
1838*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0510, 0x03);
1839*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0511, 0x0f);
1840*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0512, 0x3c);
1841*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0516, 0x02);
1842*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG051B, 0x01);
1843*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG051F, 0x15);
1844*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0520, 0xa0);
1845*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0603, 0x0c);
1846*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0607, 0x20);
1847*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060A, 0x17);
1848*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060B, 0x77);
1849*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060C, 0x77);
1850*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060D, 0x77);
1851*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060E, 0x38);
1852*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0610, 0x03);
1853*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0611, 0x0f);
1854*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0612, 0x3c);
1855*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0616, 0x02);
1856*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG061B, 0x01);
1857*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG061F, 0x15);
1858*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0620, 0xa0);
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG031E, 0x02);
1861*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG041E, 0x02);
1862*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG051E, 0x02);
1863*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG061E, 0x02);
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0303, 0x2f);
1866*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0403, 0x2f);
1867*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0503, 0x2f);
1868*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0603, 0x2f);
1869*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0305, 0x03);
1870*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0405, 0x03);
1871*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0505, 0x03);
1872*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0605, 0x03);
1873*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0306, 0xfc);
1874*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0406, 0xfc);
1875*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0506, 0xfc);
1876*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0606, 0xfc);
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0305, 0x4f);
1879*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0405, 0x4f);
1880*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0505, 0x4f);
1881*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0605, 0x4f);
1882*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0304, 0x14);
1883*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0404, 0x14);
1884*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0504, 0x14);
1885*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0604, 0x14);
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun if (hdptx->earc_en)
1888*4882a593Smuzhiyun hdptx_earc_config(hdptx);
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun return hdptx_post_enable_lane(hdptx);
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun
hdptx_lcpll_frl_mode_config(struct rockchip_hdptx_phy * hdptx,u32 rate)1893*4882a593Smuzhiyun static int hdptx_lcpll_frl_mode_config(struct rockchip_hdptx_phy *hdptx, u32 rate)
1894*4882a593Smuzhiyun {
1895*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0114, 0x00);
1896*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0115, 0x00);
1897*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0116, 0x00);
1898*4882a593Smuzhiyun hdptx_write(hdptx, SB_REG0117, 0x00);
1899*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0200, 0x04);
1900*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0201, 0x00);
1901*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0202, 0x00);
1902*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0203, 0xf0);
1903*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0204, 0xff);
1904*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0205, 0xff);
1905*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0206, 0x05);
1906*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0303, 0x0c);
1907*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0307, 0x20);
1908*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030A, 0x17);
1909*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030B, 0x77);
1910*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030C, 0x77);
1911*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030D, 0x77);
1912*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG030E, 0x38);
1913*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0310, 0x03);
1914*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0311, 0x0f);
1915*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0312, 0x3c);
1916*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0316, 0x02);
1917*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG031B, 0x01);
1918*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG031F, 0x15);
1919*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0320, 0xa0);
1920*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0403, 0x0c);
1921*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0407, 0x20);
1922*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040A, 0x17);
1923*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040B, 0x77);
1924*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040C, 0x77);
1925*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040D, 0x77);
1926*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG040E, 0x38);
1927*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0410, 0x03);
1928*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0411, 0x0f);
1929*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0412, 0x3c);
1930*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0416, 0x02);
1931*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG041B, 0x01);
1932*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG041F, 0x15);
1933*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0420, 0xa0);
1934*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0503, 0x0c);
1935*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0507, 0x20);
1936*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050A, 0x17);
1937*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050B, 0x77);
1938*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050C, 0x77);
1939*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050D, 0x77);
1940*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG050E, 0x38);
1941*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0510, 0x03);
1942*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0511, 0x0f);
1943*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0512, 0x3c);
1944*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0516, 0x02);
1945*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG051B, 0x01);
1946*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG051F, 0x15);
1947*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0520, 0xa0);
1948*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0603, 0x0c);
1949*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0607, 0x20);
1950*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060A, 0x17);
1951*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060B, 0x77);
1952*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060C, 0x77);
1953*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060D, 0x77);
1954*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG060E, 0x38);
1955*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0610, 0x03);
1956*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0611, 0x0f);
1957*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0612, 0x3c);
1958*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0616, 0x02);
1959*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG061B, 0x01);
1960*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG061F, 0x15);
1961*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0620, 0xa0);
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG031E, 0x02);
1964*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG041E, 0x02);
1965*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG051E, 0x02);
1966*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG061E, 0x02);
1967*4882a593Smuzhiyun
1968*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0303, 0x2f);
1969*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0403, 0x2f);
1970*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0503, 0x2f);
1971*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0603, 0x2f);
1972*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0305, 0x03);
1973*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0405, 0x03);
1974*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0505, 0x03);
1975*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0605, 0x03);
1976*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0306, 0xfc);
1977*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0406, 0xfc);
1978*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0506, 0xfc);
1979*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0606, 0xfc);
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0305, 0x4f);
1982*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0405, 0x4f);
1983*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0505, 0x4f);
1984*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0605, 0x4f);
1985*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0304, 0x14);
1986*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0404, 0x14);
1987*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0504, 0x14);
1988*4882a593Smuzhiyun hdptx_write(hdptx, LANE_REG0604, 0x14);
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun if (hdptx->earc_en)
1991*4882a593Smuzhiyun hdptx_earc_config(hdptx);
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun return hdptx_post_enable_lane(hdptx);
1994*4882a593Smuzhiyun }
1995*4882a593Smuzhiyun
rockchip_hdptx_phy_power_on(struct phy * phy)1996*4882a593Smuzhiyun static int rockchip_hdptx_phy_power_on(struct phy *phy)
1997*4882a593Smuzhiyun {
1998*4882a593Smuzhiyun struct rockchip_hdptx_phy *hdptx = phy_get_drvdata(phy);
1999*4882a593Smuzhiyun int bus_width = phy_get_bus_width(hdptx->phy);
2000*4882a593Smuzhiyun int bit_rate = bus_width & DATA_RATE_MASK;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun dev_info(hdptx->dev, "bus_width:0x%x,bit_rate:%d\n", bus_width, bit_rate);
2003*4882a593Smuzhiyun if (bus_width & HDMI_EARC_MASK)
2004*4882a593Smuzhiyun hdptx->earc_en = true;
2005*4882a593Smuzhiyun else
2006*4882a593Smuzhiyun hdptx->earc_en = false;
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun if (bus_width & HDMI_MODE_MASK)
2009*4882a593Smuzhiyun if (bit_rate != (FRL_8G_4LANES / 100))
2010*4882a593Smuzhiyun return hdptx_lcpll_frl_mode_config(hdptx, bus_width);
2011*4882a593Smuzhiyun else
2012*4882a593Smuzhiyun return hdptx_lcpll_ropll_frl_mode_config(hdptx);
2013*4882a593Smuzhiyun else
2014*4882a593Smuzhiyun return hdptx_ropll_tmds_mode_config(hdptx, bus_width);
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun
rockchip_hdptx_phy_power_off(struct phy * phy)2017*4882a593Smuzhiyun static int rockchip_hdptx_phy_power_off(struct phy *phy)
2018*4882a593Smuzhiyun {
2019*4882a593Smuzhiyun struct rockchip_hdptx_phy *hdptx = phy_get_drvdata(phy);
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun /* disable phy lane output */
2022*4882a593Smuzhiyun hdptx_write(hdptx, LNTOP_REG0207, 0);
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun return 0;
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun static const struct phy_ops rockchip_hdptx_phy_ops = {
2028*4882a593Smuzhiyun .owner = THIS_MODULE,
2029*4882a593Smuzhiyun .power_on = rockchip_hdptx_phy_power_on,
2030*4882a593Smuzhiyun .power_off = rockchip_hdptx_phy_power_off,
2031*4882a593Smuzhiyun };
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun static const struct of_device_id rockchip_hdptx_phy_of_match[] = {
2034*4882a593Smuzhiyun { .compatible = "rockchip,rk3588-hdptx-phy-hdmi",
2035*4882a593Smuzhiyun },
2036*4882a593Smuzhiyun {}
2037*4882a593Smuzhiyun };
2038*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rockchip_hdptx_phy_of_match);
2039*4882a593Smuzhiyun
rockchip_hdptx_phy_runtime_disable(void * data)2040*4882a593Smuzhiyun static void rockchip_hdptx_phy_runtime_disable(void *data)
2041*4882a593Smuzhiyun {
2042*4882a593Smuzhiyun struct rockchip_hdptx_phy *hdptx = data;
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun clk_bulk_unprepare(hdptx->nr_clks, hdptx->clks);
2045*4882a593Smuzhiyun pm_runtime_disable(hdptx->dev);
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun
hdptx_phy_clk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)2048*4882a593Smuzhiyun static unsigned long hdptx_phy_clk_recalc_rate(struct clk_hw *hw,
2049*4882a593Smuzhiyun unsigned long parent_rate)
2050*4882a593Smuzhiyun {
2051*4882a593Smuzhiyun struct rockchip_hdptx_phy *hdptx = to_rockchip_hdptx_phy(hw);
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun return hdptx->rate;
2054*4882a593Smuzhiyun }
2055*4882a593Smuzhiyun
hdptx_phy_clk_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)2056*4882a593Smuzhiyun static long hdptx_phy_clk_round_rate(struct clk_hw *hw, unsigned long rate,
2057*4882a593Smuzhiyun unsigned long *parent_rate)
2058*4882a593Smuzhiyun {
2059*4882a593Smuzhiyun struct ropll_config *cfg = ropll_tmds_cfg;
2060*4882a593Smuzhiyun u32 bit_rate = rate / 100;
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun if (rate > HDMI20_MAX_RATE)
2063*4882a593Smuzhiyun return rate;
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun for (; cfg->bit_rate != ~0; cfg++)
2066*4882a593Smuzhiyun if (bit_rate == cfg->bit_rate)
2067*4882a593Smuzhiyun break;
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun if (cfg->bit_rate == ~0 && !hdptx_phy_clk_pll_calc(bit_rate, NULL))
2070*4882a593Smuzhiyun return -EINVAL;
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun return rate;
2073*4882a593Smuzhiyun }
2074*4882a593Smuzhiyun
hdptx_phy_clk_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)2075*4882a593Smuzhiyun static int hdptx_phy_clk_set_rate(struct clk_hw *hw, unsigned long rate,
2076*4882a593Smuzhiyun unsigned long parent_rate)
2077*4882a593Smuzhiyun {
2078*4882a593Smuzhiyun struct rockchip_hdptx_phy *hdptx = to_rockchip_hdptx_phy(hw);
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun if (hdptx_grf_read(hdptx, GRF_HDPTX_STATUS) & HDPTX_O_PLL_LOCK_DONE)
2081*4882a593Smuzhiyun hdptx_phy_disable(hdptx);
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun if (rate > HDMI20_MAX_RATE) {
2084*4882a593Smuzhiyun if (rate == FRL_8G_4LANES)
2085*4882a593Smuzhiyun return hdptx_lcpll_ropll_cmn_config(hdptx, rate / 100);
2086*4882a593Smuzhiyun else
2087*4882a593Smuzhiyun return hdptx_lcpll_cmn_config(hdptx, rate / 100);
2088*4882a593Smuzhiyun } else {
2089*4882a593Smuzhiyun return hdptx_ropll_cmn_config(hdptx, rate / 100);
2090*4882a593Smuzhiyun }
2091*4882a593Smuzhiyun }
2092*4882a593Smuzhiyun
hdptx_phy_clk_enable(struct clk_hw * hw)2093*4882a593Smuzhiyun static int hdptx_phy_clk_enable(struct clk_hw *hw)
2094*4882a593Smuzhiyun {
2095*4882a593Smuzhiyun struct rockchip_hdptx_phy *hdptx = to_rockchip_hdptx_phy(hw);
2096*4882a593Smuzhiyun int ret;
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun if (hdptx->count) {
2099*4882a593Smuzhiyun hdptx->count++;
2100*4882a593Smuzhiyun return 0;
2101*4882a593Smuzhiyun }
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun ret = clk_bulk_enable(hdptx->nr_clks, hdptx->clks);
2104*4882a593Smuzhiyun if (ret) {
2105*4882a593Smuzhiyun dev_err(hdptx->dev, "failed to enable clocks\n");
2106*4882a593Smuzhiyun return ret;
2107*4882a593Smuzhiyun }
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun if (hdptx->rate) {
2110*4882a593Smuzhiyun if (hdptx->rate > HDMI20_MAX_RATE) {
2111*4882a593Smuzhiyun if (hdptx->rate == FRL_8G_4LANES)
2112*4882a593Smuzhiyun ret = hdptx_lcpll_ropll_cmn_config(hdptx, hdptx->rate / 100);
2113*4882a593Smuzhiyun else
2114*4882a593Smuzhiyun ret = hdptx_lcpll_cmn_config(hdptx, hdptx->rate / 100);
2115*4882a593Smuzhiyun } else {
2116*4882a593Smuzhiyun ret = hdptx_ropll_cmn_config(hdptx, hdptx->rate / 100);
2117*4882a593Smuzhiyun }
2118*4882a593Smuzhiyun }
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun if (!ret)
2121*4882a593Smuzhiyun hdptx->count++;
2122*4882a593Smuzhiyun
2123*4882a593Smuzhiyun return ret;
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun
hdptx_phy_clk_disable(struct clk_hw * hw)2126*4882a593Smuzhiyun static void hdptx_phy_clk_disable(struct clk_hw *hw)
2127*4882a593Smuzhiyun {
2128*4882a593Smuzhiyun struct rockchip_hdptx_phy *hdptx = to_rockchip_hdptx_phy(hw);
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun if (hdptx->count > 1) {
2131*4882a593Smuzhiyun hdptx->count--;
2132*4882a593Smuzhiyun return;
2133*4882a593Smuzhiyun }
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun if (hdptx_grf_read(hdptx, GRF_HDPTX_STATUS) & HDPTX_O_PLL_LOCK_DONE)
2136*4882a593Smuzhiyun hdptx_phy_disable(hdptx);
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun clk_bulk_disable(hdptx->nr_clks, hdptx->clks);
2139*4882a593Smuzhiyun hdptx->count--;
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun static const struct clk_ops hdptx_phy_clk_ops = {
2143*4882a593Smuzhiyun .recalc_rate = hdptx_phy_clk_recalc_rate,
2144*4882a593Smuzhiyun .round_rate = hdptx_phy_clk_round_rate,
2145*4882a593Smuzhiyun .set_rate = hdptx_phy_clk_set_rate,
2146*4882a593Smuzhiyun .enable = hdptx_phy_clk_enable,
2147*4882a593Smuzhiyun .disable = hdptx_phy_clk_disable,
2148*4882a593Smuzhiyun };
2149*4882a593Smuzhiyun
rockchip_hdptx_phy_clk_register(struct rockchip_hdptx_phy * hdptx)2150*4882a593Smuzhiyun static int rockchip_hdptx_phy_clk_register(struct rockchip_hdptx_phy *hdptx)
2151*4882a593Smuzhiyun {
2152*4882a593Smuzhiyun struct device *dev = hdptx->dev;
2153*4882a593Smuzhiyun struct device_node *np = dev->of_node;
2154*4882a593Smuzhiyun struct device_node *clk_np;
2155*4882a593Smuzhiyun struct platform_device *pdev;
2156*4882a593Smuzhiyun struct clk_init_data init = {};
2157*4882a593Smuzhiyun struct clk *refclk;
2158*4882a593Smuzhiyun const char *parent_name;
2159*4882a593Smuzhiyun int ret;
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun clk_np = of_get_child_by_name(np, "clk-port");
2162*4882a593Smuzhiyun if (!clk_np)
2163*4882a593Smuzhiyun return 0;
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun pdev = of_platform_device_create(clk_np, NULL, dev);
2166*4882a593Smuzhiyun if (!pdev)
2167*4882a593Smuzhiyun return 0;
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun refclk = devm_clk_get(dev, "ref");
2170*4882a593Smuzhiyun if (IS_ERR(refclk)) {
2171*4882a593Smuzhiyun dev_err(dev, "failed to get ref clock\n");
2172*4882a593Smuzhiyun return PTR_ERR(refclk);
2173*4882a593Smuzhiyun }
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun parent_name = __clk_get_name(refclk);
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun init.parent_names = &parent_name;
2178*4882a593Smuzhiyun init.num_parents = 1;
2179*4882a593Smuzhiyun init.flags = CLK_GET_RATE_NOCACHE;
2180*4882a593Smuzhiyun if (!hdptx->id)
2181*4882a593Smuzhiyun init.name = "clk_hdmiphy_pixel0";
2182*4882a593Smuzhiyun else
2183*4882a593Smuzhiyun init.name = "clk_hdmiphy_pixel1";
2184*4882a593Smuzhiyun init.ops = &hdptx_phy_clk_ops;
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun /* optional override of the clock name */
2187*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &init.name);
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun hdptx->hw.init = &init;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun hdptx->dclk = devm_clk_register(&pdev->dev, &hdptx->hw);
2192*4882a593Smuzhiyun if (IS_ERR(hdptx->dclk)) {
2193*4882a593Smuzhiyun ret = PTR_ERR(hdptx->dclk);
2194*4882a593Smuzhiyun dev_err(dev, "failed to register clock: %d\n", ret);
2195*4882a593Smuzhiyun return ret;
2196*4882a593Smuzhiyun }
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun ret = of_clk_add_provider(clk_np, of_clk_src_simple_get, hdptx->dclk);
2199*4882a593Smuzhiyun if (ret) {
2200*4882a593Smuzhiyun dev_err(dev, "failed to register OF clock provider: %d\n", ret);
2201*4882a593Smuzhiyun return ret;
2202*4882a593Smuzhiyun }
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun return 0;
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun
rockchip_hdptx_phy_probe(struct platform_device * pdev)2207*4882a593Smuzhiyun static int rockchip_hdptx_phy_probe(struct platform_device *pdev)
2208*4882a593Smuzhiyun {
2209*4882a593Smuzhiyun struct device *dev = &pdev->dev;
2210*4882a593Smuzhiyun struct device_node *np = dev->of_node;
2211*4882a593Smuzhiyun struct rockchip_hdptx_phy *hdptx;
2212*4882a593Smuzhiyun struct phy_provider *phy_provider;
2213*4882a593Smuzhiyun struct resource *res;
2214*4882a593Smuzhiyun void __iomem *regs;
2215*4882a593Smuzhiyun int ret;
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun hdptx = devm_kzalloc(dev, sizeof(*hdptx), GFP_KERNEL);
2218*4882a593Smuzhiyun if (!hdptx)
2219*4882a593Smuzhiyun return -ENOMEM;
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun hdptx->dev = dev;
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun hdptx->id = of_alias_get_id(dev->of_node, "hdptxhdmi");
2224*4882a593Smuzhiyun if (hdptx->id < 0)
2225*4882a593Smuzhiyun hdptx->id = 0;
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2228*4882a593Smuzhiyun regs = devm_ioremap_resource(dev, res);
2229*4882a593Smuzhiyun if (IS_ERR(regs))
2230*4882a593Smuzhiyun return PTR_ERR(regs);
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun ret = devm_clk_bulk_get_all(dev, &hdptx->clks);
2233*4882a593Smuzhiyun if (ret < 1)
2234*4882a593Smuzhiyun return dev_err_probe(dev, ret, "failed to get clocks\n");
2235*4882a593Smuzhiyun
2236*4882a593Smuzhiyun hdptx->nr_clks = ret;
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun ret = clk_bulk_prepare(hdptx->nr_clks, hdptx->clks);
2239*4882a593Smuzhiyun if (ret) {
2240*4882a593Smuzhiyun dev_err(hdptx->dev, "failed to prepare clocks\n");
2241*4882a593Smuzhiyun return ret;
2242*4882a593Smuzhiyun }
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun hdptx->regmap = devm_regmap_init_mmio(dev, regs,
2245*4882a593Smuzhiyun &rockchip_hdptx_phy_regmap_config);
2246*4882a593Smuzhiyun if (IS_ERR(hdptx->regmap)) {
2247*4882a593Smuzhiyun ret = PTR_ERR(hdptx->regmap);
2248*4882a593Smuzhiyun dev_err(dev, "failed to init regmap: %d\n", ret);
2249*4882a593Smuzhiyun goto err_regsmap;
2250*4882a593Smuzhiyun }
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun hdptx->phy_reset = devm_reset_control_get(dev, "phy");
2253*4882a593Smuzhiyun if (IS_ERR(hdptx->phy_reset)) {
2254*4882a593Smuzhiyun ret = PTR_ERR(hdptx->phy_reset);
2255*4882a593Smuzhiyun dev_err(dev, "failed to get phy reset: %d\n", ret);
2256*4882a593Smuzhiyun goto err_regsmap;
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun hdptx->apb_reset = devm_reset_control_get(dev, "apb");
2260*4882a593Smuzhiyun if (IS_ERR(hdptx->apb_reset)) {
2261*4882a593Smuzhiyun ret = PTR_ERR(hdptx->apb_reset);
2262*4882a593Smuzhiyun dev_err(dev, "failed to get apb reset: %d\n", ret);
2263*4882a593Smuzhiyun goto err_regsmap;
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun hdptx->init_reset = devm_reset_control_get(dev, "init");
2267*4882a593Smuzhiyun if (IS_ERR(hdptx->init_reset)) {
2268*4882a593Smuzhiyun ret = PTR_ERR(hdptx->init_reset);
2269*4882a593Smuzhiyun dev_err(dev, "failed to get init reset: %d\n", ret);
2270*4882a593Smuzhiyun goto err_regsmap;
2271*4882a593Smuzhiyun }
2272*4882a593Smuzhiyun
2273*4882a593Smuzhiyun hdptx->cmn_reset = devm_reset_control_get(dev, "cmn");
2274*4882a593Smuzhiyun if (IS_ERR(hdptx->cmn_reset)) {
2275*4882a593Smuzhiyun ret = PTR_ERR(hdptx->cmn_reset);
2276*4882a593Smuzhiyun dev_err(dev, "failed to get apb reset: %d\n", ret);
2277*4882a593Smuzhiyun goto err_regsmap;
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun hdptx->lane_reset = devm_reset_control_get(dev, "lane");
2281*4882a593Smuzhiyun if (IS_ERR(hdptx->lane_reset)) {
2282*4882a593Smuzhiyun ret = PTR_ERR(hdptx->lane_reset);
2283*4882a593Smuzhiyun dev_err(dev, "failed to get lane reset: %d\n", ret);
2284*4882a593Smuzhiyun goto err_regsmap;
2285*4882a593Smuzhiyun }
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun hdptx->ropll_reset = devm_reset_control_get(dev, "ropll");
2288*4882a593Smuzhiyun if (IS_ERR(hdptx->ropll_reset)) {
2289*4882a593Smuzhiyun ret = PTR_ERR(hdptx->ropll_reset);
2290*4882a593Smuzhiyun dev_err(dev, "failed to get ropll reset: %d\n", ret);
2291*4882a593Smuzhiyun goto err_regsmap;
2292*4882a593Smuzhiyun }
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun hdptx->lcpll_reset = devm_reset_control_get(dev, "lcpll");
2295*4882a593Smuzhiyun if (IS_ERR(hdptx->lcpll_reset)) {
2296*4882a593Smuzhiyun ret = PTR_ERR(hdptx->lcpll_reset);
2297*4882a593Smuzhiyun dev_err(dev, "failed to get lcpll reset: %d\n", ret);
2298*4882a593Smuzhiyun goto err_regsmap;
2299*4882a593Smuzhiyun }
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun hdptx->grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
2302*4882a593Smuzhiyun if (IS_ERR(hdptx->grf)) {
2303*4882a593Smuzhiyun ret = PTR_ERR(hdptx->grf);
2304*4882a593Smuzhiyun dev_err(hdptx->dev, "Unable to get rockchip,grf\n");
2305*4882a593Smuzhiyun goto err_regsmap;
2306*4882a593Smuzhiyun }
2307*4882a593Smuzhiyun
2308*4882a593Smuzhiyun hdptx->phy = devm_phy_create(dev, NULL, &rockchip_hdptx_phy_ops);
2309*4882a593Smuzhiyun if (IS_ERR(hdptx->phy)) {
2310*4882a593Smuzhiyun dev_err(dev, "failed to create HDMI PHY\n");
2311*4882a593Smuzhiyun ret = PTR_ERR(hdptx->phy);
2312*4882a593Smuzhiyun goto err_regsmap;
2313*4882a593Smuzhiyun }
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun phy_set_drvdata(hdptx->phy, hdptx);
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun pm_runtime_enable(dev);
2318*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, rockchip_hdptx_phy_runtime_disable,
2319*4882a593Smuzhiyun hdptx);
2320*4882a593Smuzhiyun if (ret)
2321*4882a593Smuzhiyun goto err_regsmap;
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
2324*4882a593Smuzhiyun if (IS_ERR(phy_provider)) {
2325*4882a593Smuzhiyun dev_err(dev, "failed to register PHY provider\n");
2326*4882a593Smuzhiyun ret = PTR_ERR(phy_provider);
2327*4882a593Smuzhiyun goto err_regsmap;
2328*4882a593Smuzhiyun }
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun reset_control_deassert(hdptx->apb_reset);
2331*4882a593Smuzhiyun reset_control_deassert(hdptx->cmn_reset);
2332*4882a593Smuzhiyun reset_control_deassert(hdptx->init_reset);
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun ret = rockchip_hdptx_phy_clk_register(hdptx);
2335*4882a593Smuzhiyun if (ret)
2336*4882a593Smuzhiyun goto err_regsmap;
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun platform_set_drvdata(pdev, hdptx);
2339*4882a593Smuzhiyun dev_info(dev, "hdptx phy init success\n");
2340*4882a593Smuzhiyun return 0;
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun err_regsmap:
2343*4882a593Smuzhiyun clk_bulk_unprepare(hdptx->nr_clks, hdptx->clks);
2344*4882a593Smuzhiyun return ret;
2345*4882a593Smuzhiyun }
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun static struct platform_driver rockchip_hdptx_phy_driver = {
2348*4882a593Smuzhiyun .probe = rockchip_hdptx_phy_probe,
2349*4882a593Smuzhiyun .driver = {
2350*4882a593Smuzhiyun .name = "rockchip-hdptx-phy-hdmi",
2351*4882a593Smuzhiyun .of_match_table = of_match_ptr(rockchip_hdptx_phy_of_match),
2352*4882a593Smuzhiyun },
2353*4882a593Smuzhiyun };
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun module_platform_driver(rockchip_hdptx_phy_driver);
2356*4882a593Smuzhiyun
2357*4882a593Smuzhiyun MODULE_DESCRIPTION("Samsung HDMI-DP Transmitter Combphy Driver");
2358*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2359