1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2017 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Zheng Yang <zhengyang@rock-chips.com>
6*4882a593Smuzhiyun * Heiko Stuebner <heiko@sntech.de>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/nvmem-consumer.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun #include <linux/phy/phy.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define UPDATE(x, h, l) (((x) << (l)) & GENMASK((h), (l)))
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* REG: 0x00 */
27*4882a593Smuzhiyun #define RK3228_PRE_PLL_REFCLK_SEL_PCLK BIT(0)
28*4882a593Smuzhiyun /* REG: 0x01 */
29*4882a593Smuzhiyun #define RK3228_BYPASS_RXSENSE_EN BIT(2)
30*4882a593Smuzhiyun #define RK3228_BYPASS_PWRON_EN BIT(1)
31*4882a593Smuzhiyun #define RK3228_BYPASS_PLLPD_EN BIT(0)
32*4882a593Smuzhiyun /* REG: 0x02 */
33*4882a593Smuzhiyun #define RK3228_BYPASS_PDATA_EN BIT(4)
34*4882a593Smuzhiyun #define RK3228_PDATAEN_DISABLE BIT(0)
35*4882a593Smuzhiyun /* REG: 0x03 */
36*4882a593Smuzhiyun #define RK3228_BYPASS_AUTO_TERM_RES_CAL BIT(7)
37*4882a593Smuzhiyun #define RK3228_AUTO_TERM_RES_CAL_SPEED_14_8(x) UPDATE(x, 6, 0)
38*4882a593Smuzhiyun /* REG: 0x04 */
39*4882a593Smuzhiyun #define RK3228_AUTO_TERM_RES_CAL_SPEED_7_0(x) UPDATE(x, 7, 0)
40*4882a593Smuzhiyun /* REG: 0xaa */
41*4882a593Smuzhiyun #define RK3228_POST_PLL_CTRL_MANUAL BIT(0)
42*4882a593Smuzhiyun /* REG: 0xe0 */
43*4882a593Smuzhiyun #define RK3228_POST_PLL_POWER_DOWN BIT(5)
44*4882a593Smuzhiyun #define RK3228_PRE_PLL_POWER_DOWN BIT(4)
45*4882a593Smuzhiyun #define RK3228_RXSENSE_CLK_CH_ENABLE BIT(3)
46*4882a593Smuzhiyun #define RK3228_RXSENSE_DATA_CH2_ENABLE BIT(2)
47*4882a593Smuzhiyun #define RK3228_RXSENSE_DATA_CH1_ENABLE BIT(1)
48*4882a593Smuzhiyun #define RK3228_RXSENSE_DATA_CH0_ENABLE BIT(0)
49*4882a593Smuzhiyun /* REG: 0xe1 */
50*4882a593Smuzhiyun #define RK3228_BANDGAP_ENABLE BIT(4)
51*4882a593Smuzhiyun #define RK3228_TMDS_DRIVER_ENABLE GENMASK(3, 0)
52*4882a593Smuzhiyun /* REG: 0xe2 */
53*4882a593Smuzhiyun #define RK3228_PRE_PLL_FB_DIV_8_MASK BIT(7)
54*4882a593Smuzhiyun #define RK3228_PRE_PLL_FB_DIV_8(x) UPDATE((x) >> 8, 7, 7)
55*4882a593Smuzhiyun #define RK3228_PCLK_VCO_DIV_5_MASK BIT(5)
56*4882a593Smuzhiyun #define RK3228_PCLK_VCO_DIV_5(x) UPDATE(x, 5, 5)
57*4882a593Smuzhiyun #define RK3228_PRE_PLL_PRE_DIV_MASK GENMASK(4, 0)
58*4882a593Smuzhiyun #define RK3228_PRE_PLL_PRE_DIV(x) UPDATE(x, 4, 0)
59*4882a593Smuzhiyun /* REG: 0xe3 */
60*4882a593Smuzhiyun #define RK3228_PRE_PLL_FB_DIV_7_0(x) UPDATE(x, 7, 0)
61*4882a593Smuzhiyun /* REG: 0xe4 */
62*4882a593Smuzhiyun #define RK3228_PRE_PLL_PCLK_DIV_B_MASK GENMASK(6, 5)
63*4882a593Smuzhiyun #define RK3228_PRE_PLL_PCLK_DIV_B_SHIFT 5
64*4882a593Smuzhiyun #define RK3228_PRE_PLL_PCLK_DIV_B(x) UPDATE(x, 6, 5)
65*4882a593Smuzhiyun #define RK3228_PRE_PLL_PCLK_DIV_A_MASK GENMASK(4, 0)
66*4882a593Smuzhiyun #define RK3228_PRE_PLL_PCLK_DIV_A(x) UPDATE(x, 4, 0)
67*4882a593Smuzhiyun /* REG: 0xe5 */
68*4882a593Smuzhiyun #define RK3228_PRE_PLL_PCLK_DIV_C_MASK GENMASK(6, 5)
69*4882a593Smuzhiyun #define RK3228_PRE_PLL_PCLK_DIV_C(x) UPDATE(x, 6, 5)
70*4882a593Smuzhiyun #define RK3228_PRE_PLL_PCLK_DIV_D_MASK GENMASK(4, 0)
71*4882a593Smuzhiyun #define RK3228_PRE_PLL_PCLK_DIV_D(x) UPDATE(x, 4, 0)
72*4882a593Smuzhiyun /* REG: 0xe6 */
73*4882a593Smuzhiyun #define RK3228_PRE_PLL_TMDSCLK_DIV_C_MASK GENMASK(5, 4)
74*4882a593Smuzhiyun #define RK3228_PRE_PLL_TMDSCLK_DIV_C(x) UPDATE(x, 5, 4)
75*4882a593Smuzhiyun #define RK3228_PRE_PLL_TMDSCLK_DIV_A_MASK GENMASK(3, 2)
76*4882a593Smuzhiyun #define RK3228_PRE_PLL_TMDSCLK_DIV_A(x) UPDATE(x, 3, 2)
77*4882a593Smuzhiyun #define RK3228_PRE_PLL_TMDSCLK_DIV_B_MASK GENMASK(1, 0)
78*4882a593Smuzhiyun #define RK3228_PRE_PLL_TMDSCLK_DIV_B(x) UPDATE(x, 1, 0)
79*4882a593Smuzhiyun /* REG: 0xe8 */
80*4882a593Smuzhiyun #define RK3228_PRE_PLL_LOCK_STATUS BIT(0)
81*4882a593Smuzhiyun /* REG: 0xe9 */
82*4882a593Smuzhiyun #define RK3228_POST_PLL_POST_DIV_ENABLE UPDATE(3, 7, 6)
83*4882a593Smuzhiyun #define RK3228_POST_PLL_PRE_DIV_MASK GENMASK(4, 0)
84*4882a593Smuzhiyun #define RK3228_POST_PLL_PRE_DIV(x) UPDATE(x, 4, 0)
85*4882a593Smuzhiyun /* REG: 0xea */
86*4882a593Smuzhiyun #define RK3228_POST_PLL_FB_DIV_7_0(x) UPDATE(x, 7, 0)
87*4882a593Smuzhiyun /* REG: 0xeb */
88*4882a593Smuzhiyun #define RK3228_POST_PLL_FB_DIV_8_MASK BIT(7)
89*4882a593Smuzhiyun #define RK3228_POST_PLL_FB_DIV_8(x) UPDATE((x) >> 8, 7, 7)
90*4882a593Smuzhiyun #define RK3228_POST_PLL_POST_DIV_MASK GENMASK(5, 4)
91*4882a593Smuzhiyun #define RK3228_POST_PLL_POST_DIV(x) UPDATE(x, 5, 4)
92*4882a593Smuzhiyun #define RK3228_POST_PLL_LOCK_STATUS BIT(0)
93*4882a593Smuzhiyun /* REG: 0xee */
94*4882a593Smuzhiyun #define RK3228_TMDS_CH_TA_ENABLE GENMASK(7, 4)
95*4882a593Smuzhiyun /* REG: 0xef */
96*4882a593Smuzhiyun #define RK3228_TMDS_CLK_CH_TA(x) UPDATE(x, 7, 6)
97*4882a593Smuzhiyun #define RK3228_TMDS_DATA_CH2_TA(x) UPDATE(x, 5, 4)
98*4882a593Smuzhiyun #define RK3228_TMDS_DATA_CH1_TA(x) UPDATE(x, 3, 2)
99*4882a593Smuzhiyun #define RK3228_TMDS_DATA_CH0_TA(x) UPDATE(x, 1, 0)
100*4882a593Smuzhiyun /* REG: 0xf0 */
101*4882a593Smuzhiyun #define RK3228_TMDS_DATA_CH2_PRE_EMPHASIS_MASK GENMASK(5, 4)
102*4882a593Smuzhiyun #define RK3228_TMDS_DATA_CH2_PRE_EMPHASIS(x) UPDATE(x, 5, 4)
103*4882a593Smuzhiyun #define RK3228_TMDS_DATA_CH1_PRE_EMPHASIS_MASK GENMASK(3, 2)
104*4882a593Smuzhiyun #define RK3228_TMDS_DATA_CH1_PRE_EMPHASIS(x) UPDATE(x, 3, 2)
105*4882a593Smuzhiyun #define RK3228_TMDS_DATA_CH0_PRE_EMPHASIS_MASK GENMASK(1, 0)
106*4882a593Smuzhiyun #define RK3228_TMDS_DATA_CH0_PRE_EMPHASIS(x) UPDATE(x, 1, 0)
107*4882a593Smuzhiyun /* REG: 0xf1 */
108*4882a593Smuzhiyun #define RK3228_TMDS_CLK_CH_OUTPUT_SWING(x) UPDATE(x, 7, 4)
109*4882a593Smuzhiyun #define RK3228_TMDS_DATA_CH2_OUTPUT_SWING(x) UPDATE(x, 3, 0)
110*4882a593Smuzhiyun /* REG: 0xf2 */
111*4882a593Smuzhiyun #define RK3228_TMDS_DATA_CH1_OUTPUT_SWING(x) UPDATE(x, 7, 4)
112*4882a593Smuzhiyun #define RK3228_TMDS_DATA_CH0_OUTPUT_SWING(x) UPDATE(x, 3, 0)
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* REG: 0x01 */
115*4882a593Smuzhiyun #define RK3328_BYPASS_RXSENSE_EN BIT(2)
116*4882a593Smuzhiyun #define RK3328_BYPASS_POWERON_EN BIT(1)
117*4882a593Smuzhiyun #define RK3328_BYPASS_PLLPD_EN BIT(0)
118*4882a593Smuzhiyun /* REG: 0x02 */
119*4882a593Smuzhiyun #define RK3328_INT_POL_HIGH BIT(7)
120*4882a593Smuzhiyun #define RK3328_BYPASS_PDATA_EN BIT(4)
121*4882a593Smuzhiyun #define RK3328_PDATA_EN BIT(0)
122*4882a593Smuzhiyun /* REG:0x05 */
123*4882a593Smuzhiyun #define RK3328_INT_TMDS_CLK(x) UPDATE(x, 7, 4)
124*4882a593Smuzhiyun #define RK3328_INT_TMDS_D2(x) UPDATE(x, 3, 0)
125*4882a593Smuzhiyun /* REG:0x07 */
126*4882a593Smuzhiyun #define RK3328_INT_TMDS_D1(x) UPDATE(x, 7, 4)
127*4882a593Smuzhiyun #define RK3328_INT_TMDS_D0(x) UPDATE(x, 3, 0)
128*4882a593Smuzhiyun /* for all RK3328_INT_TMDS_*, ESD_DET as defined in 0xc8-0xcb */
129*4882a593Smuzhiyun #define RK3328_INT_AGND_LOW_PULSE_LOCKED BIT(3)
130*4882a593Smuzhiyun #define RK3328_INT_RXSENSE_LOW_PULSE_LOCKED BIT(2)
131*4882a593Smuzhiyun #define RK3328_INT_VSS_AGND_ESD_DET BIT(1)
132*4882a593Smuzhiyun #define RK3328_INT_AGND_VSS_ESD_DET BIT(0)
133*4882a593Smuzhiyun /* REG: 0xa0 */
134*4882a593Smuzhiyun #define RK3328_PCLK_VCO_DIV_5_MASK BIT(1)
135*4882a593Smuzhiyun #define RK3328_PCLK_VCO_DIV_5(x) UPDATE(x, 1, 1)
136*4882a593Smuzhiyun #define RK3328_PRE_PLL_POWER_DOWN BIT(0)
137*4882a593Smuzhiyun /* REG: 0xa1 */
138*4882a593Smuzhiyun #define RK3328_PRE_PLL_PRE_DIV_MASK GENMASK(5, 0)
139*4882a593Smuzhiyun #define RK3328_PRE_PLL_PRE_DIV(x) UPDATE(x, 5, 0)
140*4882a593Smuzhiyun /* REG: 0xa2 */
141*4882a593Smuzhiyun /* unset means center spread */
142*4882a593Smuzhiyun #define RK3328_SPREAD_SPECTRUM_MOD_DOWN BIT(7)
143*4882a593Smuzhiyun #define RK3328_SPREAD_SPECTRUM_MOD_DISABLE BIT(6)
144*4882a593Smuzhiyun #define RK3328_PRE_PLL_FRAC_DIV_DISABLE UPDATE(3, 5, 4)
145*4882a593Smuzhiyun #define RK3328_PRE_PLL_FB_DIV_11_8_MASK GENMASK(3, 0)
146*4882a593Smuzhiyun #define RK3328_PRE_PLL_FB_DIV_11_8(x) UPDATE((x) >> 8, 3, 0)
147*4882a593Smuzhiyun /* REG: 0xa3 */
148*4882a593Smuzhiyun #define RK3328_PRE_PLL_FB_DIV_7_0(x) UPDATE(x, 7, 0)
149*4882a593Smuzhiyun /* REG: 0xa4*/
150*4882a593Smuzhiyun #define RK3328_PRE_PLL_TMDSCLK_DIV_C_MASK GENMASK(1, 0)
151*4882a593Smuzhiyun #define RK3328_PRE_PLL_TMDSCLK_DIV_C(x) UPDATE(x, 1, 0)
152*4882a593Smuzhiyun #define RK3328_PRE_PLL_TMDSCLK_DIV_B_MASK GENMASK(3, 2)
153*4882a593Smuzhiyun #define RK3328_PRE_PLL_TMDSCLK_DIV_B(x) UPDATE(x, 3, 2)
154*4882a593Smuzhiyun #define RK3328_PRE_PLL_TMDSCLK_DIV_A_MASK GENMASK(5, 4)
155*4882a593Smuzhiyun #define RK3328_PRE_PLL_TMDSCLK_DIV_A(x) UPDATE(x, 5, 4)
156*4882a593Smuzhiyun /* REG: 0xa5 */
157*4882a593Smuzhiyun #define RK3328_PRE_PLL_PCLK_DIV_B_SHIFT 5
158*4882a593Smuzhiyun #define RK3328_PRE_PLL_PCLK_DIV_B_MASK GENMASK(6, 5)
159*4882a593Smuzhiyun #define RK3328_PRE_PLL_PCLK_DIV_B(x) UPDATE(x, 6, 5)
160*4882a593Smuzhiyun #define RK3328_PRE_PLL_PCLK_DIV_A_MASK GENMASK(4, 0)
161*4882a593Smuzhiyun #define RK3328_PRE_PLL_PCLK_DIV_A(x) UPDATE(x, 4, 0)
162*4882a593Smuzhiyun /* REG: 0xa6 */
163*4882a593Smuzhiyun #define RK3328_PRE_PLL_PCLK_DIV_C_SHIFT 5
164*4882a593Smuzhiyun #define RK3328_PRE_PLL_PCLK_DIV_C_MASK GENMASK(6, 5)
165*4882a593Smuzhiyun #define RK3328_PRE_PLL_PCLK_DIV_C(x) UPDATE(x, 6, 5)
166*4882a593Smuzhiyun #define RK3328_PRE_PLL_PCLK_DIV_D_MASK GENMASK(4, 0)
167*4882a593Smuzhiyun #define RK3328_PRE_PLL_PCLK_DIV_D(x) UPDATE(x, 4, 0)
168*4882a593Smuzhiyun /* REG: 0xa9 */
169*4882a593Smuzhiyun #define RK3328_PRE_PLL_LOCK_STATUS BIT(0)
170*4882a593Smuzhiyun /* REG: 0xaa */
171*4882a593Smuzhiyun #define RK3328_POST_PLL_POST_DIV_ENABLE GENMASK(3, 2)
172*4882a593Smuzhiyun #define RK3328_POST_PLL_REFCLK_SEL_TMDS BIT(1)
173*4882a593Smuzhiyun #define RK3328_POST_PLL_POWER_DOWN BIT(0)
174*4882a593Smuzhiyun /* REG:0xab */
175*4882a593Smuzhiyun #define RK3328_POST_PLL_FB_DIV_8(x) UPDATE((x) >> 8, 7, 7)
176*4882a593Smuzhiyun #define RK3328_POST_PLL_PRE_DIV(x) UPDATE(x, 4, 0)
177*4882a593Smuzhiyun /* REG: 0xac */
178*4882a593Smuzhiyun #define RK3328_POST_PLL_FB_DIV_7_0(x) UPDATE(x, 7, 0)
179*4882a593Smuzhiyun /* REG: 0xad */
180*4882a593Smuzhiyun #define RK3328_POST_PLL_POST_DIV_MASK GENMASK(1, 0)
181*4882a593Smuzhiyun #define RK3328_POST_PLL_POST_DIV_2 0x0
182*4882a593Smuzhiyun #define RK3328_POST_PLL_POST_DIV_4 0x1
183*4882a593Smuzhiyun #define RK3328_POST_PLL_POST_DIV_8 0x3
184*4882a593Smuzhiyun /* REG: 0xaf */
185*4882a593Smuzhiyun #define RK3328_POST_PLL_LOCK_STATUS BIT(0)
186*4882a593Smuzhiyun /* REG: 0xb0 */
187*4882a593Smuzhiyun #define RK3328_BANDGAP_ENABLE BIT(2)
188*4882a593Smuzhiyun /* REG: 0xb2 */
189*4882a593Smuzhiyun #define RK3328_TMDS_CLK_DRIVER_EN BIT(3)
190*4882a593Smuzhiyun #define RK3328_TMDS_D2_DRIVER_EN BIT(2)
191*4882a593Smuzhiyun #define RK3328_TMDS_D1_DRIVER_EN BIT(1)
192*4882a593Smuzhiyun #define RK3328_TMDS_D0_DRIVER_EN BIT(0)
193*4882a593Smuzhiyun #define RK3328_TMDS_DRIVER_ENABLE (RK3328_TMDS_CLK_DRIVER_EN | \
194*4882a593Smuzhiyun RK3328_TMDS_D2_DRIVER_EN | \
195*4882a593Smuzhiyun RK3328_TMDS_D1_DRIVER_EN | \
196*4882a593Smuzhiyun RK3328_TMDS_D0_DRIVER_EN)
197*4882a593Smuzhiyun /* REG:0xc5 */
198*4882a593Smuzhiyun #define RK3328_BYPASS_TERM_RESISTOR_CALIB BIT(7)
199*4882a593Smuzhiyun #define RK3328_TERM_RESISTOR_CALIB_SPEED_14_8(x) UPDATE((x) >> 8, 6, 0)
200*4882a593Smuzhiyun /* REG:0xc6 */
201*4882a593Smuzhiyun #define RK3328_TERM_RESISTOR_CALIB_SPEED_7_0(x) UPDATE(x, 7, 0)
202*4882a593Smuzhiyun /* REG:0xc7 */
203*4882a593Smuzhiyun #define RK3328_TERM_RESISTOR_50 UPDATE(0, 2, 1)
204*4882a593Smuzhiyun #define RK3328_TERM_RESISTOR_62_5 UPDATE(1, 2, 1)
205*4882a593Smuzhiyun #define RK3328_TERM_RESISTOR_75 UPDATE(2, 2, 1)
206*4882a593Smuzhiyun #define RK3328_TERM_RESISTOR_100 UPDATE(3, 2, 1)
207*4882a593Smuzhiyun /* REG 0xc8 - 0xcb */
208*4882a593Smuzhiyun #define RK3328_ESD_DETECT_MASK GENMASK(7, 6)
209*4882a593Smuzhiyun #define RK3328_ESD_DETECT_340MV (0x0 << 6)
210*4882a593Smuzhiyun #define RK3328_ESD_DETECT_280MV (0x1 << 6)
211*4882a593Smuzhiyun #define RK3328_ESD_DETECT_260MV (0x2 << 6)
212*4882a593Smuzhiyun #define RK3328_ESD_DETECT_240MV (0x3 << 6)
213*4882a593Smuzhiyun /* resistors can be used in parallel */
214*4882a593Smuzhiyun #define RK3328_TMDS_TERM_RESIST_MASK GENMASK(5, 0)
215*4882a593Smuzhiyun #define RK3328_TMDS_TERM_RESIST_75 BIT(5)
216*4882a593Smuzhiyun #define RK3328_TMDS_TERM_RESIST_150 BIT(4)
217*4882a593Smuzhiyun #define RK3328_TMDS_TERM_RESIST_300 BIT(3)
218*4882a593Smuzhiyun #define RK3328_TMDS_TERM_RESIST_600 BIT(2)
219*4882a593Smuzhiyun #define RK3328_TMDS_TERM_RESIST_1000 BIT(1)
220*4882a593Smuzhiyun #define RK3328_TMDS_TERM_RESIST_2000 BIT(0)
221*4882a593Smuzhiyun /* REG: 0xd1 */
222*4882a593Smuzhiyun #define RK3328_PRE_PLL_FRAC_DIV_23_16(x) UPDATE((x) >> 16, 7, 0)
223*4882a593Smuzhiyun /* REG: 0xd2 */
224*4882a593Smuzhiyun #define RK3328_PRE_PLL_FRAC_DIV_15_8(x) UPDATE((x) >> 8, 7, 0)
225*4882a593Smuzhiyun /* REG: 0xd3 */
226*4882a593Smuzhiyun #define RK3328_PRE_PLL_FRAC_DIV_7_0(x) UPDATE(x, 7, 0)
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun struct inno_hdmi_phy_drv_data;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun struct inno_hdmi_phy {
231*4882a593Smuzhiyun struct device *dev;
232*4882a593Smuzhiyun struct regmap *regmap;
233*4882a593Smuzhiyun int irq;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun struct phy *phy;
236*4882a593Smuzhiyun struct clk *sysclk;
237*4882a593Smuzhiyun struct clk *refoclk;
238*4882a593Smuzhiyun struct clk *refpclk;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* platform data */
241*4882a593Smuzhiyun const struct inno_hdmi_phy_drv_data *plat_data;
242*4882a593Smuzhiyun int chip_version;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* clk provider */
245*4882a593Smuzhiyun struct clk_hw hw;
246*4882a593Smuzhiyun struct clk *phyclk;
247*4882a593Smuzhiyun unsigned long pixclock;
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun struct pre_pll_config {
251*4882a593Smuzhiyun unsigned long pixclock;
252*4882a593Smuzhiyun unsigned long tmdsclock;
253*4882a593Smuzhiyun u8 prediv;
254*4882a593Smuzhiyun u16 fbdiv;
255*4882a593Smuzhiyun u8 tmds_div_a;
256*4882a593Smuzhiyun u8 tmds_div_b;
257*4882a593Smuzhiyun u8 tmds_div_c;
258*4882a593Smuzhiyun u8 pclk_div_a;
259*4882a593Smuzhiyun u8 pclk_div_b;
260*4882a593Smuzhiyun u8 pclk_div_c;
261*4882a593Smuzhiyun u8 pclk_div_d;
262*4882a593Smuzhiyun u8 vco_div_5_en;
263*4882a593Smuzhiyun u32 fracdiv;
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun struct post_pll_config {
267*4882a593Smuzhiyun unsigned long tmdsclock;
268*4882a593Smuzhiyun u8 prediv;
269*4882a593Smuzhiyun u16 fbdiv;
270*4882a593Smuzhiyun u8 postdiv;
271*4882a593Smuzhiyun u8 version;
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun struct phy_config {
275*4882a593Smuzhiyun unsigned long tmdsclock;
276*4882a593Smuzhiyun u8 regs[14];
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun struct inno_hdmi_phy_ops {
280*4882a593Smuzhiyun int (*init)(struct inno_hdmi_phy *inno);
281*4882a593Smuzhiyun int (*power_on)(struct inno_hdmi_phy *inno,
282*4882a593Smuzhiyun const struct post_pll_config *cfg,
283*4882a593Smuzhiyun const struct phy_config *phy_cfg);
284*4882a593Smuzhiyun void (*power_off)(struct inno_hdmi_phy *inno);
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun struct inno_hdmi_phy_drv_data {
288*4882a593Smuzhiyun const struct inno_hdmi_phy_ops *ops;
289*4882a593Smuzhiyun const struct clk_ops *clk_ops;
290*4882a593Smuzhiyun const struct phy_config *phy_cfg_table;
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static const struct pre_pll_config pre_pll_cfg_table[] = {
294*4882a593Smuzhiyun { 27000000, 27000000, 1, 90, 3, 2, 2, 10, 3, 3, 4, 0, 0},
295*4882a593Smuzhiyun { 27000000, 33750000, 1, 90, 1, 3, 3, 10, 3, 3, 4, 0, 0},
296*4882a593Smuzhiyun { 40000000, 40000000, 1, 80, 2, 2, 2, 12, 2, 2, 2, 0, 0},
297*4882a593Smuzhiyun { 59341000, 59341000, 1, 98, 3, 1, 2, 1, 3, 3, 4, 0, 0xE6AE6B},
298*4882a593Smuzhiyun { 59400000, 59400000, 1, 99, 3, 1, 1, 1, 3, 3, 4, 0, 0},
299*4882a593Smuzhiyun { 59341000, 74176250, 1, 98, 0, 3, 3, 1, 3, 3, 4, 0, 0xE6AE6B},
300*4882a593Smuzhiyun { 59400000, 74250000, 1, 99, 1, 2, 2, 1, 3, 3, 4, 0, 0},
301*4882a593Smuzhiyun { 74176000, 74176000, 1, 98, 1, 2, 2, 1, 2, 3, 4, 0, 0xE6AE6B},
302*4882a593Smuzhiyun { 74250000, 74250000, 1, 99, 1, 2, 2, 1, 2, 3, 4, 0, 0},
303*4882a593Smuzhiyun { 74176000, 92720000, 4, 494, 1, 2, 2, 1, 3, 3, 4, 0, 0x816817},
304*4882a593Smuzhiyun { 74250000, 92812500, 4, 495, 1, 2, 2, 1, 3, 3, 4, 0, 0},
305*4882a593Smuzhiyun {148352000, 148352000, 1, 98, 1, 1, 1, 1, 2, 2, 2, 0, 0xE6AE6B},
306*4882a593Smuzhiyun {148500000, 148500000, 1, 99, 1, 1, 1, 1, 2, 2, 2, 0, 0},
307*4882a593Smuzhiyun {148352000, 185440000, 4, 494, 0, 2, 2, 1, 3, 2, 2, 0, 0x816817},
308*4882a593Smuzhiyun {148500000, 185625000, 4, 495, 0, 2, 2, 1, 3, 2, 2, 0, 0},
309*4882a593Smuzhiyun {296703000, 296703000, 1, 98, 0, 1, 1, 1, 0, 2, 2, 0, 0xE6AE6B},
310*4882a593Smuzhiyun {297000000, 297000000, 1, 99, 0, 1, 1, 1, 0, 2, 2, 0, 0},
311*4882a593Smuzhiyun {296703000, 370878750, 4, 494, 1, 2, 0, 1, 3, 1, 1, 0, 0x816817},
312*4882a593Smuzhiyun {297000000, 371250000, 4, 495, 1, 2, 0, 1, 3, 1, 1, 0, 0},
313*4882a593Smuzhiyun {593407000, 296703500, 1, 98, 0, 1, 1, 1, 0, 2, 1, 0, 0xE6AE6B},
314*4882a593Smuzhiyun {594000000, 297000000, 1, 99, 0, 1, 1, 1, 0, 2, 1, 0, 0},
315*4882a593Smuzhiyun {593407000, 370879375, 4, 494, 1, 2, 0, 1, 3, 1, 1, 1, 0x816817},
316*4882a593Smuzhiyun {594000000, 371250000, 4, 495, 1, 2, 0, 1, 3, 1, 1, 1, 0},
317*4882a593Smuzhiyun {593407000, 593407000, 1, 98, 0, 2, 0, 1, 0, 1, 1, 0, 0xE6AE6B},
318*4882a593Smuzhiyun {594000000, 594000000, 1, 99, 0, 2, 0, 1, 0, 1, 1, 0, 0},
319*4882a593Smuzhiyun { /* sentinel */ }
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun static const struct post_pll_config post_pll_cfg_table[] = {
323*4882a593Smuzhiyun {33750000, 1, 40, 8, 1},
324*4882a593Smuzhiyun {33750000, 1, 80, 8, 2},
325*4882a593Smuzhiyun {74250000, 1, 40, 8, 1},
326*4882a593Smuzhiyun {74250000, 18, 80, 8, 2},
327*4882a593Smuzhiyun {148500000, 2, 40, 4, 3},
328*4882a593Smuzhiyun {297000000, 4, 40, 2, 3},
329*4882a593Smuzhiyun {594000000, 8, 40, 1, 3},
330*4882a593Smuzhiyun { /* sentinel */ }
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /* phy tuning values for an undocumented set of registers */
334*4882a593Smuzhiyun static const struct phy_config rk3228_phy_cfg[] = {
335*4882a593Smuzhiyun { 165000000, {
336*4882a593Smuzhiyun 0xaa, 0x00, 0x44, 0x44, 0x00, 0x00, 0x00, 0x00, 0x00,
337*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00,
338*4882a593Smuzhiyun },
339*4882a593Smuzhiyun }, {
340*4882a593Smuzhiyun 340000000, {
341*4882a593Smuzhiyun 0xaa, 0x15, 0x6a, 0xaa, 0x00, 0x00, 0x00, 0x00, 0x00,
342*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00,
343*4882a593Smuzhiyun },
344*4882a593Smuzhiyun }, {
345*4882a593Smuzhiyun 594000000, {
346*4882a593Smuzhiyun 0xaa, 0x15, 0x7a, 0xaa, 0x00, 0x00, 0x00, 0x00, 0x00,
347*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00,
348*4882a593Smuzhiyun },
349*4882a593Smuzhiyun }, { /* sentinel */ },
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* phy tuning values for an undocumented set of registers */
353*4882a593Smuzhiyun static const struct phy_config rk3328_phy_cfg[] = {
354*4882a593Smuzhiyun { 165000000, {
355*4882a593Smuzhiyun 0x07, 0x0a, 0x0a, 0x0a, 0x00, 0x00, 0x08, 0x08, 0x08,
356*4882a593Smuzhiyun 0x00, 0xac, 0xcc, 0xcc, 0xcc,
357*4882a593Smuzhiyun },
358*4882a593Smuzhiyun }, {
359*4882a593Smuzhiyun 340000000, {
360*4882a593Smuzhiyun 0x0b, 0x0d, 0x0d, 0x0d, 0x07, 0x15, 0x08, 0x08, 0x08,
361*4882a593Smuzhiyun 0x3f, 0xac, 0xcc, 0xcd, 0xdd,
362*4882a593Smuzhiyun },
363*4882a593Smuzhiyun }, {
364*4882a593Smuzhiyun 594000000, {
365*4882a593Smuzhiyun 0x10, 0x1a, 0x1a, 0x1a, 0x07, 0x15, 0x08, 0x08, 0x08,
366*4882a593Smuzhiyun 0x00, 0xac, 0xcc, 0xcc, 0xcc,
367*4882a593Smuzhiyun },
368*4882a593Smuzhiyun }, { /* sentinel */ },
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
to_inno_hdmi_phy(struct clk_hw * hw)371*4882a593Smuzhiyun static inline struct inno_hdmi_phy *to_inno_hdmi_phy(struct clk_hw *hw)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun return container_of(hw, struct inno_hdmi_phy, hw);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /*
377*4882a593Smuzhiyun * The register description of the IP block does not use any distinct names
378*4882a593Smuzhiyun * but instead the databook simply numbers the registers in one-increments.
379*4882a593Smuzhiyun * As the registers are obviously 32bit sized, the inno_* functions
380*4882a593Smuzhiyun * translate the databook register names to the actual registers addresses.
381*4882a593Smuzhiyun */
inno_write(struct inno_hdmi_phy * inno,u32 reg,u8 val)382*4882a593Smuzhiyun static inline void inno_write(struct inno_hdmi_phy *inno, u32 reg, u8 val)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun regmap_write(inno->regmap, reg * 4, val);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
inno_read(struct inno_hdmi_phy * inno,u32 reg)387*4882a593Smuzhiyun static inline u8 inno_read(struct inno_hdmi_phy *inno, u32 reg)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun u32 val;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun regmap_read(inno->regmap, reg * 4, &val);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun return val;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
inno_update_bits(struct inno_hdmi_phy * inno,u8 reg,u8 mask,u8 val)396*4882a593Smuzhiyun static inline void inno_update_bits(struct inno_hdmi_phy *inno, u8 reg,
397*4882a593Smuzhiyun u8 mask, u8 val)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun regmap_update_bits(inno->regmap, reg * 4, mask, val);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun #define inno_poll(inno, reg, val, cond, sleep_us, timeout_us) \
403*4882a593Smuzhiyun regmap_read_poll_timeout((inno)->regmap, (reg) * 4, val, cond, \
404*4882a593Smuzhiyun sleep_us, timeout_us)
405*4882a593Smuzhiyun
inno_hdmi_phy_get_tmdsclk(struct inno_hdmi_phy * inno,unsigned long rate)406*4882a593Smuzhiyun static unsigned long inno_hdmi_phy_get_tmdsclk(struct inno_hdmi_phy *inno,
407*4882a593Smuzhiyun unsigned long rate)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun int bus_width = phy_get_bus_width(inno->phy);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun switch (bus_width) {
412*4882a593Smuzhiyun case 4:
413*4882a593Smuzhiyun case 5:
414*4882a593Smuzhiyun case 6:
415*4882a593Smuzhiyun case 10:
416*4882a593Smuzhiyun case 12:
417*4882a593Smuzhiyun case 16:
418*4882a593Smuzhiyun return (u64)rate * bus_width / 8;
419*4882a593Smuzhiyun default:
420*4882a593Smuzhiyun return rate;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
inno_hdmi_phy_rk3328_hardirq(int irq,void * dev_id)424*4882a593Smuzhiyun static irqreturn_t inno_hdmi_phy_rk3328_hardirq(int irq, void *dev_id)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun struct inno_hdmi_phy *inno = dev_id;
427*4882a593Smuzhiyun int intr_stat1, intr_stat2, intr_stat3;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun intr_stat1 = inno_read(inno, 0x04);
430*4882a593Smuzhiyun intr_stat2 = inno_read(inno, 0x06);
431*4882a593Smuzhiyun intr_stat3 = inno_read(inno, 0x08);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (intr_stat1)
434*4882a593Smuzhiyun inno_write(inno, 0x04, intr_stat1);
435*4882a593Smuzhiyun if (intr_stat2)
436*4882a593Smuzhiyun inno_write(inno, 0x06, intr_stat2);
437*4882a593Smuzhiyun if (intr_stat3)
438*4882a593Smuzhiyun inno_write(inno, 0x08, intr_stat3);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (intr_stat1 || intr_stat2 || intr_stat3)
441*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun return IRQ_HANDLED;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
inno_hdmi_phy_rk3328_irq(int irq,void * dev_id)446*4882a593Smuzhiyun static irqreturn_t inno_hdmi_phy_rk3328_irq(int irq, void *dev_id)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun struct inno_hdmi_phy *inno = dev_id;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun inno_update_bits(inno, 0x02, RK3328_PDATA_EN, 0);
451*4882a593Smuzhiyun usleep_range(10, 20);
452*4882a593Smuzhiyun inno_update_bits(inno, 0x02, RK3328_PDATA_EN, RK3328_PDATA_EN);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun return IRQ_HANDLED;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
inno_hdmi_phy_power_on(struct phy * phy)457*4882a593Smuzhiyun static int inno_hdmi_phy_power_on(struct phy *phy)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun struct inno_hdmi_phy *inno = phy_get_drvdata(phy);
460*4882a593Smuzhiyun const struct post_pll_config *cfg = post_pll_cfg_table;
461*4882a593Smuzhiyun const struct phy_config *phy_cfg = inno->plat_data->phy_cfg_table;
462*4882a593Smuzhiyun unsigned long tmdsclock = inno_hdmi_phy_get_tmdsclk(inno,
463*4882a593Smuzhiyun inno->pixclock);
464*4882a593Smuzhiyun int ret;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (!tmdsclock) {
467*4882a593Smuzhiyun dev_err(inno->dev, "TMDS clock is zero!\n");
468*4882a593Smuzhiyun return -EINVAL;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (!inno->plat_data->ops->power_on)
472*4882a593Smuzhiyun return -EINVAL;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun for (; cfg->tmdsclock != 0; cfg++)
475*4882a593Smuzhiyun if (tmdsclock <= cfg->tmdsclock &&
476*4882a593Smuzhiyun cfg->version & inno->chip_version)
477*4882a593Smuzhiyun break;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun for (; phy_cfg->tmdsclock != 0; phy_cfg++)
480*4882a593Smuzhiyun if (tmdsclock <= phy_cfg->tmdsclock)
481*4882a593Smuzhiyun break;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (cfg->tmdsclock == 0 || phy_cfg->tmdsclock == 0)
484*4882a593Smuzhiyun return -EINVAL;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun dev_dbg(inno->dev, "Inno HDMI PHY Power On\n");
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun ret = clk_prepare_enable(inno->phyclk);
489*4882a593Smuzhiyun if (ret)
490*4882a593Smuzhiyun return ret;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun ret = inno->plat_data->ops->power_on(inno, cfg, phy_cfg);
493*4882a593Smuzhiyun if (ret) {
494*4882a593Smuzhiyun clk_disable_unprepare(inno->phyclk);
495*4882a593Smuzhiyun return ret;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun return 0;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
inno_hdmi_phy_power_off(struct phy * phy)501*4882a593Smuzhiyun static int inno_hdmi_phy_power_off(struct phy *phy)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun struct inno_hdmi_phy *inno = phy_get_drvdata(phy);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (!inno->plat_data->ops->power_off)
506*4882a593Smuzhiyun return -EINVAL;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun inno->plat_data->ops->power_off(inno);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun clk_disable_unprepare(inno->phyclk);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun dev_dbg(inno->dev, "Inno HDMI PHY Power Off\n");
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return 0;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun static const struct phy_ops inno_hdmi_phy_ops = {
518*4882a593Smuzhiyun .owner = THIS_MODULE,
519*4882a593Smuzhiyun .power_on = inno_hdmi_phy_power_on,
520*4882a593Smuzhiyun .power_off = inno_hdmi_phy_power_off,
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static const
inno_hdmi_phy_get_pre_pll_cfg(struct inno_hdmi_phy * inno,unsigned long rate)524*4882a593Smuzhiyun struct pre_pll_config *inno_hdmi_phy_get_pre_pll_cfg(struct inno_hdmi_phy *inno,
525*4882a593Smuzhiyun unsigned long rate)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun const struct pre_pll_config *cfg = pre_pll_cfg_table;
528*4882a593Smuzhiyun unsigned long tmdsclock = inno_hdmi_phy_get_tmdsclk(inno, rate);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun for (; cfg->pixclock != 0; cfg++)
531*4882a593Smuzhiyun if (cfg->pixclock == rate && cfg->tmdsclock == tmdsclock)
532*4882a593Smuzhiyun break;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (cfg->pixclock == 0)
535*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun return cfg;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
inno_hdmi_phy_rk3228_clk_is_prepared(struct clk_hw * hw)540*4882a593Smuzhiyun static int inno_hdmi_phy_rk3228_clk_is_prepared(struct clk_hw *hw)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun struct inno_hdmi_phy *inno = to_inno_hdmi_phy(hw);
543*4882a593Smuzhiyun u8 status;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun status = inno_read(inno, 0xe0) & RK3228_PRE_PLL_POWER_DOWN;
546*4882a593Smuzhiyun return status ? 0 : 1;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
inno_hdmi_phy_rk3228_clk_prepare(struct clk_hw * hw)549*4882a593Smuzhiyun static int inno_hdmi_phy_rk3228_clk_prepare(struct clk_hw *hw)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun struct inno_hdmi_phy *inno = to_inno_hdmi_phy(hw);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun inno_update_bits(inno, 0xe0, RK3228_PRE_PLL_POWER_DOWN, 0);
554*4882a593Smuzhiyun return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
inno_hdmi_phy_rk3228_clk_unprepare(struct clk_hw * hw)557*4882a593Smuzhiyun static void inno_hdmi_phy_rk3228_clk_unprepare(struct clk_hw *hw)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun struct inno_hdmi_phy *inno = to_inno_hdmi_phy(hw);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun inno_update_bits(inno, 0xe0, RK3228_PRE_PLL_POWER_DOWN,
562*4882a593Smuzhiyun RK3228_PRE_PLL_POWER_DOWN);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun static
inno_hdmi_phy_rk3228_clk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)566*4882a593Smuzhiyun unsigned long inno_hdmi_phy_rk3228_clk_recalc_rate(struct clk_hw *hw,
567*4882a593Smuzhiyun unsigned long parent_rate)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun struct inno_hdmi_phy *inno = to_inno_hdmi_phy(hw);
570*4882a593Smuzhiyun u8 nd, no_a, no_b, no_d;
571*4882a593Smuzhiyun u64 vco;
572*4882a593Smuzhiyun u16 nf;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun nd = inno_read(inno, 0xe2) & RK3228_PRE_PLL_PRE_DIV_MASK;
575*4882a593Smuzhiyun nf = (inno_read(inno, 0xe2) & RK3228_PRE_PLL_FB_DIV_8_MASK) << 1;
576*4882a593Smuzhiyun nf |= inno_read(inno, 0xe3);
577*4882a593Smuzhiyun vco = parent_rate * nf;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun if (inno_read(inno, 0xe2) & RK3228_PCLK_VCO_DIV_5_MASK) {
580*4882a593Smuzhiyun do_div(vco, nd * 5);
581*4882a593Smuzhiyun } else {
582*4882a593Smuzhiyun no_a = inno_read(inno, 0xe4) & RK3228_PRE_PLL_PCLK_DIV_A_MASK;
583*4882a593Smuzhiyun if (!no_a)
584*4882a593Smuzhiyun no_a = 1;
585*4882a593Smuzhiyun no_b = inno_read(inno, 0xe4) & RK3228_PRE_PLL_PCLK_DIV_B_MASK;
586*4882a593Smuzhiyun no_b >>= RK3228_PRE_PLL_PCLK_DIV_B_SHIFT;
587*4882a593Smuzhiyun no_b += 2;
588*4882a593Smuzhiyun no_d = inno_read(inno, 0xe5) & RK3228_PRE_PLL_PCLK_DIV_D_MASK;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun do_div(vco, (nd * (no_a == 1 ? no_b : no_a) * no_d * 2));
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun inno->pixclock = vco;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun dev_dbg(inno->dev, "%s rate %lu\n", __func__, inno->pixclock);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return vco;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
inno_hdmi_phy_rk3228_clk_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)600*4882a593Smuzhiyun static long inno_hdmi_phy_rk3228_clk_round_rate(struct clk_hw *hw,
601*4882a593Smuzhiyun unsigned long rate,
602*4882a593Smuzhiyun unsigned long *parent_rate)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun const struct pre_pll_config *cfg = pre_pll_cfg_table;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun rate = (rate / 1000) * 1000;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun for (; cfg->pixclock != 0; cfg++)
609*4882a593Smuzhiyun if (cfg->pixclock == rate && !cfg->fracdiv)
610*4882a593Smuzhiyun break;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun if (cfg->pixclock == 0)
613*4882a593Smuzhiyun return -EINVAL;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun return cfg->pixclock;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
inno_hdmi_phy_rk3228_clk_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)618*4882a593Smuzhiyun static int inno_hdmi_phy_rk3228_clk_set_rate(struct clk_hw *hw,
619*4882a593Smuzhiyun unsigned long rate,
620*4882a593Smuzhiyun unsigned long parent_rate)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun struct inno_hdmi_phy *inno = to_inno_hdmi_phy(hw);
623*4882a593Smuzhiyun const struct pre_pll_config *cfg = pre_pll_cfg_table;
624*4882a593Smuzhiyun unsigned long tmdsclock = inno_hdmi_phy_get_tmdsclk(inno, rate);
625*4882a593Smuzhiyun u32 v;
626*4882a593Smuzhiyun int ret;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun dev_dbg(inno->dev, "%s rate %lu tmdsclk %lu\n",
629*4882a593Smuzhiyun __func__, rate, tmdsclock);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun cfg = inno_hdmi_phy_get_pre_pll_cfg(inno, rate);
632*4882a593Smuzhiyun if (IS_ERR(cfg))
633*4882a593Smuzhiyun return PTR_ERR(cfg);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /* Power down PRE-PLL */
636*4882a593Smuzhiyun inno_update_bits(inno, 0xe0, RK3228_PRE_PLL_POWER_DOWN,
637*4882a593Smuzhiyun RK3228_PRE_PLL_POWER_DOWN);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun inno_update_bits(inno, 0xe2, RK3228_PRE_PLL_FB_DIV_8_MASK |
640*4882a593Smuzhiyun RK3228_PCLK_VCO_DIV_5_MASK |
641*4882a593Smuzhiyun RK3228_PRE_PLL_PRE_DIV_MASK,
642*4882a593Smuzhiyun RK3228_PRE_PLL_FB_DIV_8(cfg->fbdiv) |
643*4882a593Smuzhiyun RK3228_PCLK_VCO_DIV_5(cfg->vco_div_5_en) |
644*4882a593Smuzhiyun RK3228_PRE_PLL_PRE_DIV(cfg->prediv));
645*4882a593Smuzhiyun inno_write(inno, 0xe3, RK3228_PRE_PLL_FB_DIV_7_0(cfg->fbdiv));
646*4882a593Smuzhiyun inno_update_bits(inno, 0xe4, RK3228_PRE_PLL_PCLK_DIV_B_MASK |
647*4882a593Smuzhiyun RK3228_PRE_PLL_PCLK_DIV_A_MASK,
648*4882a593Smuzhiyun RK3228_PRE_PLL_PCLK_DIV_B(cfg->pclk_div_b) |
649*4882a593Smuzhiyun RK3228_PRE_PLL_PCLK_DIV_A(cfg->pclk_div_a));
650*4882a593Smuzhiyun inno_update_bits(inno, 0xe5, RK3228_PRE_PLL_PCLK_DIV_C_MASK |
651*4882a593Smuzhiyun RK3228_PRE_PLL_PCLK_DIV_D_MASK,
652*4882a593Smuzhiyun RK3228_PRE_PLL_PCLK_DIV_C(cfg->pclk_div_c) |
653*4882a593Smuzhiyun RK3228_PRE_PLL_PCLK_DIV_D(cfg->pclk_div_d));
654*4882a593Smuzhiyun inno_update_bits(inno, 0xe6, RK3228_PRE_PLL_TMDSCLK_DIV_C_MASK |
655*4882a593Smuzhiyun RK3228_PRE_PLL_TMDSCLK_DIV_A_MASK |
656*4882a593Smuzhiyun RK3228_PRE_PLL_TMDSCLK_DIV_B_MASK,
657*4882a593Smuzhiyun RK3228_PRE_PLL_TMDSCLK_DIV_C(cfg->tmds_div_c) |
658*4882a593Smuzhiyun RK3228_PRE_PLL_TMDSCLK_DIV_A(cfg->tmds_div_a) |
659*4882a593Smuzhiyun RK3228_PRE_PLL_TMDSCLK_DIV_B(cfg->tmds_div_b));
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun /* Power up PRE-PLL */
662*4882a593Smuzhiyun inno_update_bits(inno, 0xe0, RK3228_PRE_PLL_POWER_DOWN, 0);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun /* Wait for Pre-PLL lock */
665*4882a593Smuzhiyun ret = inno_poll(inno, 0xe8, v, v & RK3228_PRE_PLL_LOCK_STATUS,
666*4882a593Smuzhiyun 100, 100000);
667*4882a593Smuzhiyun if (ret) {
668*4882a593Smuzhiyun dev_err(inno->dev, "Pre-PLL locking failed\n");
669*4882a593Smuzhiyun return ret;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun inno->pixclock = rate;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun return 0;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun static const struct clk_ops inno_hdmi_phy_rk3228_clk_ops = {
678*4882a593Smuzhiyun .prepare = inno_hdmi_phy_rk3228_clk_prepare,
679*4882a593Smuzhiyun .unprepare = inno_hdmi_phy_rk3228_clk_unprepare,
680*4882a593Smuzhiyun .is_prepared = inno_hdmi_phy_rk3228_clk_is_prepared,
681*4882a593Smuzhiyun .recalc_rate = inno_hdmi_phy_rk3228_clk_recalc_rate,
682*4882a593Smuzhiyun .round_rate = inno_hdmi_phy_rk3228_clk_round_rate,
683*4882a593Smuzhiyun .set_rate = inno_hdmi_phy_rk3228_clk_set_rate,
684*4882a593Smuzhiyun };
685*4882a593Smuzhiyun
inno_hdmi_phy_rk3328_clk_is_prepared(struct clk_hw * hw)686*4882a593Smuzhiyun static int inno_hdmi_phy_rk3328_clk_is_prepared(struct clk_hw *hw)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun struct inno_hdmi_phy *inno = to_inno_hdmi_phy(hw);
689*4882a593Smuzhiyun u8 status;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun status = inno_read(inno, 0xa0) & RK3328_PRE_PLL_POWER_DOWN;
692*4882a593Smuzhiyun return status ? 0 : 1;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
inno_hdmi_phy_rk3328_clk_prepare(struct clk_hw * hw)695*4882a593Smuzhiyun static int inno_hdmi_phy_rk3328_clk_prepare(struct clk_hw *hw)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun struct inno_hdmi_phy *inno = to_inno_hdmi_phy(hw);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun inno_update_bits(inno, 0xa0, RK3328_PRE_PLL_POWER_DOWN, 0);
700*4882a593Smuzhiyun return 0;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
inno_hdmi_phy_rk3328_clk_unprepare(struct clk_hw * hw)703*4882a593Smuzhiyun static void inno_hdmi_phy_rk3328_clk_unprepare(struct clk_hw *hw)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun struct inno_hdmi_phy *inno = to_inno_hdmi_phy(hw);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun inno_update_bits(inno, 0xa0, RK3328_PRE_PLL_POWER_DOWN,
708*4882a593Smuzhiyun RK3328_PRE_PLL_POWER_DOWN);
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun static
inno_hdmi_phy_rk3328_clk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)712*4882a593Smuzhiyun unsigned long inno_hdmi_phy_rk3328_clk_recalc_rate(struct clk_hw *hw,
713*4882a593Smuzhiyun unsigned long parent_rate)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun struct inno_hdmi_phy *inno = to_inno_hdmi_phy(hw);
716*4882a593Smuzhiyun unsigned long frac;
717*4882a593Smuzhiyun u8 nd, no_a, no_b, no_c, no_d;
718*4882a593Smuzhiyun u64 vco;
719*4882a593Smuzhiyun u16 nf;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun nd = inno_read(inno, 0xa1) & RK3328_PRE_PLL_PRE_DIV_MASK;
722*4882a593Smuzhiyun nf = ((inno_read(inno, 0xa2) & RK3328_PRE_PLL_FB_DIV_11_8_MASK) << 8);
723*4882a593Smuzhiyun nf |= inno_read(inno, 0xa3);
724*4882a593Smuzhiyun vco = parent_rate * nf;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun if (!(inno_read(inno, 0xa2) & RK3328_PRE_PLL_FRAC_DIV_DISABLE)) {
727*4882a593Smuzhiyun frac = inno_read(inno, 0xd3) |
728*4882a593Smuzhiyun (inno_read(inno, 0xd2) << 8) |
729*4882a593Smuzhiyun (inno_read(inno, 0xd1) << 16);
730*4882a593Smuzhiyun vco += DIV_ROUND_CLOSEST(parent_rate * frac, (1 << 24));
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun if (inno_read(inno, 0xa0) & RK3328_PCLK_VCO_DIV_5_MASK) {
734*4882a593Smuzhiyun do_div(vco, nd * 5);
735*4882a593Smuzhiyun } else {
736*4882a593Smuzhiyun no_a = inno_read(inno, 0xa5) & RK3328_PRE_PLL_PCLK_DIV_A_MASK;
737*4882a593Smuzhiyun no_b = inno_read(inno, 0xa5) & RK3328_PRE_PLL_PCLK_DIV_B_MASK;
738*4882a593Smuzhiyun no_b >>= RK3328_PRE_PLL_PCLK_DIV_B_SHIFT;
739*4882a593Smuzhiyun no_b += 2;
740*4882a593Smuzhiyun no_c = inno_read(inno, 0xa6) & RK3328_PRE_PLL_PCLK_DIV_C_MASK;
741*4882a593Smuzhiyun no_c >>= RK3328_PRE_PLL_PCLK_DIV_C_SHIFT;
742*4882a593Smuzhiyun no_c = 1 << no_c;
743*4882a593Smuzhiyun no_d = inno_read(inno, 0xa6) & RK3328_PRE_PLL_PCLK_DIV_D_MASK;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun do_div(vco, (nd * (no_a == 1 ? no_b : no_a) * no_d * 2));
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun inno->pixclock = vco;
749*4882a593Smuzhiyun dev_dbg(inno->dev, "%s rate %lu\n", __func__, inno->pixclock);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun return vco;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
inno_hdmi_phy_rk3328_clk_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)754*4882a593Smuzhiyun static long inno_hdmi_phy_rk3328_clk_round_rate(struct clk_hw *hw,
755*4882a593Smuzhiyun unsigned long rate,
756*4882a593Smuzhiyun unsigned long *parent_rate)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun const struct pre_pll_config *cfg = pre_pll_cfg_table;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun rate = (rate / 1000) * 1000;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun for (; cfg->pixclock != 0; cfg++)
763*4882a593Smuzhiyun if (cfg->pixclock == rate)
764*4882a593Smuzhiyun break;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (cfg->pixclock == 0)
767*4882a593Smuzhiyun return -EINVAL;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun return cfg->pixclock;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
inno_hdmi_phy_rk3328_clk_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)772*4882a593Smuzhiyun static int inno_hdmi_phy_rk3328_clk_set_rate(struct clk_hw *hw,
773*4882a593Smuzhiyun unsigned long rate,
774*4882a593Smuzhiyun unsigned long parent_rate)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun struct inno_hdmi_phy *inno = to_inno_hdmi_phy(hw);
777*4882a593Smuzhiyun const struct pre_pll_config *cfg = pre_pll_cfg_table;
778*4882a593Smuzhiyun unsigned long tmdsclock = inno_hdmi_phy_get_tmdsclk(inno, rate);
779*4882a593Smuzhiyun u32 val;
780*4882a593Smuzhiyun int ret;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun dev_dbg(inno->dev, "%s rate %lu tmdsclk %lu\n",
783*4882a593Smuzhiyun __func__, rate, tmdsclock);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun cfg = inno_hdmi_phy_get_pre_pll_cfg(inno, rate);
786*4882a593Smuzhiyun if (IS_ERR(cfg))
787*4882a593Smuzhiyun return PTR_ERR(cfg);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun inno_update_bits(inno, 0xa0, RK3328_PRE_PLL_POWER_DOWN,
790*4882a593Smuzhiyun RK3328_PRE_PLL_POWER_DOWN);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /* Configure pre-pll */
793*4882a593Smuzhiyun inno_update_bits(inno, 0xa0, RK3228_PCLK_VCO_DIV_5_MASK,
794*4882a593Smuzhiyun RK3228_PCLK_VCO_DIV_5(cfg->vco_div_5_en));
795*4882a593Smuzhiyun inno_write(inno, 0xa1, RK3328_PRE_PLL_PRE_DIV(cfg->prediv));
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun val = RK3328_SPREAD_SPECTRUM_MOD_DISABLE;
798*4882a593Smuzhiyun if (!cfg->fracdiv)
799*4882a593Smuzhiyun val |= RK3328_PRE_PLL_FRAC_DIV_DISABLE;
800*4882a593Smuzhiyun inno_write(inno, 0xa2, RK3328_PRE_PLL_FB_DIV_11_8(cfg->fbdiv) | val);
801*4882a593Smuzhiyun inno_write(inno, 0xa3, RK3328_PRE_PLL_FB_DIV_7_0(cfg->fbdiv));
802*4882a593Smuzhiyun inno_write(inno, 0xa5, RK3328_PRE_PLL_PCLK_DIV_A(cfg->pclk_div_a) |
803*4882a593Smuzhiyun RK3328_PRE_PLL_PCLK_DIV_B(cfg->pclk_div_b));
804*4882a593Smuzhiyun inno_write(inno, 0xa6, RK3328_PRE_PLL_PCLK_DIV_C(cfg->pclk_div_c) |
805*4882a593Smuzhiyun RK3328_PRE_PLL_PCLK_DIV_D(cfg->pclk_div_d));
806*4882a593Smuzhiyun inno_write(inno, 0xa4, RK3328_PRE_PLL_TMDSCLK_DIV_C(cfg->tmds_div_c) |
807*4882a593Smuzhiyun RK3328_PRE_PLL_TMDSCLK_DIV_A(cfg->tmds_div_a) |
808*4882a593Smuzhiyun RK3328_PRE_PLL_TMDSCLK_DIV_B(cfg->tmds_div_b));
809*4882a593Smuzhiyun inno_write(inno, 0xd3, RK3328_PRE_PLL_FRAC_DIV_7_0(cfg->fracdiv));
810*4882a593Smuzhiyun inno_write(inno, 0xd2, RK3328_PRE_PLL_FRAC_DIV_15_8(cfg->fracdiv));
811*4882a593Smuzhiyun inno_write(inno, 0xd1, RK3328_PRE_PLL_FRAC_DIV_23_16(cfg->fracdiv));
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun inno_update_bits(inno, 0xa0, RK3328_PRE_PLL_POWER_DOWN, 0);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun /* Wait for Pre-PLL lock */
816*4882a593Smuzhiyun ret = inno_poll(inno, 0xa9, val, val & RK3328_PRE_PLL_LOCK_STATUS,
817*4882a593Smuzhiyun 1000, 10000);
818*4882a593Smuzhiyun if (ret) {
819*4882a593Smuzhiyun dev_err(inno->dev, "Pre-PLL locking failed\n");
820*4882a593Smuzhiyun return ret;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun inno->pixclock = rate;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun return 0;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun static const struct clk_ops inno_hdmi_phy_rk3328_clk_ops = {
829*4882a593Smuzhiyun .prepare = inno_hdmi_phy_rk3328_clk_prepare,
830*4882a593Smuzhiyun .unprepare = inno_hdmi_phy_rk3328_clk_unprepare,
831*4882a593Smuzhiyun .is_prepared = inno_hdmi_phy_rk3328_clk_is_prepared,
832*4882a593Smuzhiyun .recalc_rate = inno_hdmi_phy_rk3328_clk_recalc_rate,
833*4882a593Smuzhiyun .round_rate = inno_hdmi_phy_rk3328_clk_round_rate,
834*4882a593Smuzhiyun .set_rate = inno_hdmi_phy_rk3328_clk_set_rate,
835*4882a593Smuzhiyun };
836*4882a593Smuzhiyun
inno_hdmi_phy_clk_register(struct inno_hdmi_phy * inno)837*4882a593Smuzhiyun static int inno_hdmi_phy_clk_register(struct inno_hdmi_phy *inno)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun struct device *dev = inno->dev;
840*4882a593Smuzhiyun struct device_node *np = dev->of_node;
841*4882a593Smuzhiyun struct clk_init_data init;
842*4882a593Smuzhiyun const char *parent_name;
843*4882a593Smuzhiyun int ret;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun parent_name = __clk_get_name(inno->refoclk);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun init.parent_names = &parent_name;
848*4882a593Smuzhiyun init.num_parents = 1;
849*4882a593Smuzhiyun init.flags = 0;
850*4882a593Smuzhiyun init.name = "pin_hd20_pclk";
851*4882a593Smuzhiyun init.ops = inno->plat_data->clk_ops;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun /* optional override of the clock name */
854*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &init.name);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun inno->hw.init = &init;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun inno->phyclk = devm_clk_register(dev, &inno->hw);
859*4882a593Smuzhiyun if (IS_ERR(inno->phyclk)) {
860*4882a593Smuzhiyun ret = PTR_ERR(inno->phyclk);
861*4882a593Smuzhiyun dev_err(dev, "failed to register clock: %d\n", ret);
862*4882a593Smuzhiyun return ret;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun ret = of_clk_add_provider(np, of_clk_src_simple_get, inno->phyclk);
866*4882a593Smuzhiyun if (ret) {
867*4882a593Smuzhiyun dev_err(dev, "failed to register clock provider: %d\n", ret);
868*4882a593Smuzhiyun return ret;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun return 0;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
inno_hdmi_phy_rk3228_init(struct inno_hdmi_phy * inno)874*4882a593Smuzhiyun static int inno_hdmi_phy_rk3228_init(struct inno_hdmi_phy *inno)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun /*
877*4882a593Smuzhiyun * Use phy internal register control
878*4882a593Smuzhiyun * rxsense/poweron/pllpd/pdataen signal.
879*4882a593Smuzhiyun */
880*4882a593Smuzhiyun inno_write(inno, 0x01, RK3228_BYPASS_RXSENSE_EN |
881*4882a593Smuzhiyun RK3228_BYPASS_PWRON_EN |
882*4882a593Smuzhiyun RK3228_BYPASS_PLLPD_EN);
883*4882a593Smuzhiyun inno_update_bits(inno, 0x02, RK3228_BYPASS_PDATA_EN,
884*4882a593Smuzhiyun RK3228_BYPASS_PDATA_EN);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun /* manual power down post-PLL */
887*4882a593Smuzhiyun inno_update_bits(inno, 0xaa, RK3228_POST_PLL_CTRL_MANUAL,
888*4882a593Smuzhiyun RK3228_POST_PLL_CTRL_MANUAL);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun inno->chip_version = 1;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun return 0;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun static int
inno_hdmi_phy_rk3228_power_on(struct inno_hdmi_phy * inno,const struct post_pll_config * cfg,const struct phy_config * phy_cfg)896*4882a593Smuzhiyun inno_hdmi_phy_rk3228_power_on(struct inno_hdmi_phy *inno,
897*4882a593Smuzhiyun const struct post_pll_config *cfg,
898*4882a593Smuzhiyun const struct phy_config *phy_cfg)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun int ret;
901*4882a593Smuzhiyun u32 v;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun inno_update_bits(inno, 0x02, RK3228_PDATAEN_DISABLE,
904*4882a593Smuzhiyun RK3228_PDATAEN_DISABLE);
905*4882a593Smuzhiyun inno_update_bits(inno, 0xe0, RK3228_PRE_PLL_POWER_DOWN |
906*4882a593Smuzhiyun RK3228_POST_PLL_POWER_DOWN,
907*4882a593Smuzhiyun RK3228_PRE_PLL_POWER_DOWN |
908*4882a593Smuzhiyun RK3228_POST_PLL_POWER_DOWN);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun /* Post-PLL update */
911*4882a593Smuzhiyun inno_update_bits(inno, 0xe9, RK3228_POST_PLL_PRE_DIV_MASK,
912*4882a593Smuzhiyun RK3228_POST_PLL_PRE_DIV(cfg->prediv));
913*4882a593Smuzhiyun inno_update_bits(inno, 0xeb, RK3228_POST_PLL_FB_DIV_8_MASK,
914*4882a593Smuzhiyun RK3228_POST_PLL_FB_DIV_8(cfg->fbdiv));
915*4882a593Smuzhiyun inno_write(inno, 0xea, RK3228_POST_PLL_FB_DIV_7_0(cfg->fbdiv));
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun if (cfg->postdiv == 1) {
918*4882a593Smuzhiyun inno_update_bits(inno, 0xe9, RK3228_POST_PLL_POST_DIV_ENABLE,
919*4882a593Smuzhiyun 0);
920*4882a593Smuzhiyun } else {
921*4882a593Smuzhiyun int div = cfg->postdiv / 2 - 1;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun inno_update_bits(inno, 0xe9, RK3228_POST_PLL_POST_DIV_ENABLE,
924*4882a593Smuzhiyun RK3228_POST_PLL_POST_DIV_ENABLE);
925*4882a593Smuzhiyun inno_update_bits(inno, 0xeb, RK3228_POST_PLL_POST_DIV_MASK,
926*4882a593Smuzhiyun RK3228_POST_PLL_POST_DIV(div));
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun for (v = 0; v < 4; v++)
930*4882a593Smuzhiyun inno_write(inno, 0xef + v, phy_cfg->regs[v]);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun inno_update_bits(inno, 0xe0, RK3228_PRE_PLL_POWER_DOWN |
933*4882a593Smuzhiyun RK3228_POST_PLL_POWER_DOWN, 0);
934*4882a593Smuzhiyun inno_update_bits(inno, 0xe1, RK3228_BANDGAP_ENABLE,
935*4882a593Smuzhiyun RK3228_BANDGAP_ENABLE);
936*4882a593Smuzhiyun inno_update_bits(inno, 0xe1, RK3228_TMDS_DRIVER_ENABLE,
937*4882a593Smuzhiyun RK3228_TMDS_DRIVER_ENABLE);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /* Wait for post PLL lock */
940*4882a593Smuzhiyun ret = inno_poll(inno, 0xeb, v, v & RK3228_POST_PLL_LOCK_STATUS,
941*4882a593Smuzhiyun 100, 100000);
942*4882a593Smuzhiyun if (ret) {
943*4882a593Smuzhiyun dev_err(inno->dev, "Post-PLL locking failed\n");
944*4882a593Smuzhiyun return ret;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun if (cfg->tmdsclock > 340000000)
948*4882a593Smuzhiyun msleep(100);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun inno_update_bits(inno, 0x02, RK3228_PDATAEN_DISABLE, 0);
951*4882a593Smuzhiyun return 0;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun
inno_hdmi_phy_rk3228_power_off(struct inno_hdmi_phy * inno)954*4882a593Smuzhiyun static void inno_hdmi_phy_rk3228_power_off(struct inno_hdmi_phy *inno)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun inno_update_bits(inno, 0xe1, RK3228_TMDS_DRIVER_ENABLE, 0);
957*4882a593Smuzhiyun inno_update_bits(inno, 0xe1, RK3228_BANDGAP_ENABLE, 0);
958*4882a593Smuzhiyun inno_update_bits(inno, 0xe0, RK3228_POST_PLL_POWER_DOWN,
959*4882a593Smuzhiyun RK3228_POST_PLL_POWER_DOWN);
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun static const struct inno_hdmi_phy_ops rk3228_hdmi_phy_ops = {
963*4882a593Smuzhiyun .init = inno_hdmi_phy_rk3228_init,
964*4882a593Smuzhiyun .power_on = inno_hdmi_phy_rk3228_power_on,
965*4882a593Smuzhiyun .power_off = inno_hdmi_phy_rk3228_power_off,
966*4882a593Smuzhiyun };
967*4882a593Smuzhiyun
inno_hdmi_phy_rk3328_init(struct inno_hdmi_phy * inno)968*4882a593Smuzhiyun static int inno_hdmi_phy_rk3328_init(struct inno_hdmi_phy *inno)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun struct nvmem_cell *cell;
971*4882a593Smuzhiyun unsigned char *efuse_buf;
972*4882a593Smuzhiyun size_t len;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun /*
975*4882a593Smuzhiyun * Use phy internal register control
976*4882a593Smuzhiyun * rxsense/poweron/pllpd/pdataen signal.
977*4882a593Smuzhiyun */
978*4882a593Smuzhiyun inno_write(inno, 0x01, RK3328_BYPASS_RXSENSE_EN |
979*4882a593Smuzhiyun RK3328_BYPASS_POWERON_EN |
980*4882a593Smuzhiyun RK3328_BYPASS_PLLPD_EN);
981*4882a593Smuzhiyun inno_write(inno, 0x02, RK3328_INT_POL_HIGH | RK3328_BYPASS_PDATA_EN |
982*4882a593Smuzhiyun RK3328_PDATA_EN);
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /* Disable phy irq */
985*4882a593Smuzhiyun inno_write(inno, 0x05, 0);
986*4882a593Smuzhiyun inno_write(inno, 0x07, 0);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /* try to read the chip-version */
989*4882a593Smuzhiyun inno->chip_version = 1;
990*4882a593Smuzhiyun cell = nvmem_cell_get(inno->dev, "cpu-version");
991*4882a593Smuzhiyun if (IS_ERR(cell)) {
992*4882a593Smuzhiyun if (PTR_ERR(cell) == -EPROBE_DEFER)
993*4882a593Smuzhiyun return -EPROBE_DEFER;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun return 0;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun efuse_buf = nvmem_cell_read(cell, &len);
999*4882a593Smuzhiyun nvmem_cell_put(cell);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (IS_ERR(efuse_buf))
1002*4882a593Smuzhiyun return 0;
1003*4882a593Smuzhiyun if (len == 1)
1004*4882a593Smuzhiyun inno->chip_version = efuse_buf[0] + 1;
1005*4882a593Smuzhiyun kfree(efuse_buf);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun return 0;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun static int
inno_hdmi_phy_rk3328_power_on(struct inno_hdmi_phy * inno,const struct post_pll_config * cfg,const struct phy_config * phy_cfg)1011*4882a593Smuzhiyun inno_hdmi_phy_rk3328_power_on(struct inno_hdmi_phy *inno,
1012*4882a593Smuzhiyun const struct post_pll_config *cfg,
1013*4882a593Smuzhiyun const struct phy_config *phy_cfg)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun int ret;
1016*4882a593Smuzhiyun u32 v;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun inno_update_bits(inno, 0x02, RK3328_PDATA_EN, 0);
1019*4882a593Smuzhiyun inno_update_bits(inno, 0xaa, RK3328_POST_PLL_POWER_DOWN,
1020*4882a593Smuzhiyun RK3328_POST_PLL_POWER_DOWN);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun inno_write(inno, 0xac, RK3328_POST_PLL_FB_DIV_7_0(cfg->fbdiv));
1023*4882a593Smuzhiyun if (cfg->postdiv == 1) {
1024*4882a593Smuzhiyun inno_write(inno, 0xaa, RK3328_POST_PLL_REFCLK_SEL_TMDS);
1025*4882a593Smuzhiyun inno_write(inno, 0xab, RK3328_POST_PLL_FB_DIV_8(cfg->fbdiv) |
1026*4882a593Smuzhiyun RK3328_POST_PLL_PRE_DIV(cfg->prediv));
1027*4882a593Smuzhiyun } else {
1028*4882a593Smuzhiyun v = (cfg->postdiv / 2) - 1;
1029*4882a593Smuzhiyun v &= RK3328_POST_PLL_POST_DIV_MASK;
1030*4882a593Smuzhiyun inno_write(inno, 0xad, v);
1031*4882a593Smuzhiyun inno_write(inno, 0xab, RK3328_POST_PLL_FB_DIV_8(cfg->fbdiv) |
1032*4882a593Smuzhiyun RK3328_POST_PLL_PRE_DIV(cfg->prediv));
1033*4882a593Smuzhiyun inno_write(inno, 0xaa, RK3328_POST_PLL_POST_DIV_ENABLE |
1034*4882a593Smuzhiyun RK3328_POST_PLL_REFCLK_SEL_TMDS);
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun for (v = 0; v < 14; v++)
1038*4882a593Smuzhiyun inno_write(inno, 0xb5 + v, phy_cfg->regs[v]);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /* set ESD detection threshold for TMDS CLK, D2, D1 and D0 */
1041*4882a593Smuzhiyun for (v = 0; v < 4; v++)
1042*4882a593Smuzhiyun inno_update_bits(inno, 0xc8 + v, RK3328_ESD_DETECT_MASK,
1043*4882a593Smuzhiyun RK3328_ESD_DETECT_340MV);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun if (phy_cfg->tmdsclock > 340000000) {
1046*4882a593Smuzhiyun /* Set termination resistor to 100ohm */
1047*4882a593Smuzhiyun v = clk_get_rate(inno->sysclk) / 100000;
1048*4882a593Smuzhiyun inno_write(inno, 0xc5, RK3328_TERM_RESISTOR_CALIB_SPEED_14_8(v)
1049*4882a593Smuzhiyun | RK3328_BYPASS_TERM_RESISTOR_CALIB);
1050*4882a593Smuzhiyun inno_write(inno, 0xc6, RK3328_TERM_RESISTOR_CALIB_SPEED_7_0(v));
1051*4882a593Smuzhiyun inno_write(inno, 0xc7, RK3328_TERM_RESISTOR_100);
1052*4882a593Smuzhiyun inno_update_bits(inno, 0xc5,
1053*4882a593Smuzhiyun RK3328_BYPASS_TERM_RESISTOR_CALIB, 0);
1054*4882a593Smuzhiyun } else {
1055*4882a593Smuzhiyun inno_write(inno, 0xc5, RK3328_BYPASS_TERM_RESISTOR_CALIB);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /* clk termination resistor is 50ohm (parallel resistors) */
1058*4882a593Smuzhiyun if (phy_cfg->tmdsclock > 165000000)
1059*4882a593Smuzhiyun inno_update_bits(inno, 0xc8,
1060*4882a593Smuzhiyun RK3328_TMDS_TERM_RESIST_MASK,
1061*4882a593Smuzhiyun RK3328_TMDS_TERM_RESIST_75 |
1062*4882a593Smuzhiyun RK3328_TMDS_TERM_RESIST_150);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun /* data termination resistor for D2, D1 and D0 is 150ohm */
1065*4882a593Smuzhiyun for (v = 0; v < 3; v++)
1066*4882a593Smuzhiyun inno_update_bits(inno, 0xc9 + v,
1067*4882a593Smuzhiyun RK3328_TMDS_TERM_RESIST_MASK,
1068*4882a593Smuzhiyun RK3328_TMDS_TERM_RESIST_150);
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun inno_update_bits(inno, 0xaa, RK3328_POST_PLL_POWER_DOWN, 0);
1072*4882a593Smuzhiyun inno_update_bits(inno, 0xb0, RK3328_BANDGAP_ENABLE,
1073*4882a593Smuzhiyun RK3328_BANDGAP_ENABLE);
1074*4882a593Smuzhiyun inno_update_bits(inno, 0xb2, RK3328_TMDS_DRIVER_ENABLE,
1075*4882a593Smuzhiyun RK3328_TMDS_DRIVER_ENABLE);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun /* Wait for post PLL lock */
1078*4882a593Smuzhiyun ret = inno_poll(inno, 0xaf, v, v & RK3328_POST_PLL_LOCK_STATUS,
1079*4882a593Smuzhiyun 1000, 10000);
1080*4882a593Smuzhiyun if (ret) {
1081*4882a593Smuzhiyun dev_err(inno->dev, "Post-PLL locking failed\n");
1082*4882a593Smuzhiyun return ret;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun if (phy_cfg->tmdsclock > 340000000)
1086*4882a593Smuzhiyun msleep(100);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun inno_update_bits(inno, 0x02, RK3328_PDATA_EN, RK3328_PDATA_EN);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun /* Enable PHY IRQ */
1091*4882a593Smuzhiyun inno_write(inno, 0x05, RK3328_INT_TMDS_CLK(RK3328_INT_VSS_AGND_ESD_DET)
1092*4882a593Smuzhiyun | RK3328_INT_TMDS_D2(RK3328_INT_VSS_AGND_ESD_DET));
1093*4882a593Smuzhiyun inno_write(inno, 0x07, RK3328_INT_TMDS_D1(RK3328_INT_VSS_AGND_ESD_DET)
1094*4882a593Smuzhiyun | RK3328_INT_TMDS_D0(RK3328_INT_VSS_AGND_ESD_DET));
1095*4882a593Smuzhiyun return 0;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
inno_hdmi_phy_rk3328_power_off(struct inno_hdmi_phy * inno)1098*4882a593Smuzhiyun static void inno_hdmi_phy_rk3328_power_off(struct inno_hdmi_phy *inno)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun inno_update_bits(inno, 0xb2, RK3328_TMDS_DRIVER_ENABLE, 0);
1101*4882a593Smuzhiyun inno_update_bits(inno, 0xb0, RK3328_BANDGAP_ENABLE, 0);
1102*4882a593Smuzhiyun inno_update_bits(inno, 0xaa, RK3328_POST_PLL_POWER_DOWN,
1103*4882a593Smuzhiyun RK3328_POST_PLL_POWER_DOWN);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun /* Disable PHY IRQ */
1106*4882a593Smuzhiyun inno_write(inno, 0x05, 0);
1107*4882a593Smuzhiyun inno_write(inno, 0x07, 0);
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun static const struct inno_hdmi_phy_ops rk3328_hdmi_phy_ops = {
1111*4882a593Smuzhiyun .init = inno_hdmi_phy_rk3328_init,
1112*4882a593Smuzhiyun .power_on = inno_hdmi_phy_rk3328_power_on,
1113*4882a593Smuzhiyun .power_off = inno_hdmi_phy_rk3328_power_off,
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun static const struct inno_hdmi_phy_drv_data rk3228_hdmi_phy_drv_data = {
1117*4882a593Smuzhiyun .ops = &rk3228_hdmi_phy_ops,
1118*4882a593Smuzhiyun .clk_ops = &inno_hdmi_phy_rk3228_clk_ops,
1119*4882a593Smuzhiyun .phy_cfg_table = rk3228_phy_cfg,
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun static const struct inno_hdmi_phy_drv_data rk3328_hdmi_phy_drv_data = {
1123*4882a593Smuzhiyun .ops = &rk3328_hdmi_phy_ops,
1124*4882a593Smuzhiyun .clk_ops = &inno_hdmi_phy_rk3328_clk_ops,
1125*4882a593Smuzhiyun .phy_cfg_table = rk3328_phy_cfg,
1126*4882a593Smuzhiyun };
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun static const struct regmap_config inno_hdmi_phy_regmap_config = {
1129*4882a593Smuzhiyun .reg_bits = 32,
1130*4882a593Smuzhiyun .val_bits = 32,
1131*4882a593Smuzhiyun .reg_stride = 4,
1132*4882a593Smuzhiyun .max_register = 0x400,
1133*4882a593Smuzhiyun };
1134*4882a593Smuzhiyun
inno_hdmi_phy_action(void * data)1135*4882a593Smuzhiyun static void inno_hdmi_phy_action(void *data)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun struct inno_hdmi_phy *inno = data;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun clk_disable_unprepare(inno->refpclk);
1140*4882a593Smuzhiyun clk_disable_unprepare(inno->sysclk);
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
inno_hdmi_phy_probe(struct platform_device * pdev)1143*4882a593Smuzhiyun static int inno_hdmi_phy_probe(struct platform_device *pdev)
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun struct inno_hdmi_phy *inno;
1146*4882a593Smuzhiyun struct phy_provider *phy_provider;
1147*4882a593Smuzhiyun struct resource *res;
1148*4882a593Smuzhiyun void __iomem *regs;
1149*4882a593Smuzhiyun int ret;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun inno = devm_kzalloc(&pdev->dev, sizeof(*inno), GFP_KERNEL);
1152*4882a593Smuzhiyun if (!inno)
1153*4882a593Smuzhiyun return -ENOMEM;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun inno->dev = &pdev->dev;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun inno->plat_data = of_device_get_match_data(inno->dev);
1158*4882a593Smuzhiyun if (!inno->plat_data || !inno->plat_data->ops)
1159*4882a593Smuzhiyun return -EINVAL;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1162*4882a593Smuzhiyun regs = devm_ioremap_resource(inno->dev, res);
1163*4882a593Smuzhiyun if (IS_ERR(regs))
1164*4882a593Smuzhiyun return PTR_ERR(regs);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun inno->sysclk = devm_clk_get(inno->dev, "sysclk");
1167*4882a593Smuzhiyun if (IS_ERR(inno->sysclk)) {
1168*4882a593Smuzhiyun ret = PTR_ERR(inno->sysclk);
1169*4882a593Smuzhiyun dev_err(inno->dev, "failed to get sysclk: %d\n", ret);
1170*4882a593Smuzhiyun return ret;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun inno->refpclk = devm_clk_get(inno->dev, "refpclk");
1174*4882a593Smuzhiyun if (IS_ERR(inno->refpclk)) {
1175*4882a593Smuzhiyun ret = PTR_ERR(inno->refpclk);
1176*4882a593Smuzhiyun dev_err(inno->dev, "failed to get ref clock: %d\n", ret);
1177*4882a593Smuzhiyun return ret;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun inno->refoclk = devm_clk_get(inno->dev, "refoclk");
1181*4882a593Smuzhiyun if (IS_ERR(inno->refoclk)) {
1182*4882a593Smuzhiyun ret = PTR_ERR(inno->refoclk);
1183*4882a593Smuzhiyun dev_err(inno->dev, "failed to get oscillator-ref clock: %d\n",
1184*4882a593Smuzhiyun ret);
1185*4882a593Smuzhiyun return ret;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun ret = clk_prepare_enable(inno->sysclk);
1189*4882a593Smuzhiyun if (ret) {
1190*4882a593Smuzhiyun dev_err(inno->dev, "Cannot enable inno phy sysclk: %d\n", ret);
1191*4882a593Smuzhiyun return ret;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun /*
1195*4882a593Smuzhiyun * Refpclk needs to be on, on at least the rk3328 for still
1196*4882a593Smuzhiyun * unknown reasons.
1197*4882a593Smuzhiyun */
1198*4882a593Smuzhiyun ret = clk_prepare_enable(inno->refpclk);
1199*4882a593Smuzhiyun if (ret) {
1200*4882a593Smuzhiyun dev_err(inno->dev, "failed to enable refpclk\n");
1201*4882a593Smuzhiyun clk_disable_unprepare(inno->sysclk);
1202*4882a593Smuzhiyun return ret;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun ret = devm_add_action_or_reset(inno->dev, inno_hdmi_phy_action,
1206*4882a593Smuzhiyun inno);
1207*4882a593Smuzhiyun if (ret)
1208*4882a593Smuzhiyun return ret;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun inno->regmap = devm_regmap_init_mmio(inno->dev, regs,
1211*4882a593Smuzhiyun &inno_hdmi_phy_regmap_config);
1212*4882a593Smuzhiyun if (IS_ERR(inno->regmap))
1213*4882a593Smuzhiyun return PTR_ERR(inno->regmap);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /* only the newer rk3328 hdmiphy has an interrupt */
1216*4882a593Smuzhiyun inno->irq = platform_get_irq(pdev, 0);
1217*4882a593Smuzhiyun if (inno->irq > 0) {
1218*4882a593Smuzhiyun ret = devm_request_threaded_irq(inno->dev, inno->irq,
1219*4882a593Smuzhiyun inno_hdmi_phy_rk3328_hardirq,
1220*4882a593Smuzhiyun inno_hdmi_phy_rk3328_irq,
1221*4882a593Smuzhiyun IRQF_SHARED,
1222*4882a593Smuzhiyun dev_name(inno->dev), inno);
1223*4882a593Smuzhiyun if (ret)
1224*4882a593Smuzhiyun return ret;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun inno->phy = devm_phy_create(inno->dev, NULL, &inno_hdmi_phy_ops);
1228*4882a593Smuzhiyun if (IS_ERR(inno->phy)) {
1229*4882a593Smuzhiyun dev_err(inno->dev, "failed to create HDMI PHY\n");
1230*4882a593Smuzhiyun return PTR_ERR(inno->phy);
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun phy_set_drvdata(inno->phy, inno);
1234*4882a593Smuzhiyun phy_set_bus_width(inno->phy, 8);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun if (inno->plat_data->ops->init) {
1237*4882a593Smuzhiyun ret = inno->plat_data->ops->init(inno);
1238*4882a593Smuzhiyun if (ret)
1239*4882a593Smuzhiyun return ret;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun ret = inno_hdmi_phy_clk_register(inno);
1243*4882a593Smuzhiyun if (ret)
1244*4882a593Smuzhiyun return ret;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(inno->dev,
1247*4882a593Smuzhiyun of_phy_simple_xlate);
1248*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(phy_provider);
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun
inno_hdmi_phy_remove(struct platform_device * pdev)1251*4882a593Smuzhiyun static int inno_hdmi_phy_remove(struct platform_device *pdev)
1252*4882a593Smuzhiyun {
1253*4882a593Smuzhiyun of_clk_del_provider(pdev->dev.of_node);
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun return 0;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun static const struct of_device_id inno_hdmi_phy_of_match[] = {
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun .compatible = "rockchip,rk3228-hdmi-phy",
1261*4882a593Smuzhiyun .data = &rk3228_hdmi_phy_drv_data
1262*4882a593Smuzhiyun }, {
1263*4882a593Smuzhiyun .compatible = "rockchip,rk3328-hdmi-phy",
1264*4882a593Smuzhiyun .data = &rk3328_hdmi_phy_drv_data
1265*4882a593Smuzhiyun }, { /* sentinel */ }
1266*4882a593Smuzhiyun };
1267*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, inno_hdmi_phy_of_match);
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun static struct platform_driver inno_hdmi_phy_driver = {
1270*4882a593Smuzhiyun .probe = inno_hdmi_phy_probe,
1271*4882a593Smuzhiyun .remove = inno_hdmi_phy_remove,
1272*4882a593Smuzhiyun .driver = {
1273*4882a593Smuzhiyun .name = "inno-hdmi-phy",
1274*4882a593Smuzhiyun .of_match_table = inno_hdmi_phy_of_match,
1275*4882a593Smuzhiyun },
1276*4882a593Smuzhiyun };
1277*4882a593Smuzhiyun module_platform_driver(inno_hdmi_phy_driver);
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun MODULE_AUTHOR("Zheng Yang <zhengyang@rock-chips.com>");
1280*4882a593Smuzhiyun MODULE_DESCRIPTION("Innosilion HDMI 2.0 Transmitter PHY Driver");
1281*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1282