1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Rockchip MIPI Synopsys DPHY RX0 driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2019 Collabora, Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on:
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * drivers/media/platform/rockchip/isp1/mipi_dphy_sy.c
10*4882a593Smuzhiyun * in https://chromium.googlesource.com/chromiumos/third_party/kernel,
11*4882a593Smuzhiyun * chromeos-4.4 branch.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Copyright (C) 2017 Fuzhou Rockchip Electronics Co., Ltd.
14*4882a593Smuzhiyun * Jacob Chen <jacob2.chen@rock-chips.com>
15*4882a593Smuzhiyun * Shunqian Zheng <zhengsq@rock-chips.com>
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
22*4882a593Smuzhiyun #include <linux/module.h>
23*4882a593Smuzhiyun #include <linux/of.h>
24*4882a593Smuzhiyun #include <linux/of_device.h>
25*4882a593Smuzhiyun #include <linux/phy/phy.h>
26*4882a593Smuzhiyun #include <linux/phy/phy-mipi-dphy.h>
27*4882a593Smuzhiyun #include <linux/platform_device.h>
28*4882a593Smuzhiyun #include <linux/regmap.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define RK3399_GRF_SOC_CON9 0x6224
31*4882a593Smuzhiyun #define RK3399_GRF_SOC_CON21 0x6254
32*4882a593Smuzhiyun #define RK3399_GRF_SOC_CON22 0x6258
33*4882a593Smuzhiyun #define RK3399_GRF_SOC_CON23 0x625c
34*4882a593Smuzhiyun #define RK3399_GRF_SOC_CON24 0x6260
35*4882a593Smuzhiyun #define RK3399_GRF_SOC_CON25 0x6264
36*4882a593Smuzhiyun #define RK3399_GRF_SOC_STATUS1 0xe2a4
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define CLOCK_LANE_HS_RX_CONTROL 0x34
39*4882a593Smuzhiyun #define LANE0_HS_RX_CONTROL 0x44
40*4882a593Smuzhiyun #define LANE1_HS_RX_CONTROL 0x54
41*4882a593Smuzhiyun #define LANE2_HS_RX_CONTROL 0x84
42*4882a593Smuzhiyun #define LANE3_HS_RX_CONTROL 0x94
43*4882a593Smuzhiyun #define LANES_THS_SETTLE_CONTROL 0x75
44*4882a593Smuzhiyun #define THS_SETTLE_COUNTER_THRESHOLD 0x04
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct hsfreq_range {
47*4882a593Smuzhiyun u16 range_h;
48*4882a593Smuzhiyun u8 cfg_bit;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static const struct hsfreq_range rk3399_mipidphy_hsfreq_ranges[] = {
52*4882a593Smuzhiyun { 89, 0x00 }, { 99, 0x10 }, { 109, 0x20 }, { 129, 0x01 },
53*4882a593Smuzhiyun { 139, 0x11 }, { 149, 0x21 }, { 169, 0x02 }, { 179, 0x12 },
54*4882a593Smuzhiyun { 199, 0x22 }, { 219, 0x03 }, { 239, 0x13 }, { 249, 0x23 },
55*4882a593Smuzhiyun { 269, 0x04 }, { 299, 0x14 }, { 329, 0x05 }, { 359, 0x15 },
56*4882a593Smuzhiyun { 399, 0x25 }, { 449, 0x06 }, { 499, 0x16 }, { 549, 0x07 },
57*4882a593Smuzhiyun { 599, 0x17 }, { 649, 0x08 }, { 699, 0x18 }, { 749, 0x09 },
58*4882a593Smuzhiyun { 799, 0x19 }, { 849, 0x29 }, { 899, 0x39 }, { 949, 0x0a },
59*4882a593Smuzhiyun { 999, 0x1a }, { 1049, 0x2a }, { 1099, 0x3a }, { 1149, 0x0b },
60*4882a593Smuzhiyun { 1199, 0x1b }, { 1249, 0x2b }, { 1299, 0x3b }, { 1349, 0x0c },
61*4882a593Smuzhiyun { 1399, 0x1c }, { 1449, 0x2c }, { 1500, 0x3c }
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static const char * const rk3399_mipidphy_clks[] = {
65*4882a593Smuzhiyun "dphy-ref",
66*4882a593Smuzhiyun "dphy-cfg",
67*4882a593Smuzhiyun "grf",
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun enum dphy_reg_id {
71*4882a593Smuzhiyun GRF_DPHY_RX0_TURNDISABLE = 0,
72*4882a593Smuzhiyun GRF_DPHY_RX0_FORCERXMODE,
73*4882a593Smuzhiyun GRF_DPHY_RX0_FORCETXSTOPMODE,
74*4882a593Smuzhiyun GRF_DPHY_RX0_ENABLE,
75*4882a593Smuzhiyun GRF_DPHY_RX0_TESTCLR,
76*4882a593Smuzhiyun GRF_DPHY_RX0_TESTCLK,
77*4882a593Smuzhiyun GRF_DPHY_RX0_TESTEN,
78*4882a593Smuzhiyun GRF_DPHY_RX0_TESTDIN,
79*4882a593Smuzhiyun GRF_DPHY_RX0_TURNREQUEST,
80*4882a593Smuzhiyun GRF_DPHY_RX0_TESTDOUT,
81*4882a593Smuzhiyun GRF_DPHY_TX0_TURNDISABLE,
82*4882a593Smuzhiyun GRF_DPHY_TX0_FORCERXMODE,
83*4882a593Smuzhiyun GRF_DPHY_TX0_FORCETXSTOPMODE,
84*4882a593Smuzhiyun GRF_DPHY_TX0_TURNREQUEST,
85*4882a593Smuzhiyun GRF_DPHY_TX1RX1_TURNDISABLE,
86*4882a593Smuzhiyun GRF_DPHY_TX1RX1_FORCERXMODE,
87*4882a593Smuzhiyun GRF_DPHY_TX1RX1_FORCETXSTOPMODE,
88*4882a593Smuzhiyun GRF_DPHY_TX1RX1_ENABLE,
89*4882a593Smuzhiyun GRF_DPHY_TX1RX1_MASTERSLAVEZ,
90*4882a593Smuzhiyun GRF_DPHY_TX1RX1_BASEDIR,
91*4882a593Smuzhiyun GRF_DPHY_TX1RX1_ENABLECLK,
92*4882a593Smuzhiyun GRF_DPHY_TX1RX1_TURNREQUEST,
93*4882a593Smuzhiyun GRF_DPHY_RX1_SRC_SEL,
94*4882a593Smuzhiyun /* rk3288 only */
95*4882a593Smuzhiyun GRF_CON_DISABLE_ISP,
96*4882a593Smuzhiyun GRF_CON_ISP_DPHY_SEL,
97*4882a593Smuzhiyun GRF_DSI_CSI_TESTBUS_SEL,
98*4882a593Smuzhiyun GRF_DVP_V18SEL,
99*4882a593Smuzhiyun /* below is for rk3399 only */
100*4882a593Smuzhiyun GRF_DPHY_RX0_CLK_INV_SEL,
101*4882a593Smuzhiyun GRF_DPHY_RX1_CLK_INV_SEL,
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun struct dphy_reg {
105*4882a593Smuzhiyun u16 offset;
106*4882a593Smuzhiyun u8 mask;
107*4882a593Smuzhiyun u8 shift;
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define PHY_REG(_offset, _width, _shift) \
111*4882a593Smuzhiyun { .offset = _offset, .mask = BIT(_width) - 1, .shift = _shift, }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static const struct dphy_reg rk3399_grf_dphy_regs[] = {
114*4882a593Smuzhiyun [GRF_DPHY_RX0_TURNREQUEST] = PHY_REG(RK3399_GRF_SOC_CON9, 4, 0),
115*4882a593Smuzhiyun [GRF_DPHY_RX0_CLK_INV_SEL] = PHY_REG(RK3399_GRF_SOC_CON9, 1, 10),
116*4882a593Smuzhiyun [GRF_DPHY_RX1_CLK_INV_SEL] = PHY_REG(RK3399_GRF_SOC_CON9, 1, 11),
117*4882a593Smuzhiyun [GRF_DPHY_RX0_ENABLE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 0),
118*4882a593Smuzhiyun [GRF_DPHY_RX0_FORCERXMODE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 4),
119*4882a593Smuzhiyun [GRF_DPHY_RX0_FORCETXSTOPMODE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 8),
120*4882a593Smuzhiyun [GRF_DPHY_RX0_TURNDISABLE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 12),
121*4882a593Smuzhiyun [GRF_DPHY_TX0_FORCERXMODE] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 0),
122*4882a593Smuzhiyun [GRF_DPHY_TX0_FORCETXSTOPMODE] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 4),
123*4882a593Smuzhiyun [GRF_DPHY_TX0_TURNDISABLE] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 8),
124*4882a593Smuzhiyun [GRF_DPHY_TX0_TURNREQUEST] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 12),
125*4882a593Smuzhiyun [GRF_DPHY_TX1RX1_ENABLE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 0),
126*4882a593Smuzhiyun [GRF_DPHY_TX1RX1_FORCERXMODE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 4),
127*4882a593Smuzhiyun [GRF_DPHY_TX1RX1_FORCETXSTOPMODE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 8),
128*4882a593Smuzhiyun [GRF_DPHY_TX1RX1_TURNDISABLE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 12),
129*4882a593Smuzhiyun [GRF_DPHY_TX1RX1_TURNREQUEST] = PHY_REG(RK3399_GRF_SOC_CON24, 4, 0),
130*4882a593Smuzhiyun [GRF_DPHY_RX1_SRC_SEL] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 4),
131*4882a593Smuzhiyun [GRF_DPHY_TX1RX1_BASEDIR] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 5),
132*4882a593Smuzhiyun [GRF_DPHY_TX1RX1_ENABLECLK] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 6),
133*4882a593Smuzhiyun [GRF_DPHY_TX1RX1_MASTERSLAVEZ] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 7),
134*4882a593Smuzhiyun [GRF_DPHY_RX0_TESTDIN] = PHY_REG(RK3399_GRF_SOC_CON25, 8, 0),
135*4882a593Smuzhiyun [GRF_DPHY_RX0_TESTEN] = PHY_REG(RK3399_GRF_SOC_CON25, 1, 8),
136*4882a593Smuzhiyun [GRF_DPHY_RX0_TESTCLK] = PHY_REG(RK3399_GRF_SOC_CON25, 1, 9),
137*4882a593Smuzhiyun [GRF_DPHY_RX0_TESTCLR] = PHY_REG(RK3399_GRF_SOC_CON25, 1, 10),
138*4882a593Smuzhiyun [GRF_DPHY_RX0_TESTDOUT] = PHY_REG(RK3399_GRF_SOC_STATUS1, 8, 0),
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun struct rk_dphy_drv_data {
142*4882a593Smuzhiyun const char * const *clks;
143*4882a593Smuzhiyun unsigned int num_clks;
144*4882a593Smuzhiyun const struct hsfreq_range *hsfreq_ranges;
145*4882a593Smuzhiyun unsigned int num_hsfreq_ranges;
146*4882a593Smuzhiyun const struct dphy_reg *regs;
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun struct rk_dphy {
150*4882a593Smuzhiyun struct device *dev;
151*4882a593Smuzhiyun struct regmap *grf;
152*4882a593Smuzhiyun struct clk_bulk_data *clks;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun const struct rk_dphy_drv_data *drv_data;
155*4882a593Smuzhiyun struct phy_configure_opts_mipi_dphy config;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun u8 hsfreq;
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
rk_dphy_write_grf(struct rk_dphy * priv,unsigned int index,u8 value)160*4882a593Smuzhiyun static inline void rk_dphy_write_grf(struct rk_dphy *priv,
161*4882a593Smuzhiyun unsigned int index, u8 value)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun const struct dphy_reg *reg = &priv->drv_data->regs[index];
164*4882a593Smuzhiyun /* Update high word */
165*4882a593Smuzhiyun unsigned int val = (value << reg->shift) |
166*4882a593Smuzhiyun (reg->mask << (reg->shift + 16));
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (WARN_ON(!reg->offset))
169*4882a593Smuzhiyun return;
170*4882a593Smuzhiyun regmap_write(priv->grf, reg->offset, val);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
rk_dphy_write(struct rk_dphy * priv,u8 test_code,u8 test_data)173*4882a593Smuzhiyun static void rk_dphy_write(struct rk_dphy *priv, u8 test_code, u8 test_data)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTDIN, test_code);
176*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTEN, 1);
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun * With the falling edge on TESTCLK, the TESTDIN[7:0] signal content
179*4882a593Smuzhiyun * is latched internally as the current test code. Test data is
180*4882a593Smuzhiyun * programmed internally by rising edge on TESTCLK.
181*4882a593Smuzhiyun * This code assumes that TESTCLK is already 1.
182*4882a593Smuzhiyun */
183*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLK, 0);
184*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTEN, 0);
185*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTDIN, test_data);
186*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLK, 1);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
rk_dphy_enable(struct rk_dphy * priv)189*4882a593Smuzhiyun static void rk_dphy_enable(struct rk_dphy *priv)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_FORCERXMODE, 0);
192*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_FORCETXSTOPMODE, 0);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Disable lane turn around, which is ignored in receive mode */
195*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_TURNREQUEST, 0);
196*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_TURNDISABLE, 0xf);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_ENABLE,
199*4882a593Smuzhiyun GENMASK(priv->config.lanes - 1, 0));
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* dphy start */
202*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLK, 1);
203*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLR, 1);
204*4882a593Smuzhiyun usleep_range(100, 150);
205*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLR, 0);
206*4882a593Smuzhiyun usleep_range(100, 150);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* set clock lane */
209*4882a593Smuzhiyun /* HS hsfreq_range & lane 0 settle bypass */
210*4882a593Smuzhiyun rk_dphy_write(priv, CLOCK_LANE_HS_RX_CONTROL, 0);
211*4882a593Smuzhiyun /* HS RX Control of lane0 */
212*4882a593Smuzhiyun rk_dphy_write(priv, LANE0_HS_RX_CONTROL, priv->hsfreq << 1);
213*4882a593Smuzhiyun /* HS RX Control of lane1 */
214*4882a593Smuzhiyun rk_dphy_write(priv, LANE1_HS_RX_CONTROL, priv->hsfreq << 1);
215*4882a593Smuzhiyun /* HS RX Control of lane2 */
216*4882a593Smuzhiyun rk_dphy_write(priv, LANE2_HS_RX_CONTROL, priv->hsfreq << 1);
217*4882a593Smuzhiyun /* HS RX Control of lane3 */
218*4882a593Smuzhiyun rk_dphy_write(priv, LANE3_HS_RX_CONTROL, priv->hsfreq << 1);
219*4882a593Smuzhiyun /* HS RX Data Lanes Settle State Time Control */
220*4882a593Smuzhiyun rk_dphy_write(priv, LANES_THS_SETTLE_CONTROL,
221*4882a593Smuzhiyun THS_SETTLE_COUNTER_THRESHOLD);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* Normal operation */
224*4882a593Smuzhiyun rk_dphy_write(priv, 0x0, 0);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
rk_dphy_configure(struct phy * phy,union phy_configure_opts * opts)227*4882a593Smuzhiyun static int rk_dphy_configure(struct phy *phy, union phy_configure_opts *opts)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun struct rk_dphy *priv = phy_get_drvdata(phy);
230*4882a593Smuzhiyun const struct rk_dphy_drv_data *drv_data = priv->drv_data;
231*4882a593Smuzhiyun struct phy_configure_opts_mipi_dphy *config = &opts->mipi_dphy;
232*4882a593Smuzhiyun unsigned int hsfreq = 0;
233*4882a593Smuzhiyun unsigned int i;
234*4882a593Smuzhiyun u64 data_rate_mbps;
235*4882a593Smuzhiyun int ret;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* pass with phy_mipi_dphy_get_default_config (with pixel rate?) */
238*4882a593Smuzhiyun ret = phy_mipi_dphy_config_validate(config);
239*4882a593Smuzhiyun if (ret)
240*4882a593Smuzhiyun return ret;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun data_rate_mbps = div_u64(config->hs_clk_rate, 1000 * 1000);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun dev_dbg(priv->dev, "lanes %d - data_rate_mbps %llu\n",
245*4882a593Smuzhiyun config->lanes, data_rate_mbps);
246*4882a593Smuzhiyun for (i = 0; i < drv_data->num_hsfreq_ranges; i++) {
247*4882a593Smuzhiyun if (drv_data->hsfreq_ranges[i].range_h >= data_rate_mbps) {
248*4882a593Smuzhiyun hsfreq = drv_data->hsfreq_ranges[i].cfg_bit;
249*4882a593Smuzhiyun break;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun if (!hsfreq)
253*4882a593Smuzhiyun return -EINVAL;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun priv->hsfreq = hsfreq;
256*4882a593Smuzhiyun priv->config = *config;
257*4882a593Smuzhiyun return 0;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
rk_dphy_power_on(struct phy * phy)260*4882a593Smuzhiyun static int rk_dphy_power_on(struct phy *phy)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun struct rk_dphy *priv = phy_get_drvdata(phy);
263*4882a593Smuzhiyun int ret;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun ret = clk_bulk_enable(priv->drv_data->num_clks, priv->clks);
266*4882a593Smuzhiyun if (ret)
267*4882a593Smuzhiyun return ret;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun rk_dphy_enable(priv);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
rk_dphy_power_off(struct phy * phy)274*4882a593Smuzhiyun static int rk_dphy_power_off(struct phy *phy)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun struct rk_dphy *priv = phy_get_drvdata(phy);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun rk_dphy_write_grf(priv, GRF_DPHY_RX0_ENABLE, 0);
279*4882a593Smuzhiyun clk_bulk_disable(priv->drv_data->num_clks, priv->clks);
280*4882a593Smuzhiyun return 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
rk_dphy_init(struct phy * phy)283*4882a593Smuzhiyun static int rk_dphy_init(struct phy *phy)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun struct rk_dphy *priv = phy_get_drvdata(phy);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return clk_bulk_prepare(priv->drv_data->num_clks, priv->clks);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
rk_dphy_exit(struct phy * phy)290*4882a593Smuzhiyun static int rk_dphy_exit(struct phy *phy)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct rk_dphy *priv = phy_get_drvdata(phy);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun clk_bulk_unprepare(priv->drv_data->num_clks, priv->clks);
295*4882a593Smuzhiyun return 0;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static const struct phy_ops rk_dphy_ops = {
299*4882a593Smuzhiyun .power_on = rk_dphy_power_on,
300*4882a593Smuzhiyun .power_off = rk_dphy_power_off,
301*4882a593Smuzhiyun .init = rk_dphy_init,
302*4882a593Smuzhiyun .exit = rk_dphy_exit,
303*4882a593Smuzhiyun .configure = rk_dphy_configure,
304*4882a593Smuzhiyun .owner = THIS_MODULE,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static const struct rk_dphy_drv_data rk3399_mipidphy_drv_data = {
308*4882a593Smuzhiyun .clks = rk3399_mipidphy_clks,
309*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(rk3399_mipidphy_clks),
310*4882a593Smuzhiyun .hsfreq_ranges = rk3399_mipidphy_hsfreq_ranges,
311*4882a593Smuzhiyun .num_hsfreq_ranges = ARRAY_SIZE(rk3399_mipidphy_hsfreq_ranges),
312*4882a593Smuzhiyun .regs = rk3399_grf_dphy_regs,
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun static const struct of_device_id rk_dphy_dt_ids[] = {
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun .compatible = "rockchip,rk3399-mipi-dphy-rx0",
318*4882a593Smuzhiyun .data = &rk3399_mipidphy_drv_data,
319*4882a593Smuzhiyun },
320*4882a593Smuzhiyun {}
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rk_dphy_dt_ids);
323*4882a593Smuzhiyun
rk_dphy_probe(struct platform_device * pdev)324*4882a593Smuzhiyun static int rk_dphy_probe(struct platform_device *pdev)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct device *dev = &pdev->dev;
327*4882a593Smuzhiyun struct device_node *np = dev->of_node;
328*4882a593Smuzhiyun const struct rk_dphy_drv_data *drv_data;
329*4882a593Smuzhiyun struct phy_provider *phy_provider;
330*4882a593Smuzhiyun const struct of_device_id *of_id;
331*4882a593Smuzhiyun struct rk_dphy *priv;
332*4882a593Smuzhiyun struct phy *phy;
333*4882a593Smuzhiyun unsigned int i;
334*4882a593Smuzhiyun int ret;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (!dev->parent || !dev->parent->of_node)
337*4882a593Smuzhiyun return -ENODEV;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
340*4882a593Smuzhiyun if (!priv)
341*4882a593Smuzhiyun return -ENOMEM;
342*4882a593Smuzhiyun priv->dev = dev;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun priv->grf = syscon_node_to_regmap(dev->parent->of_node);
345*4882a593Smuzhiyun if (IS_ERR(priv->grf)) {
346*4882a593Smuzhiyun dev_err(dev, "Can't find GRF syscon\n");
347*4882a593Smuzhiyun return -ENODEV;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun of_id = of_match_device(rk_dphy_dt_ids, dev);
351*4882a593Smuzhiyun if (!of_id)
352*4882a593Smuzhiyun return -EINVAL;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun drv_data = of_id->data;
355*4882a593Smuzhiyun priv->drv_data = drv_data;
356*4882a593Smuzhiyun priv->clks = devm_kcalloc(&pdev->dev, drv_data->num_clks,
357*4882a593Smuzhiyun sizeof(*priv->clks), GFP_KERNEL);
358*4882a593Smuzhiyun if (!priv->clks)
359*4882a593Smuzhiyun return -ENOMEM;
360*4882a593Smuzhiyun for (i = 0; i < drv_data->num_clks; i++)
361*4882a593Smuzhiyun priv->clks[i].id = drv_data->clks[i];
362*4882a593Smuzhiyun ret = devm_clk_bulk_get(&pdev->dev, drv_data->num_clks, priv->clks);
363*4882a593Smuzhiyun if (ret)
364*4882a593Smuzhiyun return ret;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun phy = devm_phy_create(dev, np, &rk_dphy_ops);
367*4882a593Smuzhiyun if (IS_ERR(phy)) {
368*4882a593Smuzhiyun dev_err(dev, "failed to create phy\n");
369*4882a593Smuzhiyun return PTR_ERR(phy);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun phy_set_drvdata(phy, priv);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(phy_provider);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun static struct platform_driver rk_dphy_driver = {
379*4882a593Smuzhiyun .probe = rk_dphy_probe,
380*4882a593Smuzhiyun .driver = {
381*4882a593Smuzhiyun .name = "rockchip-mipi-dphy-rx0",
382*4882a593Smuzhiyun .of_match_table = rk_dphy_dt_ids,
383*4882a593Smuzhiyun },
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun module_platform_driver(rk_dphy_driver);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun MODULE_AUTHOR("Ezequiel Garcia <ezequiel@collabora.com>");
388*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip MIPI Synopsys DPHY RX0 driver");
389*4882a593Smuzhiyun MODULE_LICENSE("Dual MIT/GPL");
390