xref: /OK3568_Linux_fs/kernel/drivers/phy/rockchip/phy-rockchip-dp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Rockchip DP PHY driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016 FuZhou Rockchip Co., Ltd.
6*4882a593Smuzhiyun  * Author: Yakir Yang <ykk@@rock-chips.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/phy/phy.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define GRF_SOC_CON12                           0x0274
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define GRF_EDP_REF_CLK_SEL_INTER_HIWORD_MASK   BIT(20)
20*4882a593Smuzhiyun #define GRF_EDP_REF_CLK_SEL_INTER               BIT(4)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define GRF_EDP_PHY_SIDDQ_HIWORD_MASK           BIT(21)
23*4882a593Smuzhiyun #define GRF_EDP_PHY_SIDDQ_ON                    0
24*4882a593Smuzhiyun #define GRF_EDP_PHY_SIDDQ_OFF                   BIT(5)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun struct rockchip_dp_phy {
27*4882a593Smuzhiyun 	struct device  *dev;
28*4882a593Smuzhiyun 	struct regmap  *grf;
29*4882a593Smuzhiyun 	struct clk     *phy_24m;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
rockchip_set_phy_state(struct phy * phy,bool enable)32*4882a593Smuzhiyun static int rockchip_set_phy_state(struct phy *phy, bool enable)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	struct rockchip_dp_phy *dp = phy_get_drvdata(phy);
35*4882a593Smuzhiyun 	int ret;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	if (enable) {
38*4882a593Smuzhiyun 		ret = regmap_write(dp->grf, GRF_SOC_CON12,
39*4882a593Smuzhiyun 				   GRF_EDP_PHY_SIDDQ_HIWORD_MASK |
40*4882a593Smuzhiyun 				   GRF_EDP_PHY_SIDDQ_ON);
41*4882a593Smuzhiyun 		if (ret < 0) {
42*4882a593Smuzhiyun 			dev_err(dp->dev, "Can't enable PHY power %d\n", ret);
43*4882a593Smuzhiyun 			return ret;
44*4882a593Smuzhiyun 		}
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 		ret = clk_prepare_enable(dp->phy_24m);
47*4882a593Smuzhiyun 	} else {
48*4882a593Smuzhiyun 		clk_disable_unprepare(dp->phy_24m);
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 		ret = regmap_write(dp->grf, GRF_SOC_CON12,
51*4882a593Smuzhiyun 				   GRF_EDP_PHY_SIDDQ_HIWORD_MASK |
52*4882a593Smuzhiyun 				   GRF_EDP_PHY_SIDDQ_OFF);
53*4882a593Smuzhiyun 	}
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	return ret;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
rockchip_dp_phy_power_on(struct phy * phy)58*4882a593Smuzhiyun static int rockchip_dp_phy_power_on(struct phy *phy)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	return rockchip_set_phy_state(phy, true);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
rockchip_dp_phy_power_off(struct phy * phy)63*4882a593Smuzhiyun static int rockchip_dp_phy_power_off(struct phy *phy)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	return rockchip_set_phy_state(phy, false);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun static const struct phy_ops rockchip_dp_phy_ops = {
69*4882a593Smuzhiyun 	.power_on	= rockchip_dp_phy_power_on,
70*4882a593Smuzhiyun 	.power_off	= rockchip_dp_phy_power_off,
71*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
rockchip_dp_phy_probe(struct platform_device * pdev)74*4882a593Smuzhiyun static int rockchip_dp_phy_probe(struct platform_device *pdev)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
77*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
78*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
79*4882a593Smuzhiyun 	struct rockchip_dp_phy *dp;
80*4882a593Smuzhiyun 	struct phy *phy;
81*4882a593Smuzhiyun 	int ret;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	if (!np)
84*4882a593Smuzhiyun 		return -ENODEV;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	if (!dev->parent || !dev->parent->of_node)
87*4882a593Smuzhiyun 		return -ENODEV;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	dp = devm_kzalloc(dev, sizeof(*dp), GFP_KERNEL);
90*4882a593Smuzhiyun 	if (!dp)
91*4882a593Smuzhiyun 		return -ENOMEM;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	dp->dev = dev;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	dp->phy_24m = devm_clk_get(dev, "24m");
96*4882a593Smuzhiyun 	if (IS_ERR(dp->phy_24m)) {
97*4882a593Smuzhiyun 		dev_err(dev, "cannot get clock 24m\n");
98*4882a593Smuzhiyun 		return PTR_ERR(dp->phy_24m);
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	ret = clk_set_rate(dp->phy_24m, 24000000);
102*4882a593Smuzhiyun 	if (ret < 0) {
103*4882a593Smuzhiyun 		dev_err(dp->dev, "cannot set clock phy_24m %d\n", ret);
104*4882a593Smuzhiyun 		return ret;
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	dp->grf = syscon_node_to_regmap(dev->parent->of_node);
108*4882a593Smuzhiyun 	if (IS_ERR(dp->grf)) {
109*4882a593Smuzhiyun 		dev_err(dev, "rk3288-dp needs the General Register Files syscon\n");
110*4882a593Smuzhiyun 		return PTR_ERR(dp->grf);
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	ret = regmap_write(dp->grf, GRF_SOC_CON12, GRF_EDP_REF_CLK_SEL_INTER |
114*4882a593Smuzhiyun 			   GRF_EDP_REF_CLK_SEL_INTER_HIWORD_MASK);
115*4882a593Smuzhiyun 	if (ret != 0) {
116*4882a593Smuzhiyun 		dev_err(dp->dev, "Could not config GRF edp ref clk: %d\n", ret);
117*4882a593Smuzhiyun 		return ret;
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	phy = devm_phy_create(dev, np, &rockchip_dp_phy_ops);
121*4882a593Smuzhiyun 	if (IS_ERR(phy)) {
122*4882a593Smuzhiyun 		dev_err(dev, "failed to create phy\n");
123*4882a593Smuzhiyun 		return PTR_ERR(phy);
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun 	phy_set_drvdata(phy, dp);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(phy_provider);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static const struct of_device_id rockchip_dp_phy_dt_ids[] = {
133*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3288-dp-phy" },
134*4882a593Smuzhiyun 	{}
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rockchip_dp_phy_dt_ids);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static struct platform_driver rockchip_dp_phy_driver = {
140*4882a593Smuzhiyun 	.probe		= rockchip_dp_phy_probe,
141*4882a593Smuzhiyun 	.driver		= {
142*4882a593Smuzhiyun 		.name	= "rockchip-dp-phy",
143*4882a593Smuzhiyun 		.of_match_table = rockchip_dp_phy_dt_ids,
144*4882a593Smuzhiyun 	},
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun module_platform_driver(rockchip_dp_phy_driver);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
150*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip DP PHY driver");
151*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
152