1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012-2014,2017 The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun * Copyright (c) 2018-2020, Linaro Limited
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/phy/phy.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
17*4882a593Smuzhiyun #include <linux/reset.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define PHY_CTRL0 0x6C
21*4882a593Smuzhiyun #define PHY_CTRL1 0x70
22*4882a593Smuzhiyun #define PHY_CTRL2 0x74
23*4882a593Smuzhiyun #define PHY_CTRL4 0x7C
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* PHY_CTRL bits */
26*4882a593Smuzhiyun #define REF_PHY_EN BIT(0)
27*4882a593Smuzhiyun #define LANE0_PWR_ON BIT(2)
28*4882a593Smuzhiyun #define SWI_PCS_CLK_SEL BIT(4)
29*4882a593Smuzhiyun #define TST_PWR_DOWN BIT(4)
30*4882a593Smuzhiyun #define PHY_RESET BIT(7)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define NUM_BULK_CLKS 3
33*4882a593Smuzhiyun #define NUM_BULK_REGS 2
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct ssphy_priv {
36*4882a593Smuzhiyun void __iomem *base;
37*4882a593Smuzhiyun struct device *dev;
38*4882a593Smuzhiyun struct reset_control *reset_com;
39*4882a593Smuzhiyun struct reset_control *reset_phy;
40*4882a593Smuzhiyun struct regulator_bulk_data regs[NUM_BULK_REGS];
41*4882a593Smuzhiyun struct clk_bulk_data clks[NUM_BULK_CLKS];
42*4882a593Smuzhiyun enum phy_mode mode;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
qcom_ssphy_updatel(void __iomem * addr,u32 mask,u32 val)45*4882a593Smuzhiyun static inline void qcom_ssphy_updatel(void __iomem *addr, u32 mask, u32 val)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun writel((readl(addr) & ~mask) | val, addr);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
qcom_ssphy_do_reset(struct ssphy_priv * priv)50*4882a593Smuzhiyun static int qcom_ssphy_do_reset(struct ssphy_priv *priv)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun int ret;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun if (!priv->reset_com) {
55*4882a593Smuzhiyun qcom_ssphy_updatel(priv->base + PHY_CTRL1, PHY_RESET,
56*4882a593Smuzhiyun PHY_RESET);
57*4882a593Smuzhiyun usleep_range(10, 20);
58*4882a593Smuzhiyun qcom_ssphy_updatel(priv->base + PHY_CTRL1, PHY_RESET, 0);
59*4882a593Smuzhiyun } else {
60*4882a593Smuzhiyun ret = reset_control_assert(priv->reset_com);
61*4882a593Smuzhiyun if (ret) {
62*4882a593Smuzhiyun dev_err(priv->dev, "Failed to assert reset com\n");
63*4882a593Smuzhiyun return ret;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun ret = reset_control_assert(priv->reset_phy);
67*4882a593Smuzhiyun if (ret) {
68*4882a593Smuzhiyun dev_err(priv->dev, "Failed to assert reset phy\n");
69*4882a593Smuzhiyun return ret;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun usleep_range(10, 20);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun ret = reset_control_deassert(priv->reset_com);
75*4882a593Smuzhiyun if (ret) {
76*4882a593Smuzhiyun dev_err(priv->dev, "Failed to deassert reset com\n");
77*4882a593Smuzhiyun return ret;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun ret = reset_control_deassert(priv->reset_phy);
81*4882a593Smuzhiyun if (ret) {
82*4882a593Smuzhiyun dev_err(priv->dev, "Failed to deassert reset phy\n");
83*4882a593Smuzhiyun return ret;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun return 0;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
qcom_ssphy_power_on(struct phy * phy)90*4882a593Smuzhiyun static int qcom_ssphy_power_on(struct phy *phy)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun struct ssphy_priv *priv = phy_get_drvdata(phy);
93*4882a593Smuzhiyun int ret;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun ret = regulator_bulk_enable(NUM_BULK_REGS, priv->regs);
96*4882a593Smuzhiyun if (ret)
97*4882a593Smuzhiyun return ret;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(NUM_BULK_CLKS, priv->clks);
100*4882a593Smuzhiyun if (ret)
101*4882a593Smuzhiyun goto err_disable_regulator;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun ret = qcom_ssphy_do_reset(priv);
104*4882a593Smuzhiyun if (ret)
105*4882a593Smuzhiyun goto err_disable_clock;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun writeb(SWI_PCS_CLK_SEL, priv->base + PHY_CTRL0);
108*4882a593Smuzhiyun qcom_ssphy_updatel(priv->base + PHY_CTRL4, LANE0_PWR_ON, LANE0_PWR_ON);
109*4882a593Smuzhiyun qcom_ssphy_updatel(priv->base + PHY_CTRL2, REF_PHY_EN, REF_PHY_EN);
110*4882a593Smuzhiyun qcom_ssphy_updatel(priv->base + PHY_CTRL4, TST_PWR_DOWN, 0);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun return 0;
113*4882a593Smuzhiyun err_disable_clock:
114*4882a593Smuzhiyun clk_bulk_disable_unprepare(NUM_BULK_CLKS, priv->clks);
115*4882a593Smuzhiyun err_disable_regulator:
116*4882a593Smuzhiyun regulator_bulk_disable(NUM_BULK_REGS, priv->regs);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return ret;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
qcom_ssphy_power_off(struct phy * phy)121*4882a593Smuzhiyun static int qcom_ssphy_power_off(struct phy *phy)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct ssphy_priv *priv = phy_get_drvdata(phy);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun qcom_ssphy_updatel(priv->base + PHY_CTRL4, LANE0_PWR_ON, 0);
126*4882a593Smuzhiyun qcom_ssphy_updatel(priv->base + PHY_CTRL2, REF_PHY_EN, 0);
127*4882a593Smuzhiyun qcom_ssphy_updatel(priv->base + PHY_CTRL4, TST_PWR_DOWN, TST_PWR_DOWN);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun clk_bulk_disable_unprepare(NUM_BULK_CLKS, priv->clks);
130*4882a593Smuzhiyun regulator_bulk_disable(NUM_BULK_REGS, priv->regs);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun return 0;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
qcom_ssphy_init_clock(struct ssphy_priv * priv)135*4882a593Smuzhiyun static int qcom_ssphy_init_clock(struct ssphy_priv *priv)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun priv->clks[0].id = "ref";
138*4882a593Smuzhiyun priv->clks[1].id = "ahb";
139*4882a593Smuzhiyun priv->clks[2].id = "pipe";
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return devm_clk_bulk_get(priv->dev, NUM_BULK_CLKS, priv->clks);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
qcom_ssphy_init_regulator(struct ssphy_priv * priv)144*4882a593Smuzhiyun static int qcom_ssphy_init_regulator(struct ssphy_priv *priv)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun int ret;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun priv->regs[0].supply = "vdd";
149*4882a593Smuzhiyun priv->regs[1].supply = "vdda1p8";
150*4882a593Smuzhiyun ret = devm_regulator_bulk_get(priv->dev, NUM_BULK_REGS, priv->regs);
151*4882a593Smuzhiyun if (ret) {
152*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
153*4882a593Smuzhiyun dev_err(priv->dev, "Failed to get regulators\n");
154*4882a593Smuzhiyun return ret;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return ret;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
qcom_ssphy_init_reset(struct ssphy_priv * priv)160*4882a593Smuzhiyun static int qcom_ssphy_init_reset(struct ssphy_priv *priv)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun priv->reset_com = devm_reset_control_get_optional_exclusive(priv->dev, "com");
163*4882a593Smuzhiyun if (IS_ERR(priv->reset_com)) {
164*4882a593Smuzhiyun dev_err(priv->dev, "Failed to get reset control com\n");
165*4882a593Smuzhiyun return PTR_ERR(priv->reset_com);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (priv->reset_com) {
169*4882a593Smuzhiyun /* if reset_com is present, reset_phy is no longer optional */
170*4882a593Smuzhiyun priv->reset_phy = devm_reset_control_get_exclusive(priv->dev, "phy");
171*4882a593Smuzhiyun if (IS_ERR(priv->reset_phy)) {
172*4882a593Smuzhiyun dev_err(priv->dev, "Failed to get reset control phy\n");
173*4882a593Smuzhiyun return PTR_ERR(priv->reset_phy);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const struct phy_ops qcom_ssphy_ops = {
181*4882a593Smuzhiyun .power_off = qcom_ssphy_power_off,
182*4882a593Smuzhiyun .power_on = qcom_ssphy_power_on,
183*4882a593Smuzhiyun .owner = THIS_MODULE,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
qcom_ssphy_probe(struct platform_device * pdev)186*4882a593Smuzhiyun static int qcom_ssphy_probe(struct platform_device *pdev)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun struct device *dev = &pdev->dev;
189*4882a593Smuzhiyun struct phy_provider *provider;
190*4882a593Smuzhiyun struct ssphy_priv *priv;
191*4882a593Smuzhiyun struct phy *phy;
192*4882a593Smuzhiyun int ret;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(struct ssphy_priv), GFP_KERNEL);
195*4882a593Smuzhiyun if (!priv)
196*4882a593Smuzhiyun return -ENOMEM;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun priv->dev = dev;
199*4882a593Smuzhiyun priv->mode = PHY_MODE_INVALID;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun priv->base = devm_platform_ioremap_resource(pdev, 0);
202*4882a593Smuzhiyun if (IS_ERR(priv->base))
203*4882a593Smuzhiyun return PTR_ERR(priv->base);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun ret = qcom_ssphy_init_clock(priv);
206*4882a593Smuzhiyun if (ret)
207*4882a593Smuzhiyun return ret;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun ret = qcom_ssphy_init_reset(priv);
210*4882a593Smuzhiyun if (ret)
211*4882a593Smuzhiyun return ret;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun ret = qcom_ssphy_init_regulator(priv);
214*4882a593Smuzhiyun if (ret)
215*4882a593Smuzhiyun return ret;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun phy = devm_phy_create(dev, dev->of_node, &qcom_ssphy_ops);
218*4882a593Smuzhiyun if (IS_ERR(phy)) {
219*4882a593Smuzhiyun dev_err(dev, "Failed to create the SS phy\n");
220*4882a593Smuzhiyun return PTR_ERR(phy);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun phy_set_drvdata(phy, priv);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(provider);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static const struct of_device_id qcom_ssphy_match[] = {
231*4882a593Smuzhiyun { .compatible = "qcom,usb-ss-28nm-phy", },
232*4882a593Smuzhiyun { },
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_ssphy_match);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static struct platform_driver qcom_ssphy_driver = {
237*4882a593Smuzhiyun .probe = qcom_ssphy_probe,
238*4882a593Smuzhiyun .driver = {
239*4882a593Smuzhiyun .name = "qcom-usb-ssphy",
240*4882a593Smuzhiyun .of_match_table = qcom_ssphy_match,
241*4882a593Smuzhiyun },
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun module_platform_driver(qcom_ssphy_driver);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm SuperSpeed USB PHY driver");
246*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
247