xref: /OK3568_Linux_fs/kernel/drivers/phy/qualcomm/phy-qcom-qusb2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2017, 2019, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/nvmem-consumer.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/phy/phy.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun #include <linux/reset.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <dt-bindings/phy/phy-qcom-qusb2.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define QUSB2PHY_PLL_TEST		0x04
26*4882a593Smuzhiyun #define CLK_REF_SEL			BIT(7)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define QUSB2PHY_PLL_TUNE		0x08
29*4882a593Smuzhiyun #define QUSB2PHY_PLL_USER_CTL1		0x0c
30*4882a593Smuzhiyun #define QUSB2PHY_PLL_USER_CTL2		0x10
31*4882a593Smuzhiyun #define QUSB2PHY_PLL_AUTOPGM_CTL1	0x1c
32*4882a593Smuzhiyun #define QUSB2PHY_PLL_PWR_CTRL		0x18
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* QUSB2PHY_PLL_STATUS register bits */
35*4882a593Smuzhiyun #define PLL_LOCKED			BIT(5)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* QUSB2PHY_PLL_COMMON_STATUS_ONE register bits */
38*4882a593Smuzhiyun #define CORE_READY_STATUS		BIT(0)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* QUSB2PHY_PORT_POWERDOWN register bits */
41*4882a593Smuzhiyun #define CLAMP_N_EN			BIT(5)
42*4882a593Smuzhiyun #define FREEZIO_N			BIT(1)
43*4882a593Smuzhiyun #define POWER_DOWN			BIT(0)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* QUSB2PHY_PWR_CTRL1 register bits */
46*4882a593Smuzhiyun #define PWR_CTRL1_VREF_SUPPLY_TRIM	BIT(5)
47*4882a593Smuzhiyun #define PWR_CTRL1_CLAMP_N_EN		BIT(1)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define QUSB2PHY_REFCLK_ENABLE		BIT(0)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define PHY_CLK_SCHEME_SEL		BIT(0)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* QUSB2PHY_INTR_CTRL register bits */
54*4882a593Smuzhiyun #define DMSE_INTR_HIGH_SEL			BIT(4)
55*4882a593Smuzhiyun #define DPSE_INTR_HIGH_SEL			BIT(3)
56*4882a593Smuzhiyun #define CHG_DET_INTR_EN				BIT(2)
57*4882a593Smuzhiyun #define DMSE_INTR_EN				BIT(1)
58*4882a593Smuzhiyun #define DPSE_INTR_EN				BIT(0)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* QUSB2PHY_PLL_CORE_INPUT_OVERRIDE register bits */
61*4882a593Smuzhiyun #define CORE_PLL_EN_FROM_RESET			BIT(4)
62*4882a593Smuzhiyun #define CORE_RESET				BIT(5)
63*4882a593Smuzhiyun #define CORE_RESET_MUX				BIT(6)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* QUSB2PHY_IMP_CTRL1 register bits */
66*4882a593Smuzhiyun #define IMP_RES_OFFSET_MASK			GENMASK(5, 0)
67*4882a593Smuzhiyun #define IMP_RES_OFFSET_SHIFT			0x0
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* QUSB2PHY_PLL_BIAS_CONTROL_2 register bits */
70*4882a593Smuzhiyun #define BIAS_CTRL2_RES_OFFSET_MASK		GENMASK(5, 0)
71*4882a593Smuzhiyun #define BIAS_CTRL2_RES_OFFSET_SHIFT		0x0
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* QUSB2PHY_CHG_CONTROL_2 register bits */
74*4882a593Smuzhiyun #define CHG_CTRL2_OFFSET_MASK			GENMASK(5, 4)
75*4882a593Smuzhiyun #define CHG_CTRL2_OFFSET_SHIFT			0x4
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* QUSB2PHY_PORT_TUNE1 register bits */
78*4882a593Smuzhiyun #define HSTX_TRIM_MASK				GENMASK(7, 4)
79*4882a593Smuzhiyun #define HSTX_TRIM_SHIFT				0x4
80*4882a593Smuzhiyun #define PREEMPH_WIDTH_HALF_BIT			BIT(2)
81*4882a593Smuzhiyun #define PREEMPHASIS_EN_MASK			GENMASK(1, 0)
82*4882a593Smuzhiyun #define PREEMPHASIS_EN_SHIFT			0x0
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* QUSB2PHY_PORT_TUNE2 register bits */
85*4882a593Smuzhiyun #define HSDISC_TRIM_MASK			GENMASK(1, 0)
86*4882a593Smuzhiyun #define HSDISC_TRIM_SHIFT			0x0
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define QUSB2PHY_PLL_ANALOG_CONTROLS_TWO	0x04
89*4882a593Smuzhiyun #define QUSB2PHY_PLL_CLOCK_INVERTERS		0x18c
90*4882a593Smuzhiyun #define QUSB2PHY_PLL_CMODE			0x2c
91*4882a593Smuzhiyun #define QUSB2PHY_PLL_LOCK_DELAY			0x184
92*4882a593Smuzhiyun #define QUSB2PHY_PLL_DIGITAL_TIMERS_TWO		0xb4
93*4882a593Smuzhiyun #define QUSB2PHY_PLL_BIAS_CONTROL_1		0x194
94*4882a593Smuzhiyun #define QUSB2PHY_PLL_BIAS_CONTROL_2		0x198
95*4882a593Smuzhiyun #define QUSB2PHY_PWR_CTRL2			0x214
96*4882a593Smuzhiyun #define QUSB2PHY_IMP_CTRL1			0x220
97*4882a593Smuzhiyun #define QUSB2PHY_IMP_CTRL2			0x224
98*4882a593Smuzhiyun #define QUSB2PHY_CHG_CTRL2			0x23c
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun struct qusb2_phy_init_tbl {
101*4882a593Smuzhiyun 	unsigned int offset;
102*4882a593Smuzhiyun 	unsigned int val;
103*4882a593Smuzhiyun 	/*
104*4882a593Smuzhiyun 	 * register part of layout ?
105*4882a593Smuzhiyun 	 * if yes, then offset gives index in the reg-layout
106*4882a593Smuzhiyun 	 */
107*4882a593Smuzhiyun 	int in_layout;
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define QUSB2_PHY_INIT_CFG(o, v) \
111*4882a593Smuzhiyun 	{			\
112*4882a593Smuzhiyun 		.offset = o,	\
113*4882a593Smuzhiyun 		.val = v,	\
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define QUSB2_PHY_INIT_CFG_L(o, v) \
117*4882a593Smuzhiyun 	{			\
118*4882a593Smuzhiyun 		.offset = o,	\
119*4882a593Smuzhiyun 		.val = v,	\
120*4882a593Smuzhiyun 		.in_layout = 1,	\
121*4882a593Smuzhiyun 	}
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* set of registers with offsets different per-PHY */
124*4882a593Smuzhiyun enum qusb2phy_reg_layout {
125*4882a593Smuzhiyun 	QUSB2PHY_PLL_CORE_INPUT_OVERRIDE,
126*4882a593Smuzhiyun 	QUSB2PHY_PLL_STATUS,
127*4882a593Smuzhiyun 	QUSB2PHY_PORT_TUNE1,
128*4882a593Smuzhiyun 	QUSB2PHY_PORT_TUNE2,
129*4882a593Smuzhiyun 	QUSB2PHY_PORT_TUNE3,
130*4882a593Smuzhiyun 	QUSB2PHY_PORT_TUNE4,
131*4882a593Smuzhiyun 	QUSB2PHY_PORT_TUNE5,
132*4882a593Smuzhiyun 	QUSB2PHY_PORT_TEST1,
133*4882a593Smuzhiyun 	QUSB2PHY_PORT_TEST2,
134*4882a593Smuzhiyun 	QUSB2PHY_PORT_POWERDOWN,
135*4882a593Smuzhiyun 	QUSB2PHY_INTR_CTRL,
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun static const unsigned int msm8996_regs_layout[] = {
139*4882a593Smuzhiyun 	[QUSB2PHY_PLL_STATUS]		= 0x38,
140*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TUNE1]		= 0x80,
141*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TUNE2]		= 0x84,
142*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TUNE3]		= 0x88,
143*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TUNE4]		= 0x8c,
144*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TUNE5]		= 0x90,
145*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TEST1]		= 0xb8,
146*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TEST2]		= 0x9c,
147*4882a593Smuzhiyun 	[QUSB2PHY_PORT_POWERDOWN]	= 0xb4,
148*4882a593Smuzhiyun 	[QUSB2PHY_INTR_CTRL]		= 0xbc,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static const struct qusb2_phy_init_tbl msm8996_init_tbl[] = {
152*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG_L(QUSB2PHY_PORT_TUNE1, 0xf8),
153*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG_L(QUSB2PHY_PORT_TUNE2, 0xb3),
154*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG_L(QUSB2PHY_PORT_TUNE3, 0x83),
155*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG_L(QUSB2PHY_PORT_TUNE4, 0xc0),
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_TUNE, 0x30),
158*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_USER_CTL1, 0x79),
159*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_USER_CTL2, 0x21),
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG_L(QUSB2PHY_PORT_TEST2, 0x14),
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_AUTOPGM_CTL1, 0x9f),
164*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_PWR_CTRL, 0x00),
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static const unsigned int msm8998_regs_layout[] = {
168*4882a593Smuzhiyun 	[QUSB2PHY_PLL_CORE_INPUT_OVERRIDE] = 0xa8,
169*4882a593Smuzhiyun 	[QUSB2PHY_PLL_STATUS]              = 0x1a0,
170*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TUNE1]              = 0x23c,
171*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TUNE2]              = 0x240,
172*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TUNE3]              = 0x244,
173*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TUNE4]              = 0x248,
174*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TEST1]              = 0x24c,
175*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TEST2]              = 0x250,
176*4882a593Smuzhiyun 	[QUSB2PHY_PORT_POWERDOWN]          = 0x210,
177*4882a593Smuzhiyun 	[QUSB2PHY_INTR_CTRL]               = 0x22c,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun static const struct qusb2_phy_init_tbl msm8998_init_tbl[] = {
181*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_ANALOG_CONTROLS_TWO, 0x13),
182*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_CLOCK_INVERTERS, 0x7c),
183*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_CMODE, 0x80),
184*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_LOCK_DELAY, 0x0a),
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG_L(QUSB2PHY_PORT_TUNE1, 0xa5),
187*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG_L(QUSB2PHY_PORT_TUNE2, 0x09),
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_DIGITAL_TIMERS_TWO, 0x19),
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static const unsigned int qusb2_v2_regs_layout[] = {
193*4882a593Smuzhiyun 	[QUSB2PHY_PLL_CORE_INPUT_OVERRIDE] = 0xa8,
194*4882a593Smuzhiyun 	[QUSB2PHY_PLL_STATUS]		= 0x1a0,
195*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TUNE1]		= 0x240,
196*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TUNE2]		= 0x244,
197*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TUNE3]		= 0x248,
198*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TUNE4]		= 0x24c,
199*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TUNE5]		= 0x250,
200*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TEST1]		= 0x254,
201*4882a593Smuzhiyun 	[QUSB2PHY_PORT_TEST2]		= 0x258,
202*4882a593Smuzhiyun 	[QUSB2PHY_PORT_POWERDOWN]	= 0x210,
203*4882a593Smuzhiyun 	[QUSB2PHY_INTR_CTRL]		= 0x230,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun static const struct qusb2_phy_init_tbl qusb2_v2_init_tbl[] = {
207*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_ANALOG_CONTROLS_TWO, 0x03),
208*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_CLOCK_INVERTERS, 0x7c),
209*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_CMODE, 0x80),
210*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_LOCK_DELAY, 0x0a),
211*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_DIGITAL_TIMERS_TWO, 0x19),
212*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_BIAS_CONTROL_1, 0x40),
213*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PLL_BIAS_CONTROL_2, 0x20),
214*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_PWR_CTRL2, 0x21),
215*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_IMP_CTRL1, 0x0),
216*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_IMP_CTRL2, 0x58),
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG_L(QUSB2PHY_PORT_TUNE1, 0x30),
219*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG_L(QUSB2PHY_PORT_TUNE2, 0x29),
220*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG_L(QUSB2PHY_PORT_TUNE3, 0xca),
221*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG_L(QUSB2PHY_PORT_TUNE4, 0x04),
222*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG_L(QUSB2PHY_PORT_TUNE5, 0x03),
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	QUSB2_PHY_INIT_CFG(QUSB2PHY_CHG_CTRL2, 0x0),
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun struct qusb2_phy_cfg {
228*4882a593Smuzhiyun 	const struct qusb2_phy_init_tbl *tbl;
229*4882a593Smuzhiyun 	/* number of entries in the table */
230*4882a593Smuzhiyun 	unsigned int tbl_num;
231*4882a593Smuzhiyun 	/* offset to PHY_CLK_SCHEME register in TCSR map */
232*4882a593Smuzhiyun 	unsigned int clk_scheme_offset;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* array of registers with different offsets */
235*4882a593Smuzhiyun 	const unsigned int *regs;
236*4882a593Smuzhiyun 	unsigned int mask_core_ready;
237*4882a593Smuzhiyun 	unsigned int disable_ctrl;
238*4882a593Smuzhiyun 	unsigned int autoresume_en;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* true if PHY has PLL_TEST register to select clk_scheme */
241*4882a593Smuzhiyun 	bool has_pll_test;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* true if TUNE1 register must be updated by fused value, else TUNE2 */
244*4882a593Smuzhiyun 	bool update_tune1_with_efuse;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* true if PHY has PLL_CORE_INPUT_OVERRIDE register to reset PLL */
247*4882a593Smuzhiyun 	bool has_pll_override;
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static const struct qusb2_phy_cfg msm8996_phy_cfg = {
251*4882a593Smuzhiyun 	.tbl		= msm8996_init_tbl,
252*4882a593Smuzhiyun 	.tbl_num	= ARRAY_SIZE(msm8996_init_tbl),
253*4882a593Smuzhiyun 	.regs		= msm8996_regs_layout,
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	.has_pll_test	= true,
256*4882a593Smuzhiyun 	.disable_ctrl	= (CLAMP_N_EN | FREEZIO_N | POWER_DOWN),
257*4882a593Smuzhiyun 	.mask_core_ready = PLL_LOCKED,
258*4882a593Smuzhiyun 	.autoresume_en	 = BIT(3),
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun static const struct qusb2_phy_cfg msm8998_phy_cfg = {
262*4882a593Smuzhiyun 	.tbl            = msm8998_init_tbl,
263*4882a593Smuzhiyun 	.tbl_num        = ARRAY_SIZE(msm8998_init_tbl),
264*4882a593Smuzhiyun 	.regs           = msm8998_regs_layout,
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	.disable_ctrl   = POWER_DOWN,
267*4882a593Smuzhiyun 	.mask_core_ready = CORE_READY_STATUS,
268*4882a593Smuzhiyun 	.has_pll_override = true,
269*4882a593Smuzhiyun 	.autoresume_en   = BIT(0),
270*4882a593Smuzhiyun 	.update_tune1_with_efuse = true,
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun static const struct qusb2_phy_cfg qusb2_v2_phy_cfg = {
274*4882a593Smuzhiyun 	.tbl		= qusb2_v2_init_tbl,
275*4882a593Smuzhiyun 	.tbl_num	= ARRAY_SIZE(qusb2_v2_init_tbl),
276*4882a593Smuzhiyun 	.regs		= qusb2_v2_regs_layout,
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	.disable_ctrl	= (PWR_CTRL1_VREF_SUPPLY_TRIM | PWR_CTRL1_CLAMP_N_EN |
279*4882a593Smuzhiyun 			   POWER_DOWN),
280*4882a593Smuzhiyun 	.mask_core_ready = CORE_READY_STATUS,
281*4882a593Smuzhiyun 	.has_pll_override = true,
282*4882a593Smuzhiyun 	.autoresume_en	  = BIT(0),
283*4882a593Smuzhiyun 	.update_tune1_with_efuse = true,
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static const char * const qusb2_phy_vreg_names[] = {
287*4882a593Smuzhiyun 	"vdda-pll", "vdda-phy-dpdm",
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #define QUSB2_NUM_VREGS		ARRAY_SIZE(qusb2_phy_vreg_names)
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /* struct override_param - structure holding qusb2 v2 phy overriding param
293*4882a593Smuzhiyun  * set override true if the  device tree property exists and read and assign
294*4882a593Smuzhiyun  * to value
295*4882a593Smuzhiyun  */
296*4882a593Smuzhiyun struct override_param {
297*4882a593Smuzhiyun 	bool override;
298*4882a593Smuzhiyun 	u8 value;
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /*struct override_params - structure holding qusb2 v2 phy overriding params
302*4882a593Smuzhiyun  * @imp_res_offset: rescode offset to be updated in IMP_CTRL1 register
303*4882a593Smuzhiyun  * @hstx_trim: HSTX_TRIM to be updated in TUNE1 register
304*4882a593Smuzhiyun  * @preemphasis: Amplitude Pre-Emphasis to be updated in TUNE1 register
305*4882a593Smuzhiyun  * @preemphasis_width: half/full-width Pre-Emphasis updated via TUNE1
306*4882a593Smuzhiyun  * @bias_ctrl: bias ctrl to be updated in BIAS_CONTROL_2 register
307*4882a593Smuzhiyun  * @charge_ctrl: charge ctrl to be updated in CHG_CTRL2 register
308*4882a593Smuzhiyun  * @hsdisc_trim: disconnect threshold to be updated in TUNE2 register
309*4882a593Smuzhiyun  */
310*4882a593Smuzhiyun struct override_params {
311*4882a593Smuzhiyun 	struct override_param imp_res_offset;
312*4882a593Smuzhiyun 	struct override_param hstx_trim;
313*4882a593Smuzhiyun 	struct override_param preemphasis;
314*4882a593Smuzhiyun 	struct override_param preemphasis_width;
315*4882a593Smuzhiyun 	struct override_param bias_ctrl;
316*4882a593Smuzhiyun 	struct override_param charge_ctrl;
317*4882a593Smuzhiyun 	struct override_param hsdisc_trim;
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /**
321*4882a593Smuzhiyun  * struct qusb2_phy - structure holding qusb2 phy attributes
322*4882a593Smuzhiyun  *
323*4882a593Smuzhiyun  * @phy: generic phy
324*4882a593Smuzhiyun  * @base: iomapped memory space for qubs2 phy
325*4882a593Smuzhiyun  *
326*4882a593Smuzhiyun  * @cfg_ahb_clk: AHB2PHY interface clock
327*4882a593Smuzhiyun  * @ref_clk: phy reference clock
328*4882a593Smuzhiyun  * @iface_clk: phy interface clock
329*4882a593Smuzhiyun  * @phy_reset: phy reset control
330*4882a593Smuzhiyun  * @vregs: regulator supplies bulk data
331*4882a593Smuzhiyun  *
332*4882a593Smuzhiyun  * @tcsr: TCSR syscon register map
333*4882a593Smuzhiyun  * @cell: nvmem cell containing phy tuning value
334*4882a593Smuzhiyun  *
335*4882a593Smuzhiyun  * @overrides: pointer to structure for all overriding tuning params
336*4882a593Smuzhiyun  *
337*4882a593Smuzhiyun  * @cfg: phy config data
338*4882a593Smuzhiyun  * @has_se_clk_scheme: indicate if PHY has single-ended ref clock scheme
339*4882a593Smuzhiyun  * @phy_initialized: indicate if PHY has been initialized
340*4882a593Smuzhiyun  * @mode: current PHY mode
341*4882a593Smuzhiyun  */
342*4882a593Smuzhiyun struct qusb2_phy {
343*4882a593Smuzhiyun 	struct phy *phy;
344*4882a593Smuzhiyun 	void __iomem *base;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	struct clk *cfg_ahb_clk;
347*4882a593Smuzhiyun 	struct clk *ref_clk;
348*4882a593Smuzhiyun 	struct clk *iface_clk;
349*4882a593Smuzhiyun 	struct reset_control *phy_reset;
350*4882a593Smuzhiyun 	struct regulator_bulk_data vregs[QUSB2_NUM_VREGS];
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	struct regmap *tcsr;
353*4882a593Smuzhiyun 	struct nvmem_cell *cell;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	struct override_params overrides;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	const struct qusb2_phy_cfg *cfg;
358*4882a593Smuzhiyun 	bool has_se_clk_scheme;
359*4882a593Smuzhiyun 	bool phy_initialized;
360*4882a593Smuzhiyun 	enum phy_mode mode;
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
qusb2_write_mask(void __iomem * base,u32 offset,u32 val,u32 mask)363*4882a593Smuzhiyun static inline void qusb2_write_mask(void __iomem *base, u32 offset,
364*4882a593Smuzhiyun 				    u32 val, u32 mask)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	u32 reg;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	reg = readl(base + offset);
369*4882a593Smuzhiyun 	reg &= ~mask;
370*4882a593Smuzhiyun 	reg |= val & mask;
371*4882a593Smuzhiyun 	writel(reg, base + offset);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* Ensure above write is completed */
374*4882a593Smuzhiyun 	readl(base + offset);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
qusb2_setbits(void __iomem * base,u32 offset,u32 val)377*4882a593Smuzhiyun static inline void qusb2_setbits(void __iomem *base, u32 offset, u32 val)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	u32 reg;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	reg = readl(base + offset);
382*4882a593Smuzhiyun 	reg |= val;
383*4882a593Smuzhiyun 	writel(reg, base + offset);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* Ensure above write is completed */
386*4882a593Smuzhiyun 	readl(base + offset);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
qusb2_clrbits(void __iomem * base,u32 offset,u32 val)389*4882a593Smuzhiyun static inline void qusb2_clrbits(void __iomem *base, u32 offset, u32 val)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	u32 reg;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	reg = readl(base + offset);
394*4882a593Smuzhiyun 	reg &= ~val;
395*4882a593Smuzhiyun 	writel(reg, base + offset);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* Ensure above write is completed */
398*4882a593Smuzhiyun 	readl(base + offset);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun static inline
qcom_qusb2_phy_configure(void __iomem * base,const unsigned int * regs,const struct qusb2_phy_init_tbl tbl[],int num)402*4882a593Smuzhiyun void qcom_qusb2_phy_configure(void __iomem *base,
403*4882a593Smuzhiyun 			      const unsigned int *regs,
404*4882a593Smuzhiyun 			      const struct qusb2_phy_init_tbl tbl[], int num)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	int i;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
409*4882a593Smuzhiyun 		if (tbl[i].in_layout)
410*4882a593Smuzhiyun 			writel(tbl[i].val, base + regs[tbl[i].offset]);
411*4882a593Smuzhiyun 		else
412*4882a593Smuzhiyun 			writel(tbl[i].val, base + tbl[i].offset);
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun /*
417*4882a593Smuzhiyun  * Update board specific PHY tuning override values if specified from
418*4882a593Smuzhiyun  * device tree.
419*4882a593Smuzhiyun  */
qusb2_phy_override_phy_params(struct qusb2_phy * qphy)420*4882a593Smuzhiyun static void qusb2_phy_override_phy_params(struct qusb2_phy *qphy)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	const struct qusb2_phy_cfg *cfg = qphy->cfg;
423*4882a593Smuzhiyun 	struct override_params *or = &qphy->overrides;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	if (or->imp_res_offset.override)
426*4882a593Smuzhiyun 		qusb2_write_mask(qphy->base, QUSB2PHY_IMP_CTRL1,
427*4882a593Smuzhiyun 		or->imp_res_offset.value << IMP_RES_OFFSET_SHIFT,
428*4882a593Smuzhiyun 			     IMP_RES_OFFSET_MASK);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	if (or->bias_ctrl.override)
431*4882a593Smuzhiyun 		qusb2_write_mask(qphy->base, QUSB2PHY_PLL_BIAS_CONTROL_2,
432*4882a593Smuzhiyun 		or->bias_ctrl.value << BIAS_CTRL2_RES_OFFSET_SHIFT,
433*4882a593Smuzhiyun 			   BIAS_CTRL2_RES_OFFSET_MASK);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	if (or->charge_ctrl.override)
436*4882a593Smuzhiyun 		qusb2_write_mask(qphy->base, QUSB2PHY_CHG_CTRL2,
437*4882a593Smuzhiyun 		or->charge_ctrl.value << CHG_CTRL2_OFFSET_SHIFT,
438*4882a593Smuzhiyun 			     CHG_CTRL2_OFFSET_MASK);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	if (or->hstx_trim.override)
441*4882a593Smuzhiyun 		qusb2_write_mask(qphy->base, cfg->regs[QUSB2PHY_PORT_TUNE1],
442*4882a593Smuzhiyun 		or->hstx_trim.value << HSTX_TRIM_SHIFT,
443*4882a593Smuzhiyun 				 HSTX_TRIM_MASK);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	if (or->preemphasis.override)
446*4882a593Smuzhiyun 		qusb2_write_mask(qphy->base, cfg->regs[QUSB2PHY_PORT_TUNE1],
447*4882a593Smuzhiyun 		or->preemphasis.value << PREEMPHASIS_EN_SHIFT,
448*4882a593Smuzhiyun 				PREEMPHASIS_EN_MASK);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	if (or->preemphasis_width.override) {
451*4882a593Smuzhiyun 		if (or->preemphasis_width.value ==
452*4882a593Smuzhiyun 		    QUSB2_V2_PREEMPHASIS_WIDTH_HALF_BIT)
453*4882a593Smuzhiyun 			qusb2_setbits(qphy->base,
454*4882a593Smuzhiyun 				      cfg->regs[QUSB2PHY_PORT_TUNE1],
455*4882a593Smuzhiyun 				      PREEMPH_WIDTH_HALF_BIT);
456*4882a593Smuzhiyun 		else
457*4882a593Smuzhiyun 			qusb2_clrbits(qphy->base,
458*4882a593Smuzhiyun 				      cfg->regs[QUSB2PHY_PORT_TUNE1],
459*4882a593Smuzhiyun 				      PREEMPH_WIDTH_HALF_BIT);
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	if (or->hsdisc_trim.override)
463*4882a593Smuzhiyun 		qusb2_write_mask(qphy->base, cfg->regs[QUSB2PHY_PORT_TUNE2],
464*4882a593Smuzhiyun 		or->hsdisc_trim.value << HSDISC_TRIM_SHIFT,
465*4882a593Smuzhiyun 				 HSDISC_TRIM_MASK);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun /*
469*4882a593Smuzhiyun  * Fetches HS Tx tuning value from nvmem and sets the
470*4882a593Smuzhiyun  * QUSB2PHY_PORT_TUNE1/2 register.
471*4882a593Smuzhiyun  * For error case, skip setting the value and use the default value.
472*4882a593Smuzhiyun  */
qusb2_phy_set_tune2_param(struct qusb2_phy * qphy)473*4882a593Smuzhiyun static void qusb2_phy_set_tune2_param(struct qusb2_phy *qphy)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	struct device *dev = &qphy->phy->dev;
476*4882a593Smuzhiyun 	const struct qusb2_phy_cfg *cfg = qphy->cfg;
477*4882a593Smuzhiyun 	u8 *val, hstx_trim;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	/* efuse register is optional */
480*4882a593Smuzhiyun 	if (!qphy->cell)
481*4882a593Smuzhiyun 		return;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/*
484*4882a593Smuzhiyun 	 * Read efuse register having TUNE2/1 parameter's high nibble.
485*4882a593Smuzhiyun 	 * If efuse register shows value as 0x0 (indicating value is not
486*4882a593Smuzhiyun 	 * fused), or if we fail to find a valid efuse register setting,
487*4882a593Smuzhiyun 	 * then use default value for high nibble that we have already
488*4882a593Smuzhiyun 	 * set while configuring the phy.
489*4882a593Smuzhiyun 	 */
490*4882a593Smuzhiyun 	val = nvmem_cell_read(qphy->cell, NULL);
491*4882a593Smuzhiyun 	if (IS_ERR(val)) {
492*4882a593Smuzhiyun 		dev_dbg(dev, "failed to read a valid hs-tx trim value\n");
493*4882a593Smuzhiyun 		return;
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 	hstx_trim = val[0];
496*4882a593Smuzhiyun 	kfree(val);
497*4882a593Smuzhiyun 	if (!hstx_trim) {
498*4882a593Smuzhiyun 		dev_dbg(dev, "failed to read a valid hs-tx trim value\n");
499*4882a593Smuzhiyun 		return;
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	/* Fused TUNE1/2 value is the higher nibble only */
503*4882a593Smuzhiyun 	if (cfg->update_tune1_with_efuse)
504*4882a593Smuzhiyun 		qusb2_write_mask(qphy->base, cfg->regs[QUSB2PHY_PORT_TUNE1],
505*4882a593Smuzhiyun 				 hstx_trim << HSTX_TRIM_SHIFT, HSTX_TRIM_MASK);
506*4882a593Smuzhiyun 	else
507*4882a593Smuzhiyun 		qusb2_write_mask(qphy->base, cfg->regs[QUSB2PHY_PORT_TUNE2],
508*4882a593Smuzhiyun 				 hstx_trim << HSTX_TRIM_SHIFT, HSTX_TRIM_MASK);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
qusb2_phy_set_mode(struct phy * phy,enum phy_mode mode,int submode)511*4882a593Smuzhiyun static int qusb2_phy_set_mode(struct phy *phy,
512*4882a593Smuzhiyun 			      enum phy_mode mode, int submode)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	struct qusb2_phy *qphy = phy_get_drvdata(phy);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	qphy->mode = mode;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	return 0;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
qusb2_phy_runtime_suspend(struct device * dev)521*4882a593Smuzhiyun static int __maybe_unused qusb2_phy_runtime_suspend(struct device *dev)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	struct qusb2_phy *qphy = dev_get_drvdata(dev);
524*4882a593Smuzhiyun 	const struct qusb2_phy_cfg *cfg = qphy->cfg;
525*4882a593Smuzhiyun 	u32 intr_mask;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	dev_vdbg(dev, "Suspending QUSB2 Phy, mode:%d\n", qphy->mode);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	if (!qphy->phy_initialized) {
530*4882a593Smuzhiyun 		dev_vdbg(dev, "PHY not initialized, bailing out\n");
531*4882a593Smuzhiyun 		return 0;
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/*
535*4882a593Smuzhiyun 	 * Enable DP/DM interrupts to detect line state changes based on current
536*4882a593Smuzhiyun 	 * speed. In other words, enable the triggers _opposite_ of what the
537*4882a593Smuzhiyun 	 * current D+/D- levels are e.g. if currently D+ high, D- low
538*4882a593Smuzhiyun 	 * (HS 'J'/Suspend), configure the mask to trigger on D+ low OR D- high
539*4882a593Smuzhiyun 	 */
540*4882a593Smuzhiyun 	intr_mask = DPSE_INTR_EN | DMSE_INTR_EN;
541*4882a593Smuzhiyun 	switch (qphy->mode) {
542*4882a593Smuzhiyun 	case PHY_MODE_USB_HOST_HS:
543*4882a593Smuzhiyun 	case PHY_MODE_USB_HOST_FS:
544*4882a593Smuzhiyun 	case PHY_MODE_USB_DEVICE_HS:
545*4882a593Smuzhiyun 	case PHY_MODE_USB_DEVICE_FS:
546*4882a593Smuzhiyun 		intr_mask |= DMSE_INTR_HIGH_SEL;
547*4882a593Smuzhiyun 		break;
548*4882a593Smuzhiyun 	case PHY_MODE_USB_HOST_LS:
549*4882a593Smuzhiyun 	case PHY_MODE_USB_DEVICE_LS:
550*4882a593Smuzhiyun 		intr_mask |= DPSE_INTR_HIGH_SEL;
551*4882a593Smuzhiyun 		break;
552*4882a593Smuzhiyun 	default:
553*4882a593Smuzhiyun 		/* No device connected, enable both DP/DM high interrupt */
554*4882a593Smuzhiyun 		intr_mask |= DMSE_INTR_HIGH_SEL;
555*4882a593Smuzhiyun 		intr_mask |= DPSE_INTR_HIGH_SEL;
556*4882a593Smuzhiyun 		break;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	writel(intr_mask, qphy->base + cfg->regs[QUSB2PHY_INTR_CTRL]);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* hold core PLL into reset */
562*4882a593Smuzhiyun 	if (cfg->has_pll_override) {
563*4882a593Smuzhiyun 		qusb2_setbits(qphy->base,
564*4882a593Smuzhiyun 			      cfg->regs[QUSB2PHY_PLL_CORE_INPUT_OVERRIDE],
565*4882a593Smuzhiyun 			      CORE_PLL_EN_FROM_RESET | CORE_RESET |
566*4882a593Smuzhiyun 			      CORE_RESET_MUX);
567*4882a593Smuzhiyun 	}
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	/* enable phy auto-resume only if device is connected on bus */
570*4882a593Smuzhiyun 	if (qphy->mode != PHY_MODE_INVALID) {
571*4882a593Smuzhiyun 		qusb2_setbits(qphy->base, cfg->regs[QUSB2PHY_PORT_TEST1],
572*4882a593Smuzhiyun 			      cfg->autoresume_en);
573*4882a593Smuzhiyun 		/* Autoresume bit has to be toggled in order to enable it */
574*4882a593Smuzhiyun 		qusb2_clrbits(qphy->base, cfg->regs[QUSB2PHY_PORT_TEST1],
575*4882a593Smuzhiyun 			      cfg->autoresume_en);
576*4882a593Smuzhiyun 	}
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	if (!qphy->has_se_clk_scheme)
579*4882a593Smuzhiyun 		clk_disable_unprepare(qphy->ref_clk);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	clk_disable_unprepare(qphy->cfg_ahb_clk);
582*4882a593Smuzhiyun 	clk_disable_unprepare(qphy->iface_clk);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	return 0;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
qusb2_phy_runtime_resume(struct device * dev)587*4882a593Smuzhiyun static int __maybe_unused qusb2_phy_runtime_resume(struct device *dev)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	struct qusb2_phy *qphy = dev_get_drvdata(dev);
590*4882a593Smuzhiyun 	const struct qusb2_phy_cfg *cfg = qphy->cfg;
591*4882a593Smuzhiyun 	int ret;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	dev_vdbg(dev, "Resuming QUSB2 phy, mode:%d\n", qphy->mode);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	if (!qphy->phy_initialized) {
596*4882a593Smuzhiyun 		dev_vdbg(dev, "PHY not initialized, bailing out\n");
597*4882a593Smuzhiyun 		return 0;
598*4882a593Smuzhiyun 	}
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	ret = clk_prepare_enable(qphy->iface_clk);
601*4882a593Smuzhiyun 	if (ret) {
602*4882a593Smuzhiyun 		dev_err(dev, "failed to enable iface_clk, %d\n", ret);
603*4882a593Smuzhiyun 		return ret;
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	ret = clk_prepare_enable(qphy->cfg_ahb_clk);
607*4882a593Smuzhiyun 	if (ret) {
608*4882a593Smuzhiyun 		dev_err(dev, "failed to enable cfg ahb clock, %d\n", ret);
609*4882a593Smuzhiyun 		goto disable_iface_clk;
610*4882a593Smuzhiyun 	}
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	if (!qphy->has_se_clk_scheme) {
613*4882a593Smuzhiyun 		ret = clk_prepare_enable(qphy->ref_clk);
614*4882a593Smuzhiyun 		if (ret) {
615*4882a593Smuzhiyun 			dev_err(dev, "failed to enable ref clk, %d\n", ret);
616*4882a593Smuzhiyun 			goto disable_ahb_clk;
617*4882a593Smuzhiyun 		}
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	writel(0x0, qphy->base + cfg->regs[QUSB2PHY_INTR_CTRL]);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	/* bring core PLL out of reset */
623*4882a593Smuzhiyun 	if (cfg->has_pll_override) {
624*4882a593Smuzhiyun 		qusb2_clrbits(qphy->base,
625*4882a593Smuzhiyun 			      cfg->regs[QUSB2PHY_PLL_CORE_INPUT_OVERRIDE],
626*4882a593Smuzhiyun 			      CORE_RESET | CORE_RESET_MUX);
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	return 0;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun disable_ahb_clk:
632*4882a593Smuzhiyun 	clk_disable_unprepare(qphy->cfg_ahb_clk);
633*4882a593Smuzhiyun disable_iface_clk:
634*4882a593Smuzhiyun 	clk_disable_unprepare(qphy->iface_clk);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	return ret;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
qusb2_phy_init(struct phy * phy)639*4882a593Smuzhiyun static int qusb2_phy_init(struct phy *phy)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	struct qusb2_phy *qphy = phy_get_drvdata(phy);
642*4882a593Smuzhiyun 	const struct qusb2_phy_cfg *cfg = qphy->cfg;
643*4882a593Smuzhiyun 	unsigned int val = 0;
644*4882a593Smuzhiyun 	unsigned int clk_scheme;
645*4882a593Smuzhiyun 	int ret;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	dev_vdbg(&phy->dev, "%s(): Initializing QUSB2 phy\n", __func__);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* turn on regulator supplies */
650*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(qphy->vregs), qphy->vregs);
651*4882a593Smuzhiyun 	if (ret)
652*4882a593Smuzhiyun 		return ret;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	ret = clk_prepare_enable(qphy->iface_clk);
655*4882a593Smuzhiyun 	if (ret) {
656*4882a593Smuzhiyun 		dev_err(&phy->dev, "failed to enable iface_clk, %d\n", ret);
657*4882a593Smuzhiyun 		goto poweroff_phy;
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* enable ahb interface clock to program phy */
661*4882a593Smuzhiyun 	ret = clk_prepare_enable(qphy->cfg_ahb_clk);
662*4882a593Smuzhiyun 	if (ret) {
663*4882a593Smuzhiyun 		dev_err(&phy->dev, "failed to enable cfg ahb clock, %d\n", ret);
664*4882a593Smuzhiyun 		goto disable_iface_clk;
665*4882a593Smuzhiyun 	}
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	/* Perform phy reset */
668*4882a593Smuzhiyun 	ret = reset_control_assert(qphy->phy_reset);
669*4882a593Smuzhiyun 	if (ret) {
670*4882a593Smuzhiyun 		dev_err(&phy->dev, "failed to assert phy_reset, %d\n", ret);
671*4882a593Smuzhiyun 		goto disable_ahb_clk;
672*4882a593Smuzhiyun 	}
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/* 100 us delay to keep PHY in reset mode */
675*4882a593Smuzhiyun 	usleep_range(100, 150);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	ret = reset_control_deassert(qphy->phy_reset);
678*4882a593Smuzhiyun 	if (ret) {
679*4882a593Smuzhiyun 		dev_err(&phy->dev, "failed to de-assert phy_reset, %d\n", ret);
680*4882a593Smuzhiyun 		goto disable_ahb_clk;
681*4882a593Smuzhiyun 	}
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	/* Disable the PHY */
684*4882a593Smuzhiyun 	qusb2_setbits(qphy->base, cfg->regs[QUSB2PHY_PORT_POWERDOWN],
685*4882a593Smuzhiyun 		      qphy->cfg->disable_ctrl);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	if (cfg->has_pll_test) {
688*4882a593Smuzhiyun 		/* save reset value to override reference clock scheme later */
689*4882a593Smuzhiyun 		val = readl(qphy->base + QUSB2PHY_PLL_TEST);
690*4882a593Smuzhiyun 	}
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	qcom_qusb2_phy_configure(qphy->base, cfg->regs, cfg->tbl,
693*4882a593Smuzhiyun 				 cfg->tbl_num);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	/* Override board specific PHY tuning values */
696*4882a593Smuzhiyun 	qusb2_phy_override_phy_params(qphy);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	/* Set efuse value for tuning the PHY */
699*4882a593Smuzhiyun 	qusb2_phy_set_tune2_param(qphy);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	/* Enable the PHY */
702*4882a593Smuzhiyun 	qusb2_clrbits(qphy->base, cfg->regs[QUSB2PHY_PORT_POWERDOWN],
703*4882a593Smuzhiyun 		      POWER_DOWN);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* Required to get phy pll lock successfully */
706*4882a593Smuzhiyun 	usleep_range(150, 160);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	/* Default is single-ended clock on msm8996 */
709*4882a593Smuzhiyun 	qphy->has_se_clk_scheme = true;
710*4882a593Smuzhiyun 	/*
711*4882a593Smuzhiyun 	 * read TCSR_PHY_CLK_SCHEME register to check if single-ended
712*4882a593Smuzhiyun 	 * clock scheme is selected. If yes, then disable differential
713*4882a593Smuzhiyun 	 * ref_clk and use single-ended clock, otherwise use differential
714*4882a593Smuzhiyun 	 * ref_clk only.
715*4882a593Smuzhiyun 	 */
716*4882a593Smuzhiyun 	if (qphy->tcsr) {
717*4882a593Smuzhiyun 		ret = regmap_read(qphy->tcsr, qphy->cfg->clk_scheme_offset,
718*4882a593Smuzhiyun 				  &clk_scheme);
719*4882a593Smuzhiyun 		if (ret) {
720*4882a593Smuzhiyun 			dev_err(&phy->dev, "failed to read clk scheme reg\n");
721*4882a593Smuzhiyun 			goto assert_phy_reset;
722*4882a593Smuzhiyun 		}
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 		/* is it a differential clock scheme ? */
725*4882a593Smuzhiyun 		if (!(clk_scheme & PHY_CLK_SCHEME_SEL)) {
726*4882a593Smuzhiyun 			dev_vdbg(&phy->dev, "%s(): select differential clk\n",
727*4882a593Smuzhiyun 				 __func__);
728*4882a593Smuzhiyun 			qphy->has_se_clk_scheme = false;
729*4882a593Smuzhiyun 		} else {
730*4882a593Smuzhiyun 			dev_vdbg(&phy->dev, "%s(): select single-ended clk\n",
731*4882a593Smuzhiyun 				 __func__);
732*4882a593Smuzhiyun 		}
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	if (!qphy->has_se_clk_scheme) {
736*4882a593Smuzhiyun 		ret = clk_prepare_enable(qphy->ref_clk);
737*4882a593Smuzhiyun 		if (ret) {
738*4882a593Smuzhiyun 			dev_err(&phy->dev, "failed to enable ref clk, %d\n",
739*4882a593Smuzhiyun 				ret);
740*4882a593Smuzhiyun 			goto assert_phy_reset;
741*4882a593Smuzhiyun 		}
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	if (cfg->has_pll_test) {
745*4882a593Smuzhiyun 		if (!qphy->has_se_clk_scheme)
746*4882a593Smuzhiyun 			val &= ~CLK_REF_SEL;
747*4882a593Smuzhiyun 		else
748*4882a593Smuzhiyun 			val |= CLK_REF_SEL;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 		writel(val, qphy->base + QUSB2PHY_PLL_TEST);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 		/* ensure above write is through */
753*4882a593Smuzhiyun 		readl(qphy->base + QUSB2PHY_PLL_TEST);
754*4882a593Smuzhiyun 	}
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	/* Required to get phy pll lock successfully */
757*4882a593Smuzhiyun 	usleep_range(100, 110);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	val = readb(qphy->base + cfg->regs[QUSB2PHY_PLL_STATUS]);
760*4882a593Smuzhiyun 	if (!(val & cfg->mask_core_ready)) {
761*4882a593Smuzhiyun 		dev_err(&phy->dev,
762*4882a593Smuzhiyun 			"QUSB2PHY pll lock failed: status reg = %x\n", val);
763*4882a593Smuzhiyun 		ret = -EBUSY;
764*4882a593Smuzhiyun 		goto disable_ref_clk;
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 	qphy->phy_initialized = true;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	return 0;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun disable_ref_clk:
771*4882a593Smuzhiyun 	if (!qphy->has_se_clk_scheme)
772*4882a593Smuzhiyun 		clk_disable_unprepare(qphy->ref_clk);
773*4882a593Smuzhiyun assert_phy_reset:
774*4882a593Smuzhiyun 	reset_control_assert(qphy->phy_reset);
775*4882a593Smuzhiyun disable_ahb_clk:
776*4882a593Smuzhiyun 	clk_disable_unprepare(qphy->cfg_ahb_clk);
777*4882a593Smuzhiyun disable_iface_clk:
778*4882a593Smuzhiyun 	clk_disable_unprepare(qphy->iface_clk);
779*4882a593Smuzhiyun poweroff_phy:
780*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(qphy->vregs), qphy->vregs);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	return ret;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
qusb2_phy_exit(struct phy * phy)785*4882a593Smuzhiyun static int qusb2_phy_exit(struct phy *phy)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun 	struct qusb2_phy *qphy = phy_get_drvdata(phy);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	/* Disable the PHY */
790*4882a593Smuzhiyun 	qusb2_setbits(qphy->base, qphy->cfg->regs[QUSB2PHY_PORT_POWERDOWN],
791*4882a593Smuzhiyun 		      qphy->cfg->disable_ctrl);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	if (!qphy->has_se_clk_scheme)
794*4882a593Smuzhiyun 		clk_disable_unprepare(qphy->ref_clk);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	reset_control_assert(qphy->phy_reset);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	clk_disable_unprepare(qphy->cfg_ahb_clk);
799*4882a593Smuzhiyun 	clk_disable_unprepare(qphy->iface_clk);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(qphy->vregs), qphy->vregs);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	qphy->phy_initialized = false;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	return 0;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun static const struct phy_ops qusb2_phy_gen_ops = {
809*4882a593Smuzhiyun 	.init		= qusb2_phy_init,
810*4882a593Smuzhiyun 	.exit		= qusb2_phy_exit,
811*4882a593Smuzhiyun 	.set_mode	= qusb2_phy_set_mode,
812*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun static const struct of_device_id qusb2_phy_of_match_table[] = {
816*4882a593Smuzhiyun 	{
817*4882a593Smuzhiyun 		.compatible	= "qcom,ipq8074-qusb2-phy",
818*4882a593Smuzhiyun 		.data		= &msm8996_phy_cfg,
819*4882a593Smuzhiyun 	}, {
820*4882a593Smuzhiyun 		.compatible	= "qcom,msm8996-qusb2-phy",
821*4882a593Smuzhiyun 		.data		= &msm8996_phy_cfg,
822*4882a593Smuzhiyun 	}, {
823*4882a593Smuzhiyun 		.compatible	= "qcom,msm8998-qusb2-phy",
824*4882a593Smuzhiyun 		.data		= &msm8998_phy_cfg,
825*4882a593Smuzhiyun 	}, {
826*4882a593Smuzhiyun 		/*
827*4882a593Smuzhiyun 		 * Deprecated. Only here to support legacy device
828*4882a593Smuzhiyun 		 * trees that didn't include "qcom,qusb2-v2-phy"
829*4882a593Smuzhiyun 		 */
830*4882a593Smuzhiyun 		.compatible	= "qcom,sdm845-qusb2-phy",
831*4882a593Smuzhiyun 		.data		= &qusb2_v2_phy_cfg,
832*4882a593Smuzhiyun 	}, {
833*4882a593Smuzhiyun 		.compatible	= "qcom,qusb2-v2-phy",
834*4882a593Smuzhiyun 		.data		= &qusb2_v2_phy_cfg,
835*4882a593Smuzhiyun 	},
836*4882a593Smuzhiyun 	{ },
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qusb2_phy_of_match_table);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun static const struct dev_pm_ops qusb2_phy_pm_ops = {
841*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(qusb2_phy_runtime_suspend,
842*4882a593Smuzhiyun 			   qusb2_phy_runtime_resume, NULL)
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun 
qusb2_phy_probe(struct platform_device * pdev)845*4882a593Smuzhiyun static int qusb2_phy_probe(struct platform_device *pdev)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
848*4882a593Smuzhiyun 	struct qusb2_phy *qphy;
849*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
850*4882a593Smuzhiyun 	struct phy *generic_phy;
851*4882a593Smuzhiyun 	struct resource *res;
852*4882a593Smuzhiyun 	int ret, i;
853*4882a593Smuzhiyun 	int num;
854*4882a593Smuzhiyun 	u32 value;
855*4882a593Smuzhiyun 	struct override_params *or;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	qphy = devm_kzalloc(dev, sizeof(*qphy), GFP_KERNEL);
858*4882a593Smuzhiyun 	if (!qphy)
859*4882a593Smuzhiyun 		return -ENOMEM;
860*4882a593Smuzhiyun 	or = &qphy->overrides;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
863*4882a593Smuzhiyun 	qphy->base = devm_ioremap_resource(dev, res);
864*4882a593Smuzhiyun 	if (IS_ERR(qphy->base))
865*4882a593Smuzhiyun 		return PTR_ERR(qphy->base);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	qphy->cfg_ahb_clk = devm_clk_get(dev, "cfg_ahb");
868*4882a593Smuzhiyun 	if (IS_ERR(qphy->cfg_ahb_clk)) {
869*4882a593Smuzhiyun 		ret = PTR_ERR(qphy->cfg_ahb_clk);
870*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
871*4882a593Smuzhiyun 			dev_err(dev, "failed to get cfg ahb clk, %d\n", ret);
872*4882a593Smuzhiyun 		return ret;
873*4882a593Smuzhiyun 	}
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	qphy->ref_clk = devm_clk_get(dev, "ref");
876*4882a593Smuzhiyun 	if (IS_ERR(qphy->ref_clk)) {
877*4882a593Smuzhiyun 		ret = PTR_ERR(qphy->ref_clk);
878*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
879*4882a593Smuzhiyun 			dev_err(dev, "failed to get ref clk, %d\n", ret);
880*4882a593Smuzhiyun 		return ret;
881*4882a593Smuzhiyun 	}
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	qphy->iface_clk = devm_clk_get_optional(dev, "iface");
884*4882a593Smuzhiyun 	if (IS_ERR(qphy->iface_clk))
885*4882a593Smuzhiyun 		return PTR_ERR(qphy->iface_clk);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	qphy->phy_reset = devm_reset_control_get_by_index(&pdev->dev, 0);
888*4882a593Smuzhiyun 	if (IS_ERR(qphy->phy_reset)) {
889*4882a593Smuzhiyun 		dev_err(dev, "failed to get phy core reset\n");
890*4882a593Smuzhiyun 		return PTR_ERR(qphy->phy_reset);
891*4882a593Smuzhiyun 	}
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	num = ARRAY_SIZE(qphy->vregs);
894*4882a593Smuzhiyun 	for (i = 0; i < num; i++)
895*4882a593Smuzhiyun 		qphy->vregs[i].supply = qusb2_phy_vreg_names[i];
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(dev, num, qphy->vregs);
898*4882a593Smuzhiyun 	if (ret) {
899*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
900*4882a593Smuzhiyun 			dev_err(dev, "failed to get regulator supplies: %d\n",
901*4882a593Smuzhiyun 				ret);
902*4882a593Smuzhiyun 		return ret;
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	/* Get the specific init parameters of QMP phy */
906*4882a593Smuzhiyun 	qphy->cfg = of_device_get_match_data(dev);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	qphy->tcsr = syscon_regmap_lookup_by_phandle(dev->of_node,
909*4882a593Smuzhiyun 							"qcom,tcsr-syscon");
910*4882a593Smuzhiyun 	if (IS_ERR(qphy->tcsr)) {
911*4882a593Smuzhiyun 		dev_dbg(dev, "failed to lookup TCSR regmap\n");
912*4882a593Smuzhiyun 		qphy->tcsr = NULL;
913*4882a593Smuzhiyun 	}
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	qphy->cell = devm_nvmem_cell_get(dev, NULL);
916*4882a593Smuzhiyun 	if (IS_ERR(qphy->cell)) {
917*4882a593Smuzhiyun 		if (PTR_ERR(qphy->cell) == -EPROBE_DEFER)
918*4882a593Smuzhiyun 			return -EPROBE_DEFER;
919*4882a593Smuzhiyun 		qphy->cell = NULL;
920*4882a593Smuzhiyun 		dev_dbg(dev, "failed to lookup tune2 hstx trim value\n");
921*4882a593Smuzhiyun 	}
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	if (!of_property_read_u32(dev->of_node, "qcom,imp-res-offset-value",
924*4882a593Smuzhiyun 				  &value)) {
925*4882a593Smuzhiyun 		or->imp_res_offset.value = (u8)value;
926*4882a593Smuzhiyun 		or->imp_res_offset.override = true;
927*4882a593Smuzhiyun 	}
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	if (!of_property_read_u32(dev->of_node, "qcom,bias-ctrl-value",
930*4882a593Smuzhiyun 				  &value)) {
931*4882a593Smuzhiyun 		or->bias_ctrl.value = (u8)value;
932*4882a593Smuzhiyun 		or->bias_ctrl.override = true;
933*4882a593Smuzhiyun 	}
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	if (!of_property_read_u32(dev->of_node, "qcom,charge-ctrl-value",
936*4882a593Smuzhiyun 				  &value)) {
937*4882a593Smuzhiyun 		or->charge_ctrl.value = (u8)value;
938*4882a593Smuzhiyun 		or->charge_ctrl.override = true;
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	if (!of_property_read_u32(dev->of_node, "qcom,hstx-trim-value",
942*4882a593Smuzhiyun 				  &value)) {
943*4882a593Smuzhiyun 		or->hstx_trim.value = (u8)value;
944*4882a593Smuzhiyun 		or->hstx_trim.override = true;
945*4882a593Smuzhiyun 	}
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	if (!of_property_read_u32(dev->of_node, "qcom,preemphasis-level",
948*4882a593Smuzhiyun 				     &value)) {
949*4882a593Smuzhiyun 		or->preemphasis.value = (u8)value;
950*4882a593Smuzhiyun 		or->preemphasis.override = true;
951*4882a593Smuzhiyun 	}
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	if (!of_property_read_u32(dev->of_node, "qcom,preemphasis-width",
954*4882a593Smuzhiyun 				     &value)) {
955*4882a593Smuzhiyun 		or->preemphasis_width.value = (u8)value;
956*4882a593Smuzhiyun 		or->preemphasis_width.override = true;
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	if (!of_property_read_u32(dev->of_node, "qcom,hsdisc-trim-value",
960*4882a593Smuzhiyun 				  &value)) {
961*4882a593Smuzhiyun 		or->hsdisc_trim.value = (u8)value;
962*4882a593Smuzhiyun 		or->hsdisc_trim.override = true;
963*4882a593Smuzhiyun 	}
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	pm_runtime_set_active(dev);
966*4882a593Smuzhiyun 	pm_runtime_enable(dev);
967*4882a593Smuzhiyun 	/*
968*4882a593Smuzhiyun 	 * Prevent runtime pm from being ON by default. Users can enable
969*4882a593Smuzhiyun 	 * it using power/control in sysfs.
970*4882a593Smuzhiyun 	 */
971*4882a593Smuzhiyun 	pm_runtime_forbid(dev);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	generic_phy = devm_phy_create(dev, NULL, &qusb2_phy_gen_ops);
974*4882a593Smuzhiyun 	if (IS_ERR(generic_phy)) {
975*4882a593Smuzhiyun 		ret = PTR_ERR(generic_phy);
976*4882a593Smuzhiyun 		dev_err(dev, "failed to create phy, %d\n", ret);
977*4882a593Smuzhiyun 		pm_runtime_disable(dev);
978*4882a593Smuzhiyun 		return ret;
979*4882a593Smuzhiyun 	}
980*4882a593Smuzhiyun 	qphy->phy = generic_phy;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	dev_set_drvdata(dev, qphy);
983*4882a593Smuzhiyun 	phy_set_drvdata(generic_phy, qphy);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
986*4882a593Smuzhiyun 	if (!IS_ERR(phy_provider))
987*4882a593Smuzhiyun 		dev_info(dev, "Registered Qcom-QUSB2 phy\n");
988*4882a593Smuzhiyun 	else
989*4882a593Smuzhiyun 		pm_runtime_disable(dev);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(phy_provider);
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun static struct platform_driver qusb2_phy_driver = {
995*4882a593Smuzhiyun 	.probe		= qusb2_phy_probe,
996*4882a593Smuzhiyun 	.driver = {
997*4882a593Smuzhiyun 		.name	= "qcom-qusb2-phy",
998*4882a593Smuzhiyun 		.pm	= &qusb2_phy_pm_ops,
999*4882a593Smuzhiyun 		.of_match_table = qusb2_phy_of_match_table,
1000*4882a593Smuzhiyun 	},
1001*4882a593Smuzhiyun };
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun module_platform_driver(qusb2_phy_driver);
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun MODULE_AUTHOR("Vivek Gautam <vivek.gautam@codeaurora.org>");
1006*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm QUSB2 PHY driver");
1007*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1008